blob: c70af22d060cc3b8ef8f4f4d8361bb55e94ddeb5 [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14def BroadwellModel : SchedMachineModel {
15 // All x86 instructions are modeled as a single micro-op, and HW can decode 4
16 // instructions per cycle.
17 let IssueWidth = 4;
18 let MicroOpBufferSize = 192; // Based on the reorder buffer.
19 let LoadLatency = 5;
20 let MispredictPenalty = 16;
21
22 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
23 let LoopMicroOpBufferSize = 50;
24
25 // This flag is set to allow the scheduler to assign a default model to
26 // unrecognized opcodes.
27 let CompleteModel = 0;
28}
29
30let SchedModel = BroadwellModel in {
31
32// Broadwell can issue micro-ops to 8 different ports in one cycle.
33
34// Ports 0, 1, 5, and 6 handle all computation.
35// Port 4 gets the data half of stores. Store data can be available later than
36// the store address, but since we don't model the latency of stores, we can
37// ignore that.
38// Ports 2 and 3 are identical. They handle loads and the address half of
39// stores. Port 7 can handle address calculations.
40def BWPort0 : ProcResource<1>;
41def BWPort1 : ProcResource<1>;
42def BWPort2 : ProcResource<1>;
43def BWPort3 : ProcResource<1>;
44def BWPort4 : ProcResource<1>;
45def BWPort5 : ProcResource<1>;
46def BWPort6 : ProcResource<1>;
47def BWPort7 : ProcResource<1>;
48
49// Many micro-ops are capable of issuing on multiple ports.
50def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
51def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
52def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
53def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
54def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
55def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
56def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
57def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
58def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
59def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
60def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
61def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
62
63// 60 Entry Unified Scheduler
64def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
65 BWPort5, BWPort6, BWPort7]> {
66 let BufferSize=60;
67}
68
69// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
70// cycles after the memory operand.
71def : ReadAdvance<ReadAfterLd, 5>;
72
73// Many SchedWrites are defined in pairs with and without a folded load.
74// Instructions with folded loads are usually micro-fused, so they only appear
75// as two micro-ops when queued in the reservation station.
76// This multiclass defines the resource usage for variants with and without
77// folded loads.
78multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
79 ProcResourceKind ExePort,
80 int Lat> {
81 // Register variant is using a single cycle on ExePort.
82 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
83
84 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
85 // latency.
86 def : WriteRes<SchedRW.Folded, [BWPort23, ExePort]> {
87 let Latency = !add(Lat, 5);
88 }
89}
90
91// A folded store needs a cycle on port 4 for the store data, but it does not
92// need an extra port 2/3 cycle to recompute the address.
93def : WriteRes<WriteRMW, [BWPort4]>;
94
95// Arithmetic.
96defm : BWWriteResPair<WriteALU, BWPort0156, 1>; // Simple integer ALU op.
97defm : BWWriteResPair<WriteIMul, BWPort1, 3>; // Integer multiplication.
98def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
99def BWDivider : ProcResource<1>; // Integer division issued on port 0.
100def : WriteRes<WriteIDiv, [BWPort0, BWDivider]> { // Integer division.
101 let Latency = 25;
102 let ResourceCycles = [1, 10];
103}
104def : WriteRes<WriteIDivLd, [BWPort23, BWPort0, BWDivider]> {
105 let Latency = 29;
106 let ResourceCycles = [1, 1, 10];
107}
108
109def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
110
111// Integer shifts and rotates.
112defm : BWWriteResPair<WriteShift, BWPort06, 1>;
113
114// Loads, stores, and moves, not folded with other operations.
115def : WriteRes<WriteLoad, [BWPort23]> { let Latency = 5; }
116def : WriteRes<WriteStore, [BWPort237, BWPort4]>;
117def : WriteRes<WriteMove, [BWPort0156]>;
118
119// Idioms that clear a register, like xorps %xmm0, %xmm0.
120// These can often bypass execution ports completely.
121def : WriteRes<WriteZero, []>;
122
123// Branches don't produce values, so they have no latency, but they still
124// consume resources. Indirect branches can fold loads.
125defm : BWWriteResPair<WriteJump, BWPort06, 1>;
126
127// Floating point. This covers both scalar and vector operations.
128defm : BWWriteResPair<WriteFAdd, BWPort1, 3>; // Floating point add/sub/compare.
129defm : BWWriteResPair<WriteFMul, BWPort0, 5>; // Floating point multiplication.
130defm : BWWriteResPair<WriteFDiv, BWPort0, 12>; // 10-14 cycles. // Floating point division.
131defm : BWWriteResPair<WriteFSqrt, BWPort0, 15>; // Floating point square root.
132defm : BWWriteResPair<WriteFRcp, BWPort0, 5>; // Floating point reciprocal estimate.
133defm : BWWriteResPair<WriteFRsqrt, BWPort0, 5>; // Floating point reciprocal square root estimate.
134// defm WriteFMA : X86SchedWritePair; // Fused Multiply Add.
135defm : BWWriteResPair<WriteFShuffle, BWPort5, 1>; // Floating point vector shuffles.
136defm : BWWriteResPair<WriteFBlend, BWPort015, 1>; // Floating point vector blends.
137def : WriteRes<WriteFVarBlend, [BWPort5]> { // Fp vector variable blends.
138 let Latency = 2;
139 let ResourceCycles = [2];
140}
141def : WriteRes<WriteFVarBlendLd, [BWPort5, BWPort23]> {
142 let Latency = 6;
143 let ResourceCycles = [2, 1];
144}
145
146// FMA Scheduling helper class.
147// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
148
149// Vector integer operations.
150defm : BWWriteResPair<WriteVecALU, BWPort15, 1>; // Vector integer ALU op, no logicals.
151defm : BWWriteResPair<WriteVecShift, BWPort0, 1>; // Vector integer shifts.
152defm : BWWriteResPair<WriteVecIMul, BWPort0, 5>; // Vector integer multiply.
153defm : BWWriteResPair<WriteShuffle, BWPort5, 1>; // Vector shuffles.
154defm : BWWriteResPair<WriteBlend, BWPort15, 1>; // Vector blends.
155
156def : WriteRes<WriteVarBlend, [BWPort5]> { // Vector variable blends.
157 let Latency = 2;
158 let ResourceCycles = [2];
159}
160def : WriteRes<WriteVarBlendLd, [BWPort5, BWPort23]> {
161 let Latency = 6;
162 let ResourceCycles = [2, 1];
163}
164
165def : WriteRes<WriteMPSAD, [BWPort0, BWPort5]> { // Vector MPSAD.
166 let Latency = 6;
167 let ResourceCycles = [1, 2];
168}
169def : WriteRes<WriteMPSADLd, [BWPort23, BWPort0, BWPort5]> {
170 let Latency = 6;
171 let ResourceCycles = [1, 1, 2];
172}
173
174// Vector bitwise operations.
175// These are often used on both floating point and integer vectors.
176defm : BWWriteResPair<WriteVecLogic, BWPort015, 1>; // Vector and/or/xor.
177
178// Conversion between integer and float.
179defm : BWWriteResPair<WriteCvtF2I, BWPort1, 3>; // Float -> Integer.
180defm : BWWriteResPair<WriteCvtI2F, BWPort1, 4>; // Integer -> Float.
181defm : BWWriteResPair<WriteCvtF2F, BWPort1, 3>; // Float -> Float size conversion.
182
183// Strings instructions.
184// Packed Compare Implicit Length Strings, Return Mask
185// String instructions.
186def : WriteRes<WritePCmpIStrM, [BWPort0]> {
187 let Latency = 10;
188 let ResourceCycles = [3];
189}
190def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
191 let Latency = 10;
192 let ResourceCycles = [3, 1];
193}
194// Packed Compare Explicit Length Strings, Return Mask
195def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort16, BWPort5]> {
196 let Latency = 10;
197 let ResourceCycles = [3, 2, 4];
198}
199def : WriteRes<WritePCmpEStrMLd, [BWPort05, BWPort16, BWPort23]> {
200 let Latency = 10;
201 let ResourceCycles = [6, 2, 1];
202}
203 // Packed Compare Implicit Length Strings, Return Index
204def : WriteRes<WritePCmpIStrI, [BWPort0]> {
205 let Latency = 11;
206 let ResourceCycles = [3];
207}
208def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
209 let Latency = 11;
210 let ResourceCycles = [3, 1];
211}
212// Packed Compare Explicit Length Strings, Return Index
213def : WriteRes<WritePCmpEStrI, [BWPort05, BWPort16]> {
214 let Latency = 11;
215 let ResourceCycles = [6, 2];
216}
217def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort16, BWPort5, BWPort23]> {
218 let Latency = 11;
219 let ResourceCycles = [3, 2, 2, 1];
220}
221
222// AES instructions.
223def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
224 let Latency = 7;
225 let ResourceCycles = [1];
226}
227def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
228 let Latency = 7;
229 let ResourceCycles = [1, 1];
230}
231def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
232 let Latency = 14;
233 let ResourceCycles = [2];
234}
235def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
236 let Latency = 14;
237 let ResourceCycles = [2, 1];
238}
239def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5]> { // Key Generation.
240 let Latency = 10;
241 let ResourceCycles = [2, 8];
242}
243def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23]> {
244 let Latency = 10;
245 let ResourceCycles = [2, 7, 1];
246}
247
248// Carry-less multiplication instructions.
249def : WriteRes<WriteCLMul, [BWPort0, BWPort5]> {
250 let Latency = 7;
251 let ResourceCycles = [2, 1];
252}
253def : WriteRes<WriteCLMulLd, [BWPort0, BWPort5, BWPort23]> {
254 let Latency = 7;
255 let ResourceCycles = [2, 1, 1];
256}
257
258// Catch-all for expensive system instructions.
259def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
260
261// AVX2.
262defm : BWWriteResPair<WriteFShuffle256, BWPort5, 3>; // Fp 256-bit width vector shuffles.
263defm : BWWriteResPair<WriteShuffle256, BWPort5, 3>; // 256-bit width vector shuffles.
264def : WriteRes<WriteVarVecShift, [BWPort0, BWPort5]> { // Variable vector shifts.
265 let Latency = 2;
266 let ResourceCycles = [2, 1];
267}
268def : WriteRes<WriteVarVecShiftLd, [BWPort0, BWPort5, BWPort23]> {
269 let Latency = 6;
270 let ResourceCycles = [2, 1, 1];
271}
272
273// Old microcoded instructions that nobody use.
274def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
275
276// Fence instructions.
277def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
278
279// Nop, not very useful expect it provides a model for nops!
280def : WriteRes<WriteNop, []>;
281
282////////////////////////////////////////////////////////////////////////////////
283// Horizontal add/sub instructions.
284////////////////////////////////////////////////////////////////////////////////
285// HADD, HSUB PS/PD
286// x,x / v,v,v.
287def : WriteRes<WriteFHAdd, [BWPort1]> {
288 let Latency = 3;
289}
290
291// x,m / v,v,m.
292def : WriteRes<WriteFHAddLd, [BWPort1, BWPort23]> {
293 let Latency = 7;
294 let ResourceCycles = [1, 1];
295}
296
297// PHADD|PHSUB (S) W/D.
298// v <- v,v.
299def : WriteRes<WritePHAdd, [BWPort15]>;
300
301// v <- v,m.
302def : WriteRes<WritePHAddLd, [BWPort15, BWPort23]> {
303 let Latency = 5;
304 let ResourceCycles = [1, 1];
305}
306
307// Remaining instrs.
308
309def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
310 let Latency = 1;
311 let NumMicroOps = 1;
312 let ResourceCycles = [1];
313}
314def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64from64rr")>;
315def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64grr")>;
316def: InstRW<[BWWriteResGroup1], (instregex "MMX_PMOVMSKBrr")>;
317def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLDri")>;
318def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLDrr")>;
319def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLQri")>;
320def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLQrr")>;
321def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLWri")>;
322def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLWrr")>;
323def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRADri")>;
324def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRADrr")>;
325def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRAWri")>;
326def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRAWrr")>;
327def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLDri")>;
328def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLDrr")>;
329def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLQri")>;
330def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLQrr")>;
331def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLWri")>;
332def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLWrr")>;
333def: InstRW<[BWWriteResGroup1], (instregex "MOVPDI2DIrr")>;
334def: InstRW<[BWWriteResGroup1], (instregex "MOVPQIto64rr")>;
335def: InstRW<[BWWriteResGroup1], (instregex "PSLLDri")>;
336def: InstRW<[BWWriteResGroup1], (instregex "PSLLQri")>;
337def: InstRW<[BWWriteResGroup1], (instregex "PSLLWri")>;
338def: InstRW<[BWWriteResGroup1], (instregex "PSRADri")>;
339def: InstRW<[BWWriteResGroup1], (instregex "PSRAWri")>;
340def: InstRW<[BWWriteResGroup1], (instregex "PSRLDri")>;
341def: InstRW<[BWWriteResGroup1], (instregex "PSRLQri")>;
342def: InstRW<[BWWriteResGroup1], (instregex "PSRLWri")>;
343def: InstRW<[BWWriteResGroup1], (instregex "VMOVPDI2DIrr")>;
344def: InstRW<[BWWriteResGroup1], (instregex "VMOVPQIto64rr")>;
345def: InstRW<[BWWriteResGroup1], (instregex "VPSLLDYri")>;
346def: InstRW<[BWWriteResGroup1], (instregex "VPSLLDri")>;
347def: InstRW<[BWWriteResGroup1], (instregex "VPSLLQYri")>;
348def: InstRW<[BWWriteResGroup1], (instregex "VPSLLQri")>;
349def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQYrr")>;
350def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQrr")>;
351def: InstRW<[BWWriteResGroup1], (instregex "VPSLLWYri")>;
352def: InstRW<[BWWriteResGroup1], (instregex "VPSLLWri")>;
353def: InstRW<[BWWriteResGroup1], (instregex "VPSRADYri")>;
354def: InstRW<[BWWriteResGroup1], (instregex "VPSRADri")>;
355def: InstRW<[BWWriteResGroup1], (instregex "VPSRAWYri")>;
356def: InstRW<[BWWriteResGroup1], (instregex "VPSRAWri")>;
357def: InstRW<[BWWriteResGroup1], (instregex "VPSRLDYri")>;
358def: InstRW<[BWWriteResGroup1], (instregex "VPSRLDri")>;
359def: InstRW<[BWWriteResGroup1], (instregex "VPSRLQYri")>;
360def: InstRW<[BWWriteResGroup1], (instregex "VPSRLQri")>;
361def: InstRW<[BWWriteResGroup1], (instregex "VPSRLVQYrr")>;
362def: InstRW<[BWWriteResGroup1], (instregex "VPSRLVQrr")>;
363def: InstRW<[BWWriteResGroup1], (instregex "VPSRLWYri")>;
364def: InstRW<[BWWriteResGroup1], (instregex "VPSRLWri")>;
365def: InstRW<[BWWriteResGroup1], (instregex "VTESTPDYrr")>;
366def: InstRW<[BWWriteResGroup1], (instregex "VTESTPDrr")>;
367def: InstRW<[BWWriteResGroup1], (instregex "VTESTPSYrr")>;
368def: InstRW<[BWWriteResGroup1], (instregex "VTESTPSrr")>;
369
370def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
371 let Latency = 1;
372 let NumMicroOps = 1;
373 let ResourceCycles = [1];
374}
375def: InstRW<[BWWriteResGroup2], (instregex "COMP_FST0r")>;
376def: InstRW<[BWWriteResGroup2], (instregex "COM_FST0r")>;
377def: InstRW<[BWWriteResGroup2], (instregex "MMX_MASKMOVQ64")>;
378def: InstRW<[BWWriteResGroup2], (instregex "MMX_MASKMOVQ64")>;
379def: InstRW<[BWWriteResGroup2], (instregex "UCOM_FPr")>;
380def: InstRW<[BWWriteResGroup2], (instregex "UCOM_Fr")>;
381def: InstRW<[BWWriteResGroup2], (instregex "VMASKMOVDQU")>;
382
383def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
384 let Latency = 1;
385 let NumMicroOps = 1;
386 let ResourceCycles = [1];
387}
388def: InstRW<[BWWriteResGroup3], (instregex "ANDNPDrr")>;
389def: InstRW<[BWWriteResGroup3], (instregex "ANDNPSrr")>;
390def: InstRW<[BWWriteResGroup3], (instregex "ANDPDrr")>;
391def: InstRW<[BWWriteResGroup3], (instregex "ANDPSrr")>;
392def: InstRW<[BWWriteResGroup3], (instregex "INSERTPSrr")>;
393def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64rr")>;
394def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64to64rr")>;
395def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVQ2DQrr")>;
396def: InstRW<[BWWriteResGroup3], (instregex "MMX_PALIGNR64irr")>;
397def: InstRW<[BWWriteResGroup3], (instregex "MMX_PSHUFBrr64")>;
398def: InstRW<[BWWriteResGroup3], (instregex "MMX_PSHUFWri")>;
399def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHBWirr")>;
400def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHDQirr")>;
401def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHWDirr")>;
402def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLBWirr")>;
403def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLDQirr")>;
404def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLWDirr")>;
405def: InstRW<[BWWriteResGroup3], (instregex "MOV64toPQIrr")>;
406def: InstRW<[BWWriteResGroup3], (instregex "MOVAPDrr(_REV?)")>;
407def: InstRW<[BWWriteResGroup3], (instregex "MOVAPSrr(_REV?)")>;
408def: InstRW<[BWWriteResGroup3], (instregex "MOVDDUPrr")>;
409def: InstRW<[BWWriteResGroup3], (instregex "MOVDI2PDIrr")>;
410def: InstRW<[BWWriteResGroup3], (instregex "MOVHLPSrr")>;
411def: InstRW<[BWWriteResGroup3], (instregex "MOVLHPSrr")>;
412def: InstRW<[BWWriteResGroup3], (instregex "MOVSDrr(_REV?)")>;
413def: InstRW<[BWWriteResGroup3], (instregex "MOVSHDUPrr")>;
414def: InstRW<[BWWriteResGroup3], (instregex "MOVSLDUPrr")>;
415def: InstRW<[BWWriteResGroup3], (instregex "MOVSSrr(_REV?)")>;
416def: InstRW<[BWWriteResGroup3], (instregex "MOVUPDrr(_REV?)")>;
417def: InstRW<[BWWriteResGroup3], (instregex "MOVUPSrr(_REV?)")>;
418def: InstRW<[BWWriteResGroup3], (instregex "ORPDrr")>;
419def: InstRW<[BWWriteResGroup3], (instregex "ORPSrr")>;
420def: InstRW<[BWWriteResGroup3], (instregex "PACKSSDWrr")>;
421def: InstRW<[BWWriteResGroup3], (instregex "PACKSSWBrr")>;
422def: InstRW<[BWWriteResGroup3], (instregex "PACKUSDWrr")>;
423def: InstRW<[BWWriteResGroup3], (instregex "PACKUSWBrr")>;
424def: InstRW<[BWWriteResGroup3], (instregex "PALIGNRrri")>;
425def: InstRW<[BWWriteResGroup3], (instregex "PBLENDWrri")>;
426def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBDrr")>;
427def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBQrr")>;
428def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBWrr")>;
429def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXDQrr")>;
430def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXWDrr")>;
431def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXWQrr")>;
432def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBDrr")>;
433def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBQrr")>;
434def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBWrr")>;
435def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXDQrr")>;
436def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXWDrr")>;
437def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXWQrr")>;
438def: InstRW<[BWWriteResGroup3], (instregex "PSHUFBrr")>;
439def: InstRW<[BWWriteResGroup3], (instregex "PSHUFDri")>;
440def: InstRW<[BWWriteResGroup3], (instregex "PSHUFHWri")>;
441def: InstRW<[BWWriteResGroup3], (instregex "PSHUFLWri")>;
442def: InstRW<[BWWriteResGroup3], (instregex "PSLLDQri")>;
443def: InstRW<[BWWriteResGroup3], (instregex "PSRLDQri")>;
444def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHBWrr")>;
445def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHDQrr")>;
446def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHQDQrr")>;
447def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHWDrr")>;
448def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLBWrr")>;
449def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLDQrr")>;
450def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLQDQrr")>;
451def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLWDrr")>;
452def: InstRW<[BWWriteResGroup3], (instregex "SHUFPDrri")>;
453def: InstRW<[BWWriteResGroup3], (instregex "SHUFPSrri")>;
454def: InstRW<[BWWriteResGroup3], (instregex "UNPCKHPDrr")>;
455def: InstRW<[BWWriteResGroup3], (instregex "UNPCKHPSrr")>;
456def: InstRW<[BWWriteResGroup3], (instregex "UNPCKLPDrr")>;
457def: InstRW<[BWWriteResGroup3], (instregex "UNPCKLPSrr")>;
458def: InstRW<[BWWriteResGroup3], (instregex "VANDNPDYrr")>;
459def: InstRW<[BWWriteResGroup3], (instregex "VANDNPDrr")>;
460def: InstRW<[BWWriteResGroup3], (instregex "VANDNPSYrr")>;
461def: InstRW<[BWWriteResGroup3], (instregex "VANDNPSrr")>;
462def: InstRW<[BWWriteResGroup3], (instregex "VANDPDYrr")>;
463def: InstRW<[BWWriteResGroup3], (instregex "VANDPDrr")>;
464def: InstRW<[BWWriteResGroup3], (instregex "VANDPSYrr")>;
465def: InstRW<[BWWriteResGroup3], (instregex "VANDPSrr")>;
466def: InstRW<[BWWriteResGroup3], (instregex "VBROADCASTSSrr")>;
467def: InstRW<[BWWriteResGroup3], (instregex "VINSERTPSrr")>;
468def: InstRW<[BWWriteResGroup3], (instregex "VMOV64toPQIrr")>;
469def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPDYrr(_REV?)")>;
470def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPDrr(_REV?)")>;
471def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPSYrr(_REV?)")>;
472def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPSrr(_REV?)")>;
473def: InstRW<[BWWriteResGroup3], (instregex "VMOVDDUPYrr")>;
474def: InstRW<[BWWriteResGroup3], (instregex "VMOVDDUPrr")>;
475def: InstRW<[BWWriteResGroup3], (instregex "VMOVDI2PDIrr")>;
476def: InstRW<[BWWriteResGroup3], (instregex "VMOVHLPSrr")>;
477def: InstRW<[BWWriteResGroup3], (instregex "VMOVLHPSrr")>;
478def: InstRW<[BWWriteResGroup3], (instregex "VMOVSDrr(_REV?)")>;
479def: InstRW<[BWWriteResGroup3], (instregex "VMOVSHDUPYrr")>;
480def: InstRW<[BWWriteResGroup3], (instregex "VMOVSHDUPrr")>;
481def: InstRW<[BWWriteResGroup3], (instregex "VMOVSLDUPYrr")>;
482def: InstRW<[BWWriteResGroup3], (instregex "VMOVSLDUPrr")>;
483def: InstRW<[BWWriteResGroup3], (instregex "VMOVSSrr(_REV?)")>;
484def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPDYrr(_REV?)")>;
485def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPDrr(_REV?)")>;
486def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPSYrr(_REV?)")>;
487def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPSrr(_REV?)")>;
488def: InstRW<[BWWriteResGroup3], (instregex "VORPDYrr")>;
489def: InstRW<[BWWriteResGroup3], (instregex "VORPDrr")>;
490def: InstRW<[BWWriteResGroup3], (instregex "VORPSYrr")>;
491def: InstRW<[BWWriteResGroup3], (instregex "VORPSrr")>;
492def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSDWYrr")>;
493def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSDWrr")>;
494def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSWBYrr")>;
495def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSWBrr")>;
496def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSDWYrr")>;
497def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSDWrr")>;
498def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSWBYrr")>;
499def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSWBrr")>;
500def: InstRW<[BWWriteResGroup3], (instregex "VPALIGNRYrri")>;
501def: InstRW<[BWWriteResGroup3], (instregex "VPALIGNRrri")>;
502def: InstRW<[BWWriteResGroup3], (instregex "VPBLENDWYrri")>;
503def: InstRW<[BWWriteResGroup3], (instregex "VPBLENDWrri")>;
504def: InstRW<[BWWriteResGroup3], (instregex "VPBROADCASTDrr")>;
505def: InstRW<[BWWriteResGroup3], (instregex "VPBROADCASTQrr")>;
506def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDYri")>;
507def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDYrr")>;
508def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDri")>;
509def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDrr")>;
510def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSYri")>;
511def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSYrr")>;
512def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSri")>;
513def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSrr")>;
514def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBDrr")>;
515def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBQrr")>;
516def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBWrr")>;
517def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXDQrr")>;
518def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXWDrr")>;
519def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXWQrr")>;
520def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBDrr")>;
521def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBQrr")>;
522def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBWrr")>;
523def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXDQrr")>;
524def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXWDrr")>;
525def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXWQrr")>;
526def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFBYrr")>;
527def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFBrr")>;
528def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFDYri")>;
529def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFDri")>;
530def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFHWYri")>;
531def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFHWri")>;
532def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFLWYri")>;
533def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFLWri")>;
534def: InstRW<[BWWriteResGroup3], (instregex "VPSLLDQYri")>;
535def: InstRW<[BWWriteResGroup3], (instregex "VPSLLDQri")>;
536def: InstRW<[BWWriteResGroup3], (instregex "VPSRLDQYri")>;
537def: InstRW<[BWWriteResGroup3], (instregex "VPSRLDQri")>;
538def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHBWYrr")>;
539def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHBWrr")>;
540def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHDQYrr")>;
541def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHDQrr")>;
542def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHQDQYrr")>;
543def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHQDQrr")>;
544def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHWDYrr")>;
545def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHWDrr")>;
546def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLBWYrr")>;
547def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLBWrr")>;
548def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLDQYrr")>;
549def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLDQrr")>;
550def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLQDQYrr")>;
551def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLQDQrr")>;
552def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLWDYrr")>;
553def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLWDrr")>;
554def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPDYrri")>;
555def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPDrri")>;
556def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPSYrri")>;
557def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPSrri")>;
558def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPDYrr")>;
559def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPDrr")>;
560def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPSYrr")>;
561def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPSrr")>;
562def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPDYrr")>;
563def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPDrr")>;
564def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPSYrr")>;
565def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPSrr")>;
566def: InstRW<[BWWriteResGroup3], (instregex "VXORPDYrr")>;
567def: InstRW<[BWWriteResGroup3], (instregex "VXORPDrr")>;
568def: InstRW<[BWWriteResGroup3], (instregex "VXORPSYrr")>;
569def: InstRW<[BWWriteResGroup3], (instregex "VXORPSrr")>;
570def: InstRW<[BWWriteResGroup3], (instregex "XORPDrr")>;
571def: InstRW<[BWWriteResGroup3], (instregex "XORPSrr")>;
572
573def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
574 let Latency = 1;
575 let NumMicroOps = 1;
576 let ResourceCycles = [1];
577}
578def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
579
580def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
581 let Latency = 1;
582 let NumMicroOps = 1;
583 let ResourceCycles = [1];
584}
585def: InstRW<[BWWriteResGroup5], (instregex "FINCSTP")>;
586def: InstRW<[BWWriteResGroup5], (instregex "FNOP")>;
587
588def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
589 let Latency = 1;
590 let NumMicroOps = 1;
591 let ResourceCycles = [1];
592}
593def: InstRW<[BWWriteResGroup6], (instregex "ADC(16|32|64)ri8")>;
594def: InstRW<[BWWriteResGroup6], (instregex "ADC(16|32|64)rr(_REV?)")>;
595def: InstRW<[BWWriteResGroup6], (instregex "ADC8rr(_REV?)")>;
596def: InstRW<[BWWriteResGroup6], (instregex "ADCX32rr")>;
597def: InstRW<[BWWriteResGroup6], (instregex "ADCX64rr")>;
598def: InstRW<[BWWriteResGroup6], (instregex "ADOX32rr")>;
599def: InstRW<[BWWriteResGroup6], (instregex "ADOX64rr")>;
600def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8")>;
601def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)rr")>;
602def: InstRW<[BWWriteResGroup6], (instregex "BTC(16|32|64)ri8")>;
603def: InstRW<[BWWriteResGroup6], (instregex "BTC(16|32|64)rr")>;
604def: InstRW<[BWWriteResGroup6], (instregex "BTR(16|32|64)ri8")>;
605def: InstRW<[BWWriteResGroup6], (instregex "BTR(16|32|64)rr")>;
606def: InstRW<[BWWriteResGroup6], (instregex "BTS(16|32|64)ri8")>;
607def: InstRW<[BWWriteResGroup6], (instregex "BTS(16|32|64)rr")>;
608def: InstRW<[BWWriteResGroup6], (instregex "CDQ")>;
609def: InstRW<[BWWriteResGroup6], (instregex "CMOVAE(16|32|64)rr")>;
610def: InstRW<[BWWriteResGroup6], (instregex "CMOVB(16|32|64)rr")>;
611def: InstRW<[BWWriteResGroup6], (instregex "CMOVE(16|32|64)rr")>;
612def: InstRW<[BWWriteResGroup6], (instregex "CMOVG(16|32|64)rr")>;
613def: InstRW<[BWWriteResGroup6], (instregex "CMOVGE(16|32|64)rr")>;
614def: InstRW<[BWWriteResGroup6], (instregex "CMOVL(16|32|64)rr")>;
615def: InstRW<[BWWriteResGroup6], (instregex "CMOVLE(16|32|64)rr")>;
616def: InstRW<[BWWriteResGroup6], (instregex "CMOVNE(16|32|64)rr")>;
617def: InstRW<[BWWriteResGroup6], (instregex "CMOVNO(16|32|64)rr")>;
618def: InstRW<[BWWriteResGroup6], (instregex "CMOVNP(16|32|64)rr")>;
619def: InstRW<[BWWriteResGroup6], (instregex "CMOVNS(16|32|64)rr")>;
620def: InstRW<[BWWriteResGroup6], (instregex "CMOVO(16|32|64)rr")>;
621def: InstRW<[BWWriteResGroup6], (instregex "CMOVP(16|32|64)rr")>;
622def: InstRW<[BWWriteResGroup6], (instregex "CMOVS(16|32|64)rr")>;
623def: InstRW<[BWWriteResGroup6], (instregex "CQO")>;
624def: InstRW<[BWWriteResGroup6], (instregex "JAE_1")>;
625def: InstRW<[BWWriteResGroup6], (instregex "JAE_4")>;
626def: InstRW<[BWWriteResGroup6], (instregex "JA_1")>;
627def: InstRW<[BWWriteResGroup6], (instregex "JA_4")>;
628def: InstRW<[BWWriteResGroup6], (instregex "JBE_1")>;
629def: InstRW<[BWWriteResGroup6], (instregex "JBE_4")>;
630def: InstRW<[BWWriteResGroup6], (instregex "JB_1")>;
631def: InstRW<[BWWriteResGroup6], (instregex "JB_4")>;
632def: InstRW<[BWWriteResGroup6], (instregex "JE_1")>;
633def: InstRW<[BWWriteResGroup6], (instregex "JE_4")>;
634def: InstRW<[BWWriteResGroup6], (instregex "JGE_1")>;
635def: InstRW<[BWWriteResGroup6], (instregex "JGE_4")>;
636def: InstRW<[BWWriteResGroup6], (instregex "JG_1")>;
637def: InstRW<[BWWriteResGroup6], (instregex "JG_4")>;
638def: InstRW<[BWWriteResGroup6], (instregex "JLE_1")>;
639def: InstRW<[BWWriteResGroup6], (instregex "JLE_4")>;
640def: InstRW<[BWWriteResGroup6], (instregex "JL_1")>;
641def: InstRW<[BWWriteResGroup6], (instregex "JL_4")>;
642def: InstRW<[BWWriteResGroup6], (instregex "JMP_1")>;
643def: InstRW<[BWWriteResGroup6], (instregex "JMP_4")>;
644def: InstRW<[BWWriteResGroup6], (instregex "JNE_1")>;
645def: InstRW<[BWWriteResGroup6], (instregex "JNE_4")>;
646def: InstRW<[BWWriteResGroup6], (instregex "JNO_1")>;
647def: InstRW<[BWWriteResGroup6], (instregex "JNO_4")>;
648def: InstRW<[BWWriteResGroup6], (instregex "JNP_1")>;
649def: InstRW<[BWWriteResGroup6], (instregex "JNP_4")>;
650def: InstRW<[BWWriteResGroup6], (instregex "JNS_1")>;
651def: InstRW<[BWWriteResGroup6], (instregex "JNS_4")>;
652def: InstRW<[BWWriteResGroup6], (instregex "JO_1")>;
653def: InstRW<[BWWriteResGroup6], (instregex "JO_4")>;
654def: InstRW<[BWWriteResGroup6], (instregex "JP_1")>;
655def: InstRW<[BWWriteResGroup6], (instregex "JP_4")>;
656def: InstRW<[BWWriteResGroup6], (instregex "JS_1")>;
657def: InstRW<[BWWriteResGroup6], (instregex "JS_4")>;
658def: InstRW<[BWWriteResGroup6], (instregex "RORX32ri")>;
659def: InstRW<[BWWriteResGroup6], (instregex "RORX64ri")>;
660def: InstRW<[BWWriteResGroup6], (instregex "SAR(16|32|64)r1")>;
661def: InstRW<[BWWriteResGroup6], (instregex "SAR(16|32|64)ri")>;
662def: InstRW<[BWWriteResGroup6], (instregex "SAR8r1")>;
663def: InstRW<[BWWriteResGroup6], (instregex "SAR8ri")>;
664def: InstRW<[BWWriteResGroup6], (instregex "SARX32rr")>;
665def: InstRW<[BWWriteResGroup6], (instregex "SARX64rr")>;
666def: InstRW<[BWWriteResGroup6], (instregex "SBB(16|32|64)ri8")>;
667def: InstRW<[BWWriteResGroup6], (instregex "SBB(16|32|64)rr(_REV?)")>;
668def: InstRW<[BWWriteResGroup6], (instregex "SBB8rr(_REV?)")>;
669def: InstRW<[BWWriteResGroup6], (instregex "SETAEr")>;
670def: InstRW<[BWWriteResGroup6], (instregex "SETBr")>;
671def: InstRW<[BWWriteResGroup6], (instregex "SETEr")>;
672def: InstRW<[BWWriteResGroup6], (instregex "SETGEr")>;
673def: InstRW<[BWWriteResGroup6], (instregex "SETGr")>;
674def: InstRW<[BWWriteResGroup6], (instregex "SETLEr")>;
675def: InstRW<[BWWriteResGroup6], (instregex "SETLr")>;
676def: InstRW<[BWWriteResGroup6], (instregex "SETNEr")>;
677def: InstRW<[BWWriteResGroup6], (instregex "SETNOr")>;
678def: InstRW<[BWWriteResGroup6], (instregex "SETNPr")>;
679def: InstRW<[BWWriteResGroup6], (instregex "SETNSr")>;
680def: InstRW<[BWWriteResGroup6], (instregex "SETOr")>;
681def: InstRW<[BWWriteResGroup6], (instregex "SETPr")>;
682def: InstRW<[BWWriteResGroup6], (instregex "SETSr")>;
683def: InstRW<[BWWriteResGroup6], (instregex "SHL(16|32|64)r1")>;
684def: InstRW<[BWWriteResGroup6], (instregex "SHL(16|32|64)ri")>;
685def: InstRW<[BWWriteResGroup6], (instregex "SHL8r1")>;
686def: InstRW<[BWWriteResGroup6], (instregex "SHL8ri")>;
687def: InstRW<[BWWriteResGroup6], (instregex "SHLX32rr")>;
688def: InstRW<[BWWriteResGroup6], (instregex "SHLX64rr")>;
689def: InstRW<[BWWriteResGroup6], (instregex "SHR(16|32|64)r1")>;
690def: InstRW<[BWWriteResGroup6], (instregex "SHR(16|32|64)ri")>;
691def: InstRW<[BWWriteResGroup6], (instregex "SHR8r1")>;
692def: InstRW<[BWWriteResGroup6], (instregex "SHR8ri")>;
693def: InstRW<[BWWriteResGroup6], (instregex "SHRX32rr")>;
694def: InstRW<[BWWriteResGroup6], (instregex "SHRX64rr")>;
695
696def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
697 let Latency = 1;
698 let NumMicroOps = 1;
699 let ResourceCycles = [1];
700}
701def: InstRW<[BWWriteResGroup7], (instregex "ANDN32rr")>;
702def: InstRW<[BWWriteResGroup7], (instregex "ANDN64rr")>;
703def: InstRW<[BWWriteResGroup7], (instregex "BLSI32rr")>;
704def: InstRW<[BWWriteResGroup7], (instregex "BLSI64rr")>;
705def: InstRW<[BWWriteResGroup7], (instregex "BLSMSK32rr")>;
706def: InstRW<[BWWriteResGroup7], (instregex "BLSMSK64rr")>;
707def: InstRW<[BWWriteResGroup7], (instregex "BLSR32rr")>;
708def: InstRW<[BWWriteResGroup7], (instregex "BLSR64rr")>;
709def: InstRW<[BWWriteResGroup7], (instregex "BZHI32rr")>;
710def: InstRW<[BWWriteResGroup7], (instregex "BZHI64rr")>;
711def: InstRW<[BWWriteResGroup7], (instregex "LEA(16|32|64)r")>;
712def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSBrr64")>;
713def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSDrr64")>;
714def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSWrr64")>;
715def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDBirr")>;
716def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDDirr")>;
717def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDQirr")>;
718def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDSBirr")>;
719def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDSWirr")>;
720def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDUSBirr")>;
721def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDUSWirr")>;
722def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDWirr")>;
723def: InstRW<[BWWriteResGroup7], (instregex "MMX_PAVGBirr")>;
724def: InstRW<[BWWriteResGroup7], (instregex "MMX_PAVGWirr")>;
725def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQBirr")>;
726def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQDirr")>;
727def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQWirr")>;
728def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTBirr")>;
729def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTDirr")>;
730def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTWirr")>;
731def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMAXSWirr")>;
732def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMAXUBirr")>;
733def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMINSWirr")>;
734def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMINUBirr")>;
735def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNBrr64")>;
736def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNDrr64")>;
737def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNWrr64")>;
738def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBBirr")>;
739def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBDirr")>;
740def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBQirr")>;
741def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBSBirr")>;
742def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBSWirr")>;
743def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBUSBirr")>;
744def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBUSWirr")>;
745def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBWirr")>;
746def: InstRW<[BWWriteResGroup7], (instregex "PABSBrr")>;
747def: InstRW<[BWWriteResGroup7], (instregex "PABSDrr")>;
748def: InstRW<[BWWriteResGroup7], (instregex "PABSWrr")>;
749def: InstRW<[BWWriteResGroup7], (instregex "PADDBrr")>;
750def: InstRW<[BWWriteResGroup7], (instregex "PADDDrr")>;
751def: InstRW<[BWWriteResGroup7], (instregex "PADDQrr")>;
752def: InstRW<[BWWriteResGroup7], (instregex "PADDSBrr")>;
753def: InstRW<[BWWriteResGroup7], (instregex "PADDSWrr")>;
754def: InstRW<[BWWriteResGroup7], (instregex "PADDUSBrr")>;
755def: InstRW<[BWWriteResGroup7], (instregex "PADDUSWrr")>;
756def: InstRW<[BWWriteResGroup7], (instregex "PADDWrr")>;
757def: InstRW<[BWWriteResGroup7], (instregex "PAVGBrr")>;
758def: InstRW<[BWWriteResGroup7], (instregex "PAVGWrr")>;
759def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQBrr")>;
760def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQDrr")>;
761def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQQrr")>;
762def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQWrr")>;
763def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTBrr")>;
764def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTDrr")>;
765def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTWrr")>;
766def: InstRW<[BWWriteResGroup7], (instregex "PMAXSBrr")>;
767def: InstRW<[BWWriteResGroup7], (instregex "PMAXSDrr")>;
768def: InstRW<[BWWriteResGroup7], (instregex "PMAXSWrr")>;
769def: InstRW<[BWWriteResGroup7], (instregex "PMAXUBrr")>;
770def: InstRW<[BWWriteResGroup7], (instregex "PMAXUDrr")>;
771def: InstRW<[BWWriteResGroup7], (instregex "PMAXUWrr")>;
772def: InstRW<[BWWriteResGroup7], (instregex "PMINSBrr")>;
773def: InstRW<[BWWriteResGroup7], (instregex "PMINSDrr")>;
774def: InstRW<[BWWriteResGroup7], (instregex "PMINSWrr")>;
775def: InstRW<[BWWriteResGroup7], (instregex "PMINUBrr")>;
776def: InstRW<[BWWriteResGroup7], (instregex "PMINUDrr")>;
777def: InstRW<[BWWriteResGroup7], (instregex "PMINUWrr")>;
778def: InstRW<[BWWriteResGroup7], (instregex "PSIGNBrr128")>;
779def: InstRW<[BWWriteResGroup7], (instregex "PSIGNDrr128")>;
780def: InstRW<[BWWriteResGroup7], (instregex "PSIGNWrr128")>;
781def: InstRW<[BWWriteResGroup7], (instregex "PSUBBrr")>;
782def: InstRW<[BWWriteResGroup7], (instregex "PSUBDrr")>;
783def: InstRW<[BWWriteResGroup7], (instregex "PSUBQrr")>;
784def: InstRW<[BWWriteResGroup7], (instregex "PSUBSBrr")>;
785def: InstRW<[BWWriteResGroup7], (instregex "PSUBSWrr")>;
786def: InstRW<[BWWriteResGroup7], (instregex "PSUBUSBrr")>;
787def: InstRW<[BWWriteResGroup7], (instregex "PSUBUSWrr")>;
788def: InstRW<[BWWriteResGroup7], (instregex "PSUBWrr")>;
789def: InstRW<[BWWriteResGroup7], (instregex "VPABSBYrr")>;
790def: InstRW<[BWWriteResGroup7], (instregex "VPABSBrr")>;
791def: InstRW<[BWWriteResGroup7], (instregex "VPABSDYrr")>;
792def: InstRW<[BWWriteResGroup7], (instregex "VPABSDrr")>;
793def: InstRW<[BWWriteResGroup7], (instregex "VPABSWYrr")>;
794def: InstRW<[BWWriteResGroup7], (instregex "VPABSWrr")>;
795def: InstRW<[BWWriteResGroup7], (instregex "VPADDBYrr")>;
796def: InstRW<[BWWriteResGroup7], (instregex "VPADDBrr")>;
797def: InstRW<[BWWriteResGroup7], (instregex "VPADDDYrr")>;
798def: InstRW<[BWWriteResGroup7], (instregex "VPADDDrr")>;
799def: InstRW<[BWWriteResGroup7], (instregex "VPADDQYrr")>;
800def: InstRW<[BWWriteResGroup7], (instregex "VPADDQrr")>;
801def: InstRW<[BWWriteResGroup7], (instregex "VPADDSBYrr")>;
802def: InstRW<[BWWriteResGroup7], (instregex "VPADDSBrr")>;
803def: InstRW<[BWWriteResGroup7], (instregex "VPADDSWYrr")>;
804def: InstRW<[BWWriteResGroup7], (instregex "VPADDSWrr")>;
805def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSBYrr")>;
806def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSBrr")>;
807def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSWYrr")>;
808def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSWrr")>;
809def: InstRW<[BWWriteResGroup7], (instregex "VPADDWYrr")>;
810def: InstRW<[BWWriteResGroup7], (instregex "VPADDWrr")>;
811def: InstRW<[BWWriteResGroup7], (instregex "VPAVGBYrr")>;
812def: InstRW<[BWWriteResGroup7], (instregex "VPAVGBrr")>;
813def: InstRW<[BWWriteResGroup7], (instregex "VPAVGWYrr")>;
814def: InstRW<[BWWriteResGroup7], (instregex "VPAVGWrr")>;
815def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQBYrr")>;
816def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQBrr")>;
817def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQDYrr")>;
818def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQDrr")>;
819def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQQYrr")>;
820def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQQrr")>;
821def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQWYrr")>;
822def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQWrr")>;
823def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTBYrr")>;
824def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTBrr")>;
825def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTDYrr")>;
826def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTDrr")>;
827def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTWYrr")>;
828def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTWrr")>;
829def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSBYrr")>;
830def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSBrr")>;
831def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSDYrr")>;
832def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSDrr")>;
833def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSWYrr")>;
834def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSWrr")>;
835def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUBYrr")>;
836def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUBrr")>;
837def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUDYrr")>;
838def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUDrr")>;
839def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUWYrr")>;
840def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUWrr")>;
841def: InstRW<[BWWriteResGroup7], (instregex "VPMINSBYrr")>;
842def: InstRW<[BWWriteResGroup7], (instregex "VPMINSBrr")>;
843def: InstRW<[BWWriteResGroup7], (instregex "VPMINSDYrr")>;
844def: InstRW<[BWWriteResGroup7], (instregex "VPMINSDrr")>;
845def: InstRW<[BWWriteResGroup7], (instregex "VPMINSWYrr")>;
846def: InstRW<[BWWriteResGroup7], (instregex "VPMINSWrr")>;
847def: InstRW<[BWWriteResGroup7], (instregex "VPMINUBYrr")>;
848def: InstRW<[BWWriteResGroup7], (instregex "VPMINUBrr")>;
849def: InstRW<[BWWriteResGroup7], (instregex "VPMINUDYrr")>;
850def: InstRW<[BWWriteResGroup7], (instregex "VPMINUDrr")>;
851def: InstRW<[BWWriteResGroup7], (instregex "VPMINUWYrr")>;
852def: InstRW<[BWWriteResGroup7], (instregex "VPMINUWrr")>;
853def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNBYrr256")>;
854def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNBrr128")>;
855def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNDYrr256")>;
856def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNDrr128")>;
857def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNWYrr256")>;
858def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNWrr128")>;
859def: InstRW<[BWWriteResGroup7], (instregex "VPSUBBYrr")>;
860def: InstRW<[BWWriteResGroup7], (instregex "VPSUBBrr")>;
861def: InstRW<[BWWriteResGroup7], (instregex "VPSUBDYrr")>;
862def: InstRW<[BWWriteResGroup7], (instregex "VPSUBDrr")>;
863def: InstRW<[BWWriteResGroup7], (instregex "VPSUBQYrr")>;
864def: InstRW<[BWWriteResGroup7], (instregex "VPSUBQrr")>;
865def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSBYrr")>;
866def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSBrr")>;
867def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSWYrr")>;
868def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSWrr")>;
869def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSBYrr")>;
870def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSBrr")>;
871def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSWYrr")>;
872def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSWrr")>;
873def: InstRW<[BWWriteResGroup7], (instregex "VPSUBWYrr")>;
874def: InstRW<[BWWriteResGroup7], (instregex "VPSUBWrr")>;
875
876def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
877 let Latency = 1;
878 let NumMicroOps = 1;
879 let ResourceCycles = [1];
880}
881def: InstRW<[BWWriteResGroup8], (instregex "BLENDPDrri")>;
882def: InstRW<[BWWriteResGroup8], (instregex "BLENDPSrri")>;
883def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVD64from64rr")>;
884def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVQ64rr(_REV?)")>;
885def: InstRW<[BWWriteResGroup8], (instregex "MMX_PANDNirr")>;
886def: InstRW<[BWWriteResGroup8], (instregex "MMX_PANDirr")>;
887def: InstRW<[BWWriteResGroup8], (instregex "MMX_PORirr")>;
888def: InstRW<[BWWriteResGroup8], (instregex "MMX_PXORirr")>;
889def: InstRW<[BWWriteResGroup8], (instregex "MOVDQArr(_REV?)")>;
890def: InstRW<[BWWriteResGroup8], (instregex "MOVDQUrr(_REV?)")>;
891def: InstRW<[BWWriteResGroup8], (instregex "MOVPQI2QIrr")>;
892def: InstRW<[BWWriteResGroup8], (instregex "PANDNrr")>;
893def: InstRW<[BWWriteResGroup8], (instregex "PANDrr")>;
894def: InstRW<[BWWriteResGroup8], (instregex "PORrr")>;
895def: InstRW<[BWWriteResGroup8], (instregex "PXORrr")>;
896def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPDYrri")>;
897def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPDrri")>;
898def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPSYrri")>;
899def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPSrri")>;
900def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQAYrr(_REV?)")>;
901def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQArr(_REV?)")>;
902def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQUYrr(_REV?)")>;
903def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQUrr(_REV?)")>;
904def: InstRW<[BWWriteResGroup8], (instregex "VMOVPQI2QIrr")>;
905def: InstRW<[BWWriteResGroup8], (instregex "VMOVZPQILo2PQIrr")>;
906def: InstRW<[BWWriteResGroup8], (instregex "VPANDNYrr")>;
907def: InstRW<[BWWriteResGroup8], (instregex "VPANDNrr")>;
908def: InstRW<[BWWriteResGroup8], (instregex "VPANDYrr")>;
909def: InstRW<[BWWriteResGroup8], (instregex "VPANDrr")>;
910def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDDYrri")>;
911def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDDrri")>;
912def: InstRW<[BWWriteResGroup8], (instregex "VPORYrr")>;
913def: InstRW<[BWWriteResGroup8], (instregex "VPORrr")>;
914def: InstRW<[BWWriteResGroup8], (instregex "VPXORYrr")>;
915def: InstRW<[BWWriteResGroup8], (instregex "VPXORrr")>;
916
917def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
918 let Latency = 1;
919 let NumMicroOps = 1;
920 let ResourceCycles = [1];
921}
922def: InstRW<[BWWriteResGroup9], (instregex "ADD(16|32|64)ri8")>;
923def: InstRW<[BWWriteResGroup9], (instregex "ADD(16|32|64)rr(_REV?)")>;
924def: InstRW<[BWWriteResGroup9], (instregex "ADD8i8")>;
925def: InstRW<[BWWriteResGroup9], (instregex "ADD8ri")>;
926def: InstRW<[BWWriteResGroup9], (instregex "ADD8rr(_REV?)")>;
927def: InstRW<[BWWriteResGroup9], (instregex "AND(16|32|64)ri8")>;
928def: InstRW<[BWWriteResGroup9], (instregex "AND(16|32|64)rr(_REV?)")>;
929def: InstRW<[BWWriteResGroup9], (instregex "AND8i8")>;
930def: InstRW<[BWWriteResGroup9], (instregex "AND8ri")>;
931def: InstRW<[BWWriteResGroup9], (instregex "AND8rr(_REV?)")>;
932def: InstRW<[BWWriteResGroup9], (instregex "CBW")>;
933def: InstRW<[BWWriteResGroup9], (instregex "CLC")>;
934def: InstRW<[BWWriteResGroup9], (instregex "CMC")>;
935def: InstRW<[BWWriteResGroup9], (instregex "CMP(16|32|64)ri8")>;
936def: InstRW<[BWWriteResGroup9], (instregex "CMP(16|32|64)rr(_REV?)")>;
937def: InstRW<[BWWriteResGroup9], (instregex "CMP8i8")>;
938def: InstRW<[BWWriteResGroup9], (instregex "CMP8ri")>;
939def: InstRW<[BWWriteResGroup9], (instregex "CMP8rr(_REV?)")>;
940def: InstRW<[BWWriteResGroup9], (instregex "CWDE")>;
941def: InstRW<[BWWriteResGroup9], (instregex "DEC(16|32|64)r")>;
942def: InstRW<[BWWriteResGroup9], (instregex "DEC8r")>;
943def: InstRW<[BWWriteResGroup9], (instregex "INC(16|32|64)r")>;
944def: InstRW<[BWWriteResGroup9], (instregex "INC8r")>;
945def: InstRW<[BWWriteResGroup9], (instregex "LAHF")>;
946def: InstRW<[BWWriteResGroup9], (instregex "MOV(16|32|64)rr(_REV?)")>;
947def: InstRW<[BWWriteResGroup9], (instregex "MOV8ri")>;
948def: InstRW<[BWWriteResGroup9], (instregex "MOV8ri_alt")>;
949def: InstRW<[BWWriteResGroup9], (instregex "MOV8rr(_REV?)")>;
950def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr16")>;
951def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr32")>;
952def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr8")>;
953def: InstRW<[BWWriteResGroup9], (instregex "MOVZX(16|32|64)rr16")>;
954def: InstRW<[BWWriteResGroup9], (instregex "MOVZX(16|32|64)rr8")>;
955def: InstRW<[BWWriteResGroup9], (instregex "NEG(16|32|64)r")>;
956def: InstRW<[BWWriteResGroup9], (instregex "NEG8r")>;
957def: InstRW<[BWWriteResGroup9], (instregex "NOOP")>;
958def: InstRW<[BWWriteResGroup9], (instregex "NOT(16|32|64)r")>;
959def: InstRW<[BWWriteResGroup9], (instregex "NOT8r")>;
960def: InstRW<[BWWriteResGroup9], (instregex "OR(16|32|64)ri8")>;
961def: InstRW<[BWWriteResGroup9], (instregex "OR(16|32|64)rr(_REV?)")>;
962def: InstRW<[BWWriteResGroup9], (instregex "OR8i8")>;
963def: InstRW<[BWWriteResGroup9], (instregex "OR8ri")>;
964def: InstRW<[BWWriteResGroup9], (instregex "OR8rr(_REV?)")>;
965def: InstRW<[BWWriteResGroup9], (instregex "SAHF")>;
966def: InstRW<[BWWriteResGroup9], (instregex "SGDT64m")>;
967def: InstRW<[BWWriteResGroup9], (instregex "SIDT64m")>;
968def: InstRW<[BWWriteResGroup9], (instregex "SLDT64m")>;
969def: InstRW<[BWWriteResGroup9], (instregex "SMSW16m")>;
970def: InstRW<[BWWriteResGroup9], (instregex "STC")>;
971def: InstRW<[BWWriteResGroup9], (instregex "STRm")>;
972def: InstRW<[BWWriteResGroup9], (instregex "SUB(16|32|64)ri8")>;
973def: InstRW<[BWWriteResGroup9], (instregex "SUB(16|32|64)rr(_REV?)")>;
974def: InstRW<[BWWriteResGroup9], (instregex "SUB8i8")>;
975def: InstRW<[BWWriteResGroup9], (instregex "SUB8ri")>;
976def: InstRW<[BWWriteResGroup9], (instregex "SUB8rr(_REV?)")>;
977def: InstRW<[BWWriteResGroup9], (instregex "SYSCALL")>;
978def: InstRW<[BWWriteResGroup9], (instregex "TEST(16|32|64)rr")>;
979def: InstRW<[BWWriteResGroup9], (instregex "TEST8i8")>;
980def: InstRW<[BWWriteResGroup9], (instregex "TEST8ri")>;
981def: InstRW<[BWWriteResGroup9], (instregex "TEST8rr")>;
982def: InstRW<[BWWriteResGroup9], (instregex "XCHG(16|32|64)rr")>;
983def: InstRW<[BWWriteResGroup9], (instregex "XOR(16|32|64)ri8")>;
984def: InstRW<[BWWriteResGroup9], (instregex "XOR(16|32|64)rr(_REV?)")>;
985def: InstRW<[BWWriteResGroup9], (instregex "XOR8i8")>;
986def: InstRW<[BWWriteResGroup9], (instregex "XOR8ri")>;
987def: InstRW<[BWWriteResGroup9], (instregex "XOR8rr(_REV?)")>;
988
989def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
990 let Latency = 1;
991 let NumMicroOps = 2;
992 let ResourceCycles = [1,1];
993}
994def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm")>;
995def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVD64from64rm")>;
996def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVD64mr")>;
997def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVNTQmr")>;
998def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVQ64mr")>;
999def: InstRW<[BWWriteResGroup10], (instregex "MOV(16|32|64)mr")>;
1000def: InstRW<[BWWriteResGroup10], (instregex "MOV8mi")>;
1001def: InstRW<[BWWriteResGroup10], (instregex "MOV8mr")>;
1002def: InstRW<[BWWriteResGroup10], (instregex "MOVAPDmr")>;
1003def: InstRW<[BWWriteResGroup10], (instregex "MOVAPSmr")>;
1004def: InstRW<[BWWriteResGroup10], (instregex "MOVDQAmr")>;
1005def: InstRW<[BWWriteResGroup10], (instregex "MOVDQUmr")>;
1006def: InstRW<[BWWriteResGroup10], (instregex "MOVHPDmr")>;
1007def: InstRW<[BWWriteResGroup10], (instregex "MOVHPSmr")>;
1008def: InstRW<[BWWriteResGroup10], (instregex "MOVLPDmr")>;
1009def: InstRW<[BWWriteResGroup10], (instregex "MOVLPSmr")>;
1010def: InstRW<[BWWriteResGroup10], (instregex "MOVNTDQmr")>;
1011def: InstRW<[BWWriteResGroup10], (instregex "MOVNTI_64mr")>;
1012def: InstRW<[BWWriteResGroup10], (instregex "MOVNTImr")>;
1013def: InstRW<[BWWriteResGroup10], (instregex "MOVNTPDmr")>;
1014def: InstRW<[BWWriteResGroup10], (instregex "MOVNTPSmr")>;
1015def: InstRW<[BWWriteResGroup10], (instregex "MOVPDI2DImr")>;
1016def: InstRW<[BWWriteResGroup10], (instregex "MOVPQI2QImr")>;
1017def: InstRW<[BWWriteResGroup10], (instregex "MOVPQIto64mr")>;
1018def: InstRW<[BWWriteResGroup10], (instregex "MOVSSmr")>;
1019def: InstRW<[BWWriteResGroup10], (instregex "MOVUPDmr")>;
1020def: InstRW<[BWWriteResGroup10], (instregex "MOVUPSmr")>;
1021def: InstRW<[BWWriteResGroup10], (instregex "ST_FP32m")>;
1022def: InstRW<[BWWriteResGroup10], (instregex "ST_FP64m")>;
1023def: InstRW<[BWWriteResGroup10], (instregex "ST_FP80m")>;
1024def: InstRW<[BWWriteResGroup10], (instregex "VEXTRACTF128mr")>;
1025def: InstRW<[BWWriteResGroup10], (instregex "VEXTRACTI128mr")>;
1026def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPDYmr")>;
1027def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPDmr")>;
1028def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPSYmr")>;
1029def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPSmr")>;
1030def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQAYmr")>;
1031def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQAmr")>;
1032def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQUYmr")>;
1033def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQUmr")>;
1034def: InstRW<[BWWriteResGroup10], (instregex "VMOVHPDmr")>;
1035def: InstRW<[BWWriteResGroup10], (instregex "VMOVHPSmr")>;
1036def: InstRW<[BWWriteResGroup10], (instregex "VMOVLPDmr")>;
1037def: InstRW<[BWWriteResGroup10], (instregex "VMOVLPSmr")>;
1038def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTDQYmr")>;
1039def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTDQmr")>;
1040def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPDYmr")>;
1041def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPDmr")>;
1042def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPSYmr")>;
1043def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPSmr")>;
1044def: InstRW<[BWWriteResGroup10], (instregex "VMOVPDI2DImr")>;
1045def: InstRW<[BWWriteResGroup10], (instregex "VMOVPQI2QImr")>;
1046def: InstRW<[BWWriteResGroup10], (instregex "VMOVPQIto64mr")>;
1047def: InstRW<[BWWriteResGroup10], (instregex "VMOVSDmr")>;
1048def: InstRW<[BWWriteResGroup10], (instregex "VMOVSSmr")>;
1049def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPDYmr")>;
1050def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPDmr")>;
1051def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPSYmr")>;
1052def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPSmr")>;
1053
1054def BWWriteResGroup11 : SchedWriteRes<[BWPort5]> {
1055 let Latency = 2;
1056 let NumMicroOps = 2;
1057 let ResourceCycles = [2];
1058}
1059def: InstRW<[BWWriteResGroup11], (instregex "BLENDVPDrr0")>;
1060def: InstRW<[BWWriteResGroup11], (instregex "BLENDVPSrr0")>;
1061def: InstRW<[BWWriteResGroup11], (instregex "MMX_PINSRWirri")>;
1062def: InstRW<[BWWriteResGroup11], (instregex "PBLENDVBrr0")>;
1063def: InstRW<[BWWriteResGroup11], (instregex "PINSRBrr")>;
1064def: InstRW<[BWWriteResGroup11], (instregex "PINSRDrr")>;
1065def: InstRW<[BWWriteResGroup11], (instregex "PINSRQrr")>;
1066def: InstRW<[BWWriteResGroup11], (instregex "PINSRWrri")>;
1067def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPDYrr")>;
1068def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPDrr")>;
1069def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPSYrr")>;
1070def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPSrr")>;
1071def: InstRW<[BWWriteResGroup11], (instregex "VPBLENDVBYrr")>;
1072def: InstRW<[BWWriteResGroup11], (instregex "VPBLENDVBrr")>;
1073def: InstRW<[BWWriteResGroup11], (instregex "VPINSRBrr")>;
1074def: InstRW<[BWWriteResGroup11], (instregex "VPINSRDrr")>;
1075def: InstRW<[BWWriteResGroup11], (instregex "VPINSRQrr")>;
1076def: InstRW<[BWWriteResGroup11], (instregex "VPINSRWrri")>;
1077
1078def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
1079 let Latency = 2;
1080 let NumMicroOps = 2;
1081 let ResourceCycles = [2];
1082}
1083def: InstRW<[BWWriteResGroup12], (instregex "FDECSTP")>;
1084
1085def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
1086 let Latency = 2;
1087 let NumMicroOps = 2;
1088 let ResourceCycles = [2];
1089}
1090def: InstRW<[BWWriteResGroup13], (instregex "ROL(16|32|64)r1")>;
1091def: InstRW<[BWWriteResGroup13], (instregex "ROL(16|32|64)ri")>;
1092def: InstRW<[BWWriteResGroup13], (instregex "ROL8r1")>;
1093def: InstRW<[BWWriteResGroup13], (instregex "ROL8ri")>;
1094def: InstRW<[BWWriteResGroup13], (instregex "ROR(16|32|64)r1")>;
1095def: InstRW<[BWWriteResGroup13], (instregex "ROR(16|32|64)ri")>;
1096def: InstRW<[BWWriteResGroup13], (instregex "ROR8r1")>;
1097def: InstRW<[BWWriteResGroup13], (instregex "ROR8ri")>;
1098
1099def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
1100 let Latency = 2;
1101 let NumMicroOps = 2;
1102 let ResourceCycles = [2];
1103}
1104def: InstRW<[BWWriteResGroup14], (instregex "LFENCE")>;
1105def: InstRW<[BWWriteResGroup14], (instregex "MFENCE")>;
1106def: InstRW<[BWWriteResGroup14], (instregex "WAIT")>;
1107def: InstRW<[BWWriteResGroup14], (instregex "XGETBV")>;
1108
1109def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
1110 let Latency = 2;
1111 let NumMicroOps = 2;
1112 let ResourceCycles = [1,1];
1113}
1114def: InstRW<[BWWriteResGroup15], (instregex "CVTPS2PDrr")>;
1115def: InstRW<[BWWriteResGroup15], (instregex "CVTSS2SDrr")>;
1116def: InstRW<[BWWriteResGroup15], (instregex "EXTRACTPSrr")>;
1117def: InstRW<[BWWriteResGroup15], (instregex "MMX_PEXTRWirri")>;
1118def: InstRW<[BWWriteResGroup15], (instregex "PEXTRBrr")>;
1119def: InstRW<[BWWriteResGroup15], (instregex "PEXTRDrr")>;
1120def: InstRW<[BWWriteResGroup15], (instregex "PEXTRQrr")>;
1121def: InstRW<[BWWriteResGroup15], (instregex "PEXTRWri")>;
1122def: InstRW<[BWWriteResGroup15], (instregex "PEXTRWrr_REV")>;
1123def: InstRW<[BWWriteResGroup15], (instregex "PSLLDrr")>;
1124def: InstRW<[BWWriteResGroup15], (instregex "PSLLQrr")>;
1125def: InstRW<[BWWriteResGroup15], (instregex "PSLLWrr")>;
1126def: InstRW<[BWWriteResGroup15], (instregex "PSRADrr")>;
1127def: InstRW<[BWWriteResGroup15], (instregex "PSRAWrr")>;
1128def: InstRW<[BWWriteResGroup15], (instregex "PSRLDrr")>;
1129def: InstRW<[BWWriteResGroup15], (instregex "PSRLQrr")>;
1130def: InstRW<[BWWriteResGroup15], (instregex "PSRLWrr")>;
1131def: InstRW<[BWWriteResGroup15], (instregex "PTESTrr")>;
1132def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PSYrr")>;
1133def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PSrr")>;
1134def: InstRW<[BWWriteResGroup15], (instregex "VCVTPS2PDrr")>;
1135def: InstRW<[BWWriteResGroup15], (instregex "VCVTSS2SDrr")>;
1136def: InstRW<[BWWriteResGroup15], (instregex "VEXTRACTPSrr")>;
1137def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRBrr")>;
1138def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRDrr")>;
1139def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRQrr")>;
1140def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRWri")>;
1141def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRWrr_REV")>;
1142def: InstRW<[BWWriteResGroup15], (instregex "VPSLLDrr")>;
1143def: InstRW<[BWWriteResGroup15], (instregex "VPSLLQrr")>;
1144def: InstRW<[BWWriteResGroup15], (instregex "VPSLLWrr")>;
1145def: InstRW<[BWWriteResGroup15], (instregex "VPSRADrr")>;
1146def: InstRW<[BWWriteResGroup15], (instregex "VPSRAWrr")>;
1147def: InstRW<[BWWriteResGroup15], (instregex "VPSRLDrr")>;
1148def: InstRW<[BWWriteResGroup15], (instregex "VPSRLQrr")>;
1149def: InstRW<[BWWriteResGroup15], (instregex "VPSRLWrr")>;
1150def: InstRW<[BWWriteResGroup15], (instregex "VPTESTrr")>;
1151
1152def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
1153 let Latency = 2;
1154 let NumMicroOps = 2;
1155 let ResourceCycles = [1,1];
1156}
1157def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
1158
1159def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
1160 let Latency = 2;
1161 let NumMicroOps = 2;
1162 let ResourceCycles = [1,1];
1163}
1164def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
1165
1166def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
1167 let Latency = 2;
1168 let NumMicroOps = 2;
1169 let ResourceCycles = [1,1];
1170}
1171def: InstRW<[BWWriteResGroup18], (instregex "SFENCE")>;
1172
1173def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
1174 let Latency = 2;
1175 let NumMicroOps = 2;
1176 let ResourceCycles = [1,1];
1177}
1178def: InstRW<[BWWriteResGroup19], (instregex "BEXTR32rr")>;
1179def: InstRW<[BWWriteResGroup19], (instregex "BEXTR64rr")>;
1180def: InstRW<[BWWriteResGroup19], (instregex "BSWAP(16|32|64)r")>;
1181
1182def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
1183 let Latency = 2;
1184 let NumMicroOps = 2;
1185 let ResourceCycles = [1,1];
1186}
1187def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8")>;
1188def: InstRW<[BWWriteResGroup20], (instregex "ADC8ri")>;
1189def: InstRW<[BWWriteResGroup20], (instregex "CMOVA(16|32|64)rr")>;
1190def: InstRW<[BWWriteResGroup20], (instregex "CMOVBE(16|32|64)rr")>;
1191def: InstRW<[BWWriteResGroup20], (instregex "CWD")>;
1192def: InstRW<[BWWriteResGroup20], (instregex "JRCXZ")>;
1193def: InstRW<[BWWriteResGroup20], (instregex "SBB8i8")>;
1194def: InstRW<[BWWriteResGroup20], (instregex "SBB8ri")>;
1195def: InstRW<[BWWriteResGroup20], (instregex "SETAr")>;
1196def: InstRW<[BWWriteResGroup20], (instregex "SETBEr")>;
1197
1198def BWWriteResGroup21 : SchedWriteRes<[BWPort4,BWPort5,BWPort237]> {
1199 let Latency = 2;
1200 let NumMicroOps = 3;
1201 let ResourceCycles = [1,1,1];
1202}
1203def: InstRW<[BWWriteResGroup21], (instregex "EXTRACTPSmr")>;
1204def: InstRW<[BWWriteResGroup21], (instregex "PEXTRBmr")>;
1205def: InstRW<[BWWriteResGroup21], (instregex "PEXTRDmr")>;
1206def: InstRW<[BWWriteResGroup21], (instregex "PEXTRQmr")>;
1207def: InstRW<[BWWriteResGroup21], (instregex "PEXTRWmr")>;
1208def: InstRW<[BWWriteResGroup21], (instregex "STMXCSR")>;
1209def: InstRW<[BWWriteResGroup21], (instregex "VEXTRACTPSmr")>;
1210def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRBmr")>;
1211def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRDmr")>;
1212def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRQmr")>;
1213def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRWmr")>;
1214def: InstRW<[BWWriteResGroup21], (instregex "VSTMXCSR")>;
1215
1216def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
1217 let Latency = 2;
1218 let NumMicroOps = 3;
1219 let ResourceCycles = [1,1,1];
1220}
1221def: InstRW<[BWWriteResGroup22], (instregex "FNSTCW16m")>;
1222
1223def BWWriteResGroup23 : SchedWriteRes<[BWPort4,BWPort237,BWPort06]> {
1224 let Latency = 2;
1225 let NumMicroOps = 3;
1226 let ResourceCycles = [1,1,1];
1227}
1228def: InstRW<[BWWriteResGroup23], (instregex "SETAEm")>;
1229def: InstRW<[BWWriteResGroup23], (instregex "SETBm")>;
1230def: InstRW<[BWWriteResGroup23], (instregex "SETEm")>;
1231def: InstRW<[BWWriteResGroup23], (instregex "SETGEm")>;
1232def: InstRW<[BWWriteResGroup23], (instregex "SETGm")>;
1233def: InstRW<[BWWriteResGroup23], (instregex "SETLEm")>;
1234def: InstRW<[BWWriteResGroup23], (instregex "SETLm")>;
1235def: InstRW<[BWWriteResGroup23], (instregex "SETNEm")>;
1236def: InstRW<[BWWriteResGroup23], (instregex "SETNOm")>;
1237def: InstRW<[BWWriteResGroup23], (instregex "SETNPm")>;
1238def: InstRW<[BWWriteResGroup23], (instregex "SETNSm")>;
1239def: InstRW<[BWWriteResGroup23], (instregex "SETOm")>;
1240def: InstRW<[BWWriteResGroup23], (instregex "SETPm")>;
1241def: InstRW<[BWWriteResGroup23], (instregex "SETSm")>;
1242
1243def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
1244 let Latency = 2;
1245 let NumMicroOps = 3;
1246 let ResourceCycles = [1,1,1];
1247}
1248def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
1249
1250def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
1251 let Latency = 2;
1252 let NumMicroOps = 3;
1253 let ResourceCycles = [1,1,1];
1254}
1255def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)r")>;
1256def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr")>;
1257def: InstRW<[BWWriteResGroup25], (instregex "PUSH64i8")>;
1258def: InstRW<[BWWriteResGroup25], (instregex "STOSB")>;
1259def: InstRW<[BWWriteResGroup25], (instregex "STOSL")>;
1260def: InstRW<[BWWriteResGroup25], (instregex "STOSQ")>;
1261def: InstRW<[BWWriteResGroup25], (instregex "STOSW")>;
1262
1263def BWWriteResGroup26 : SchedWriteRes<[BWPort0]> {
1264 let Latency = 3;
1265 let NumMicroOps = 1;
1266 let ResourceCycles = [1];
1267}
1268def: InstRW<[BWWriteResGroup26], (instregex "MOVMSKPDrr")>;
1269def: InstRW<[BWWriteResGroup26], (instregex "MOVMSKPSrr")>;
1270def: InstRW<[BWWriteResGroup26], (instregex "PMOVMSKBrr")>;
1271def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPDYrr")>;
1272def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPDrr")>;
1273def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPSYrr")>;
1274def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPSrr")>;
1275def: InstRW<[BWWriteResGroup26], (instregex "VPMOVMSKBYrr")>;
1276def: InstRW<[BWWriteResGroup26], (instregex "VPMOVMSKBrr")>;
1277
1278def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
1279 let Latency = 3;
1280 let NumMicroOps = 1;
1281 let ResourceCycles = [1];
1282}
1283def: InstRW<[BWWriteResGroup27], (instregex "ADDPDrr")>;
1284def: InstRW<[BWWriteResGroup27], (instregex "ADDPSrr")>;
1285def: InstRW<[BWWriteResGroup27], (instregex "ADDSDrr")>;
1286def: InstRW<[BWWriteResGroup27], (instregex "ADDSSrr")>;
1287def: InstRW<[BWWriteResGroup27], (instregex "ADDSUBPDrr")>;
1288def: InstRW<[BWWriteResGroup27], (instregex "ADDSUBPSrr")>;
1289def: InstRW<[BWWriteResGroup27], (instregex "ADD_FPrST0")>;
1290def: InstRW<[BWWriteResGroup27], (instregex "ADD_FST0r")>;
1291def: InstRW<[BWWriteResGroup27], (instregex "ADD_FrST0")>;
1292def: InstRW<[BWWriteResGroup27], (instregex "BSF(16|32|64)rr")>;
1293def: InstRW<[BWWriteResGroup27], (instregex "BSR(16|32|64)rr")>;
1294def: InstRW<[BWWriteResGroup27], (instregex "CMPPDrri")>;
1295def: InstRW<[BWWriteResGroup27], (instregex "CMPPSrri")>;
1296def: InstRW<[BWWriteResGroup27], (instregex "CMPSSrr")>;
1297def: InstRW<[BWWriteResGroup27], (instregex "COMISDrr")>;
1298def: InstRW<[BWWriteResGroup27], (instregex "COMISSrr")>;
1299def: InstRW<[BWWriteResGroup27], (instregex "CVTDQ2PSrr")>;
1300def: InstRW<[BWWriteResGroup27], (instregex "CVTPS2DQrr")>;
1301def: InstRW<[BWWriteResGroup27], (instregex "CVTTPS2DQrr")>;
1302def: InstRW<[BWWriteResGroup27], (instregex "IMUL(32|64)rr(i8?)")>;
1303def: InstRW<[BWWriteResGroup27], (instregex "IMUL8r")>;
1304def: InstRW<[BWWriteResGroup27], (instregex "LZCNT(16|32|64)rr")>;
1305def: InstRW<[BWWriteResGroup27], (instregex "MAXPDrr")>;
1306def: InstRW<[BWWriteResGroup27], (instregex "MAXPSrr")>;
1307def: InstRW<[BWWriteResGroup27], (instregex "MAXSDrr")>;
1308def: InstRW<[BWWriteResGroup27], (instregex "MAXSSrr")>;
1309def: InstRW<[BWWriteResGroup27], (instregex "MINPDrr")>;
1310def: InstRW<[BWWriteResGroup27], (instregex "MINPSrr")>;
1311def: InstRW<[BWWriteResGroup27], (instregex "MINSDrr")>;
1312def: InstRW<[BWWriteResGroup27], (instregex "MINSSrr")>;
1313def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr")>;
1314def: InstRW<[BWWriteResGroup27], (instregex "MUL8r")>;
1315def: InstRW<[BWWriteResGroup27], (instregex "PDEP32rr")>;
1316def: InstRW<[BWWriteResGroup27], (instregex "PDEP64rr")>;
1317def: InstRW<[BWWriteResGroup27], (instregex "PEXT32rr")>;
1318def: InstRW<[BWWriteResGroup27], (instregex "PEXT64rr")>;
1319def: InstRW<[BWWriteResGroup27], (instregex "POPCNT(16|32|64)rr")>;
1320def: InstRW<[BWWriteResGroup27], (instregex "SHLD(16|32|64)rri8")>;
1321def: InstRW<[BWWriteResGroup27], (instregex "SHRD(16|32|64)rri8")>;
1322def: InstRW<[BWWriteResGroup27], (instregex "SUBPDrr")>;
1323def: InstRW<[BWWriteResGroup27], (instregex "SUBPSrr")>;
1324def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FPrST0")>;
1325def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FST0r")>;
1326def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FrST0")>;
1327def: InstRW<[BWWriteResGroup27], (instregex "SUBSDrr")>;
1328def: InstRW<[BWWriteResGroup27], (instregex "SUBSSrr")>;
1329def: InstRW<[BWWriteResGroup27], (instregex "SUB_FPrST0")>;
1330def: InstRW<[BWWriteResGroup27], (instregex "SUB_FST0r")>;
1331def: InstRW<[BWWriteResGroup27], (instregex "SUB_FrST0")>;
1332def: InstRW<[BWWriteResGroup27], (instregex "TZCNT(16|32|64)rr")>;
1333def: InstRW<[BWWriteResGroup27], (instregex "UCOMISDrr")>;
1334def: InstRW<[BWWriteResGroup27], (instregex "UCOMISSrr")>;
1335def: InstRW<[BWWriteResGroup27], (instregex "VADDPDYrr")>;
1336def: InstRW<[BWWriteResGroup27], (instregex "VADDPDrr")>;
1337def: InstRW<[BWWriteResGroup27], (instregex "VADDPSYrr")>;
1338def: InstRW<[BWWriteResGroup27], (instregex "VADDPSrr")>;
1339def: InstRW<[BWWriteResGroup27], (instregex "VADDSDrr")>;
1340def: InstRW<[BWWriteResGroup27], (instregex "VADDSSrr")>;
1341def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPDYrr")>;
1342def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPDrr")>;
1343def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPSYrr")>;
1344def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPSrr")>;
1345def: InstRW<[BWWriteResGroup27], (instregex "VCMPPDYrri")>;
1346def: InstRW<[BWWriteResGroup27], (instregex "VCMPPDrri")>;
1347def: InstRW<[BWWriteResGroup27], (instregex "VCMPPSYrri")>;
1348def: InstRW<[BWWriteResGroup27], (instregex "VCMPPSrri")>;
1349def: InstRW<[BWWriteResGroup27], (instregex "VCMPSDrr")>;
1350def: InstRW<[BWWriteResGroup27], (instregex "VCMPSSrr")>;
1351def: InstRW<[BWWriteResGroup27], (instregex "VCOMISDrr")>;
1352def: InstRW<[BWWriteResGroup27], (instregex "VCOMISSrr")>;
1353def: InstRW<[BWWriteResGroup27], (instregex "VCVTDQ2PSYrr")>;
1354def: InstRW<[BWWriteResGroup27], (instregex "VCVTDQ2PSrr")>;
1355def: InstRW<[BWWriteResGroup27], (instregex "VCVTPS2DQYrr")>;
1356def: InstRW<[BWWriteResGroup27], (instregex "VCVTPS2DQrr")>;
1357def: InstRW<[BWWriteResGroup27], (instregex "VCVTTPS2DQYrr")>;
1358def: InstRW<[BWWriteResGroup27], (instregex "VCVTTPS2DQrr")>;
1359def: InstRW<[BWWriteResGroup27], (instregex "VMAXPDYrr")>;
1360def: InstRW<[BWWriteResGroup27], (instregex "VMAXPDrr")>;
1361def: InstRW<[BWWriteResGroup27], (instregex "VMAXPSYrr")>;
1362def: InstRW<[BWWriteResGroup27], (instregex "VMAXPSrr")>;
1363def: InstRW<[BWWriteResGroup27], (instregex "VMAXSDrr")>;
1364def: InstRW<[BWWriteResGroup27], (instregex "VMAXSSrr")>;
1365def: InstRW<[BWWriteResGroup27], (instregex "VMINPDYrr")>;
1366def: InstRW<[BWWriteResGroup27], (instregex "VMINPDrr")>;
1367def: InstRW<[BWWriteResGroup27], (instregex "VMINPSYrr")>;
1368def: InstRW<[BWWriteResGroup27], (instregex "VMINPSrr")>;
1369def: InstRW<[BWWriteResGroup27], (instregex "VMINSDrr")>;
1370def: InstRW<[BWWriteResGroup27], (instregex "VMINSSrr")>;
1371def: InstRW<[BWWriteResGroup27], (instregex "VSUBPDYrr")>;
1372def: InstRW<[BWWriteResGroup27], (instregex "VSUBPDrr")>;
1373def: InstRW<[BWWriteResGroup27], (instregex "VSUBPSYrr")>;
1374def: InstRW<[BWWriteResGroup27], (instregex "VSUBPSrr")>;
1375def: InstRW<[BWWriteResGroup27], (instregex "VSUBSDrr")>;
1376def: InstRW<[BWWriteResGroup27], (instregex "VSUBSSrr")>;
1377def: InstRW<[BWWriteResGroup27], (instregex "VUCOMISDrr")>;
1378def: InstRW<[BWWriteResGroup27], (instregex "VUCOMISSrr")>;
1379
1380def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
1381 let Latency = 3;
1382 let NumMicroOps = 2;
1383 let ResourceCycles = [1,1];
1384}
1385def: InstRW<[BWWriteResGroup27_16], (instregex "IMUL16rr(i8?)")>;
1386
1387def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
1388 let Latency = 3;
1389 let NumMicroOps = 1;
1390 let ResourceCycles = [1];
1391}
1392def: InstRW<[BWWriteResGroup28], (instregex "VBROADCASTSDYrr")>;
1393def: InstRW<[BWWriteResGroup28], (instregex "VBROADCASTSSYrr")>;
1394def: InstRW<[BWWriteResGroup28], (instregex "VEXTRACTF128rr")>;
1395def: InstRW<[BWWriteResGroup28], (instregex "VEXTRACTI128rr")>;
1396def: InstRW<[BWWriteResGroup28], (instregex "VINSERTF128rr")>;
1397def: InstRW<[BWWriteResGroup28], (instregex "VINSERTI128rr")>;
1398def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBYrr")>;
1399def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr")>;
1400def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTDYrr")>;
1401def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTQYrr")>;
1402def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTWYrr")>;
1403def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTWrr")>;
1404def: InstRW<[BWWriteResGroup28], (instregex "VPERM2F128rr")>;
1405def: InstRW<[BWWriteResGroup28], (instregex "VPERM2I128rr")>;
1406def: InstRW<[BWWriteResGroup28], (instregex "VPERMDYrr")>;
1407def: InstRW<[BWWriteResGroup28], (instregex "VPERMPDYri")>;
1408def: InstRW<[BWWriteResGroup28], (instregex "VPERMPSYrr")>;
1409def: InstRW<[BWWriteResGroup28], (instregex "VPERMQYri")>;
1410def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBDYrr")>;
1411def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBQYrr")>;
1412def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBWYrr")>;
1413def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXDQYrr")>;
1414def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXWDYrr")>;
1415def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXWQYrr")>;
1416def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBDYrr")>;
1417def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBQYrr")>;
1418def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBWYrr")>;
1419def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXDQYrr")>;
1420def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXWDYrr")>;
1421def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXWQYrr")>;
1422
1423def BWWriteResGroup29 : SchedWriteRes<[BWPort01]> {
1424 let Latency = 3;
1425 let NumMicroOps = 1;
1426 let ResourceCycles = [1];
1427}
1428def: InstRW<[BWWriteResGroup29], (instregex "MULPDrr")>;
1429def: InstRW<[BWWriteResGroup29], (instregex "MULPSrr")>;
1430def: InstRW<[BWWriteResGroup29], (instregex "MULSDrr")>;
1431def: InstRW<[BWWriteResGroup29], (instregex "MULSSrr")>;
1432def: InstRW<[BWWriteResGroup29], (instregex "VMULPDYrr")>;
1433def: InstRW<[BWWriteResGroup29], (instregex "VMULPDrr")>;
1434def: InstRW<[BWWriteResGroup29], (instregex "VMULPSYrr")>;
1435def: InstRW<[BWWriteResGroup29], (instregex "VMULPSrr")>;
1436def: InstRW<[BWWriteResGroup29], (instregex "VMULSDrr")>;
1437def: InstRW<[BWWriteResGroup29], (instregex "VMULSSrr")>;
1438
1439def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
1440 let Latency = 3;
1441 let NumMicroOps = 3;
1442 let ResourceCycles = [3];
1443}
1444def: InstRW<[BWWriteResGroup30], (instregex "XADD(16|32|64)rr")>;
1445def: InstRW<[BWWriteResGroup30], (instregex "XADD8rr")>;
1446def: InstRW<[BWWriteResGroup30], (instregex "XCHG8rr")>;
1447
1448def BWWriteResGroup31 : SchedWriteRes<[BWPort0,BWPort5]> {
1449 let Latency = 3;
1450 let NumMicroOps = 3;
1451 let ResourceCycles = [2,1];
1452}
1453def: InstRW<[BWWriteResGroup31], (instregex "VPSLLVDYrr")>;
1454def: InstRW<[BWWriteResGroup31], (instregex "VPSLLVDrr")>;
1455def: InstRW<[BWWriteResGroup31], (instregex "VPSRAVDYrr")>;
1456def: InstRW<[BWWriteResGroup31], (instregex "VPSRAVDrr")>;
1457def: InstRW<[BWWriteResGroup31], (instregex "VPSRLVDYrr")>;
1458def: InstRW<[BWWriteResGroup31], (instregex "VPSRLVDrr")>;
1459
1460def BWWriteResGroup32 : SchedWriteRes<[BWPort5,BWPort15]> {
1461 let Latency = 3;
1462 let NumMicroOps = 3;
1463 let ResourceCycles = [2,1];
1464}
1465def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDSWrr64")>;
1466def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDWrr64")>;
1467def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDrr64")>;
1468def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBDrr64")>;
1469def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBSWrr64")>;
1470def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBWrr64")>;
1471def: InstRW<[BWWriteResGroup32], (instregex "PHADDDrr")>;
1472def: InstRW<[BWWriteResGroup32], (instregex "PHADDSWrr128")>;
1473def: InstRW<[BWWriteResGroup32], (instregex "PHADDWrr")>;
1474def: InstRW<[BWWriteResGroup32], (instregex "PHSUBDrr")>;
1475def: InstRW<[BWWriteResGroup32], (instregex "PHSUBSWrr128")>;
1476def: InstRW<[BWWriteResGroup32], (instregex "PHSUBWrr")>;
1477def: InstRW<[BWWriteResGroup32], (instregex "VPHADDDYrr")>;
1478def: InstRW<[BWWriteResGroup32], (instregex "VPHADDDrr")>;
1479def: InstRW<[BWWriteResGroup32], (instregex "VPHADDSWrr128")>;
1480def: InstRW<[BWWriteResGroup32], (instregex "VPHADDSWrr256")>;
1481def: InstRW<[BWWriteResGroup32], (instregex "VPHADDWYrr")>;
1482def: InstRW<[BWWriteResGroup32], (instregex "VPHADDWrr")>;
1483def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBDYrr")>;
1484def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBDrr")>;
1485def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBSWrr128")>;
1486def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBSWrr256")>;
1487def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBWYrr")>;
1488def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBWrr")>;
1489
1490def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
1491 let Latency = 3;
1492 let NumMicroOps = 3;
1493 let ResourceCycles = [2,1];
1494}
1495def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr")>;
1496def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSWBirr")>;
1497def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKUSWBirr")>;
1498
1499def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
1500 let Latency = 3;
1501 let NumMicroOps = 3;
1502 let ResourceCycles = [1,2];
1503}
1504def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
1505
1506def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
1507 let Latency = 3;
1508 let NumMicroOps = 3;
1509 let ResourceCycles = [1,2];
1510}
1511def: InstRW<[BWWriteResGroup35], (instregex "RCL(16|32|64)r1")>;
1512def: InstRW<[BWWriteResGroup35], (instregex "RCL(16|32|64)ri")>;
1513def: InstRW<[BWWriteResGroup35], (instregex "RCL8r1")>;
1514def: InstRW<[BWWriteResGroup35], (instregex "RCL8ri")>;
1515def: InstRW<[BWWriteResGroup35], (instregex "RCR(16|32|64)r1")>;
1516def: InstRW<[BWWriteResGroup35], (instregex "RCR(16|32|64)ri")>;
1517def: InstRW<[BWWriteResGroup35], (instregex "RCR8r1")>;
1518def: InstRW<[BWWriteResGroup35], (instregex "RCR8ri")>;
1519
1520def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
1521 let Latency = 3;
1522 let NumMicroOps = 3;
1523 let ResourceCycles = [2,1];
1524}
1525def: InstRW<[BWWriteResGroup36], (instregex "ROL(16|32|64)rCL")>;
1526def: InstRW<[BWWriteResGroup36], (instregex "ROL8rCL")>;
1527def: InstRW<[BWWriteResGroup36], (instregex "ROR(16|32|64)rCL")>;
1528def: InstRW<[BWWriteResGroup36], (instregex "ROR8rCL")>;
1529def: InstRW<[BWWriteResGroup36], (instregex "SAR(16|32|64)rCL")>;
1530def: InstRW<[BWWriteResGroup36], (instregex "SAR8rCL")>;
1531def: InstRW<[BWWriteResGroup36], (instregex "SHL(16|32|64)rCL")>;
1532def: InstRW<[BWWriteResGroup36], (instregex "SHL8rCL")>;
1533def: InstRW<[BWWriteResGroup36], (instregex "SHR(16|32|64)rCL")>;
1534def: InstRW<[BWWriteResGroup36], (instregex "SHR8rCL")>;
1535
1536def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
1537 let Latency = 3;
1538 let NumMicroOps = 4;
1539 let ResourceCycles = [1,1,1,1];
1540}
1541def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
1542
1543def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
1544 let Latency = 3;
1545 let NumMicroOps = 4;
1546 let ResourceCycles = [1,1,1,1];
1547}
1548def: InstRW<[BWWriteResGroup38], (instregex "CALL64pcrel32")>;
1549def: InstRW<[BWWriteResGroup38], (instregex "SETAm")>;
1550def: InstRW<[BWWriteResGroup38], (instregex "SETBEm")>;
1551
1552def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
1553 let Latency = 4;
1554 let NumMicroOps = 2;
1555 let ResourceCycles = [1,1];
1556}
1557def: InstRW<[BWWriteResGroup39], (instregex "CVTSD2SI64rr")>;
1558def: InstRW<[BWWriteResGroup39], (instregex "CVTSD2SIrr")>;
1559def: InstRW<[BWWriteResGroup39], (instregex "CVTSS2SI64rr")>;
1560def: InstRW<[BWWriteResGroup39], (instregex "CVTSS2SIrr")>;
1561def: InstRW<[BWWriteResGroup39], (instregex "CVTTSD2SI64rr")>;
1562def: InstRW<[BWWriteResGroup39], (instregex "CVTTSD2SIrr")>;
1563def: InstRW<[BWWriteResGroup39], (instregex "CVTTSS2SI64rr")>;
1564def: InstRW<[BWWriteResGroup39], (instregex "CVTTSS2SIrr")>;
1565def: InstRW<[BWWriteResGroup39], (instregex "VCVTSD2SI64rr")>;
1566def: InstRW<[BWWriteResGroup39], (instregex "VCVTSD2SIrr")>;
1567def: InstRW<[BWWriteResGroup39], (instregex "VCVTSS2SI64rr")>;
1568def: InstRW<[BWWriteResGroup39], (instregex "VCVTSS2SIrr")>;
1569def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSD2SI64rr")>;
1570def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSD2SIrr")>;
1571def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSS2SI64rr")>;
1572def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSS2SIrr")>;
1573
1574def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
1575 let Latency = 4;
1576 let NumMicroOps = 2;
1577 let ResourceCycles = [1,1];
1578}
1579def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
1580def: InstRW<[BWWriteResGroup40], (instregex "VPSLLDYrr")>;
1581def: InstRW<[BWWriteResGroup40], (instregex "VPSLLQYrr")>;
1582def: InstRW<[BWWriteResGroup40], (instregex "VPSLLWYrr")>;
1583def: InstRW<[BWWriteResGroup40], (instregex "VPSRADYrr")>;
1584def: InstRW<[BWWriteResGroup40], (instregex "VPSRAWYrr")>;
1585def: InstRW<[BWWriteResGroup40], (instregex "VPSRLDYrr")>;
1586def: InstRW<[BWWriteResGroup40], (instregex "VPSRLQYrr")>;
1587def: InstRW<[BWWriteResGroup40], (instregex "VPSRLWYrr")>;
1588def: InstRW<[BWWriteResGroup40], (instregex "VPTESTYrr")>;
1589
1590def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
1591 let Latency = 4;
1592 let NumMicroOps = 2;
1593 let ResourceCycles = [1,1];
1594}
1595def: InstRW<[BWWriteResGroup41], (instregex "FNSTSW16r")>;
1596
1597def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
1598 let Latency = 4;
1599 let NumMicroOps = 2;
1600 let ResourceCycles = [1,1];
1601}
1602def: InstRW<[BWWriteResGroup42], (instregex "CVTDQ2PDrr")>;
1603def: InstRW<[BWWriteResGroup42], (instregex "CVTPD2DQrr")>;
1604def: InstRW<[BWWriteResGroup42], (instregex "CVTPD2PSrr")>;
1605def: InstRW<[BWWriteResGroup42], (instregex "CVTSD2SSrr")>;
1606def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SD64rr")>;
1607def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SDrr")>;
1608def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SSrr")>;
1609def: InstRW<[BWWriteResGroup42], (instregex "CVTTPD2DQrr")>;
1610def: InstRW<[BWWriteResGroup42], (instregex "IMUL(32|64)r")>;
1611def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPD2PIirr")>;
1612def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr")>;
1613def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPS2PIirr")>;
1614def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTTPD2PIirr")>;
1615def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTTPS2PIirr")>;
1616def: InstRW<[BWWriteResGroup42], (instregex "MUL(32|64)r")>;
1617def: InstRW<[BWWriteResGroup42], (instregex "MULX64rr")>;
1618def: InstRW<[BWWriteResGroup42], (instregex "VCVTDQ2PDrr")>;
1619def: InstRW<[BWWriteResGroup42], (instregex "VCVTPD2DQrr")>;
1620def: InstRW<[BWWriteResGroup42], (instregex "VCVTPD2PSrr")>;
1621def: InstRW<[BWWriteResGroup42], (instregex "VCVTPS2PHrr")>;
1622def: InstRW<[BWWriteResGroup42], (instregex "VCVTSD2SSrr")>;
1623def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SD64rr")>;
1624def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SDrr")>;
1625def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SSrr")>;
1626def: InstRW<[BWWriteResGroup42], (instregex "VCVTTPD2DQrr")>;
1627
1628def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1629 let Latency = 4;
1630 let NumMicroOps = 4;
1631}
1632def: InstRW<[BWWriteResGroup42_16], (instregex "IMUL16r")>;
1633def: InstRW<[BWWriteResGroup42_16], (instregex "MUL16r")>;
1634
1635def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
1636 let Latency = 4;
1637 let NumMicroOps = 3;
1638 let ResourceCycles = [1,1,1];
1639}
1640def: InstRW<[BWWriteResGroup43], (instregex "FNSTSWm")>;
1641
1642def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
1643 let Latency = 4;
1644 let NumMicroOps = 3;
1645 let ResourceCycles = [1,1,1];
1646}
1647def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP16m")>;
1648def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP32m")>;
1649def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP64m")>;
1650def: InstRW<[BWWriteResGroup44], (instregex "IST_F16m")>;
1651def: InstRW<[BWWriteResGroup44], (instregex "IST_F32m")>;
1652def: InstRW<[BWWriteResGroup44], (instregex "IST_FP16m")>;
1653def: InstRW<[BWWriteResGroup44], (instregex "IST_FP32m")>;
1654def: InstRW<[BWWriteResGroup44], (instregex "IST_FP64m")>;
1655def: InstRW<[BWWriteResGroup44], (instregex "VCVTPS2PHYmr")>;
1656def: InstRW<[BWWriteResGroup44], (instregex "VCVTPS2PHmr")>;
1657
1658def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
1659 let Latency = 4;
1660 let NumMicroOps = 4;
1661 let ResourceCycles = [4];
1662}
1663def: InstRW<[BWWriteResGroup45], (instregex "FNCLEX")>;
1664
1665def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
1666 let Latency = 4;
1667 let NumMicroOps = 4;
1668 let ResourceCycles = [1,3];
1669}
1670def: InstRW<[BWWriteResGroup46], (instregex "VZEROUPPER")>;
1671
1672def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
1673 let Latency = 5;
1674 let NumMicroOps = 1;
1675 let ResourceCycles = [1];
1676}
1677def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMADDUBSWrr64")>;
1678def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMADDWDirr")>;
1679def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHRSWrr64")>;
1680def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHUWirr")>;
1681def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHWirr")>;
1682def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULLWirr")>;
1683def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULUDQirr")>;
1684def: InstRW<[BWWriteResGroup47], (instregex "MMX_PSADBWirr")>;
1685def: InstRW<[BWWriteResGroup47], (instregex "MUL_FPrST0")>;
1686def: InstRW<[BWWriteResGroup47], (instregex "MUL_FST0r")>;
1687def: InstRW<[BWWriteResGroup47], (instregex "MUL_FrST0")>;
1688def: InstRW<[BWWriteResGroup47], (instregex "PCLMULQDQrr")>;
1689def: InstRW<[BWWriteResGroup47], (instregex "PCMPGTQrr")>;
1690def: InstRW<[BWWriteResGroup47], (instregex "PHMINPOSUWrr128")>;
1691def: InstRW<[BWWriteResGroup47], (instregex "PMADDUBSWrr")>;
1692def: InstRW<[BWWriteResGroup47], (instregex "PMADDWDrr")>;
1693def: InstRW<[BWWriteResGroup47], (instregex "PMULDQrr")>;
1694def: InstRW<[BWWriteResGroup47], (instregex "PMULHRSWrr")>;
1695def: InstRW<[BWWriteResGroup47], (instregex "PMULHUWrr")>;
1696def: InstRW<[BWWriteResGroup47], (instregex "PMULHWrr")>;
1697def: InstRW<[BWWriteResGroup47], (instregex "PMULLWrr")>;
1698def: InstRW<[BWWriteResGroup47], (instregex "PMULUDQrr")>;
1699def: InstRW<[BWWriteResGroup47], (instregex "PSADBWrr")>;
1700def: InstRW<[BWWriteResGroup47], (instregex "RCPPSr")>;
1701def: InstRW<[BWWriteResGroup47], (instregex "RCPSSr")>;
1702def: InstRW<[BWWriteResGroup47], (instregex "RSQRTPSr")>;
1703def: InstRW<[BWWriteResGroup47], (instregex "RSQRTSSr")>;
1704def: InstRW<[BWWriteResGroup47], (instregex "VPCLMULQDQrr")>;
1705def: InstRW<[BWWriteResGroup47], (instregex "VPCMPGTQYrr")>;
1706def: InstRW<[BWWriteResGroup47], (instregex "VPCMPGTQrr")>;
1707def: InstRW<[BWWriteResGroup47], (instregex "VPHMINPOSUWrr128")>;
1708def: InstRW<[BWWriteResGroup47], (instregex "VPMADDUBSWYrr")>;
1709def: InstRW<[BWWriteResGroup47], (instregex "VPMADDUBSWrr")>;
1710def: InstRW<[BWWriteResGroup47], (instregex "VPMADDWDYrr")>;
1711def: InstRW<[BWWriteResGroup47], (instregex "VPMADDWDrr")>;
1712def: InstRW<[BWWriteResGroup47], (instregex "VPMULDQYrr")>;
1713def: InstRW<[BWWriteResGroup47], (instregex "VPMULDQrr")>;
1714def: InstRW<[BWWriteResGroup47], (instregex "VPMULHRSWYrr")>;
1715def: InstRW<[BWWriteResGroup47], (instregex "VPMULHRSWrr")>;
1716def: InstRW<[BWWriteResGroup47], (instregex "VPMULHUWYrr")>;
1717def: InstRW<[BWWriteResGroup47], (instregex "VPMULHUWrr")>;
1718def: InstRW<[BWWriteResGroup47], (instregex "VPMULHWYrr")>;
1719def: InstRW<[BWWriteResGroup47], (instregex "VPMULHWrr")>;
1720def: InstRW<[BWWriteResGroup47], (instregex "VPMULLWYrr")>;
1721def: InstRW<[BWWriteResGroup47], (instregex "VPMULLWrr")>;
1722def: InstRW<[BWWriteResGroup47], (instregex "VPMULUDQYrr")>;
1723def: InstRW<[BWWriteResGroup47], (instregex "VPMULUDQrr")>;
1724def: InstRW<[BWWriteResGroup47], (instregex "VPSADBWYrr")>;
1725def: InstRW<[BWWriteResGroup47], (instregex "VPSADBWrr")>;
1726def: InstRW<[BWWriteResGroup47], (instregex "VRCPPSr")>;
1727def: InstRW<[BWWriteResGroup47], (instregex "VRCPSSr")>;
1728def: InstRW<[BWWriteResGroup47], (instregex "VRSQRTPSr")>;
1729def: InstRW<[BWWriteResGroup47], (instregex "VRSQRTSSr")>;
1730
1731def BWWriteResGroup48 : SchedWriteRes<[BWPort01]> {
1732 let Latency = 5;
1733 let NumMicroOps = 1;
1734 let ResourceCycles = [1];
1735}
1736def: InstRW<[BWWriteResGroup48], (instregex "VFMADD132PDYr")>;
1737def: InstRW<[BWWriteResGroup48], (instregex "VFMADD132PDr")>;
1738def: InstRW<[BWWriteResGroup48], (instregex "VFMADD132PSYr")>;
1739def: InstRW<[BWWriteResGroup48], (instregex "VFMADD132PSr")>;
1740def: InstRW<[BWWriteResGroup48], (instregex "VFMADD132SDr")>;
1741def: InstRW<[BWWriteResGroup48], (instregex "VFMADD132SSr")>;
1742def: InstRW<[BWWriteResGroup48], (instregex "VFMADD213PDYr")>;
1743def: InstRW<[BWWriteResGroup48], (instregex "VFMADD213PDr")>;
1744def: InstRW<[BWWriteResGroup48], (instregex "VFMADD213PSYr")>;
1745def: InstRW<[BWWriteResGroup48], (instregex "VFMADD213PSr")>;
1746def: InstRW<[BWWriteResGroup48], (instregex "VFMADD213SDr")>;
1747def: InstRW<[BWWriteResGroup48], (instregex "VFMADD213SSr")>;
1748def: InstRW<[BWWriteResGroup48], (instregex "VFMADD231PDYr")>;
1749def: InstRW<[BWWriteResGroup48], (instregex "VFMADD231PDr")>;
1750def: InstRW<[BWWriteResGroup48], (instregex "VFMADD231PSYr")>;
1751def: InstRW<[BWWriteResGroup48], (instregex "VFMADD231PSr")>;
1752def: InstRW<[BWWriteResGroup48], (instregex "VFMADD231SDr")>;
1753def: InstRW<[BWWriteResGroup48], (instregex "VFMADD231SSr")>;
1754def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB132PDYr")>;
1755def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB132PDr")>;
1756def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB132PSYr")>;
1757def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB132PSr")>;
1758def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB213PDYr")>;
1759def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB213PDr")>;
1760def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB213PSYr")>;
1761def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB213PSr")>;
1762def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB231PDYr")>;
1763def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB231PDr")>;
1764def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB231PSYr")>;
1765def: InstRW<[BWWriteResGroup48], (instregex "VFMADDSUB231PSr")>;
1766def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB132PDYr")>;
1767def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB132PDr")>;
1768def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB132PSYr")>;
1769def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB132PSr")>;
1770def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB132SDr")>;
1771def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB132SSr")>;
1772def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB213PDYr")>;
1773def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB213PDr")>;
1774def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB213PSYr")>;
1775def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB213PSr")>;
1776def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB213SDr")>;
1777def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB213SSr")>;
1778def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB231PDYr")>;
1779def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB231PDr")>;
1780def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB231PSYr")>;
1781def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB231PSr")>;
1782def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB231SDr")>;
1783def: InstRW<[BWWriteResGroup48], (instregex "VFMSUB231SSr")>;
1784def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD132PDYr")>;
1785def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD132PDr")>;
1786def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD132PSYr")>;
1787def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD132PSr")>;
1788def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD213PDYr")>;
1789def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD213PDr")>;
1790def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD213PSYr")>;
1791def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD213PSr")>;
1792def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD231PDYr")>;
1793def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD231PDr")>;
1794def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD231PSYr")>;
1795def: InstRW<[BWWriteResGroup48], (instregex "VFMSUBADD231PSr")>;
1796def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD132PDYr")>;
1797def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD132PDr")>;
1798def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD132PSYr")>;
1799def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD132PSr")>;
1800def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD132SDr")>;
1801def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD132SSr")>;
1802def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD213PDYr")>;
1803def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD213PDr")>;
1804def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD213PSYr")>;
1805def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD213PSr")>;
1806def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD213SDr")>;
1807def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD213SSr")>;
1808def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD231PDYr")>;
1809def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD231PDr")>;
1810def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD231PSYr")>;
1811def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD231PSr")>;
1812def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD231SDr")>;
1813def: InstRW<[BWWriteResGroup48], (instregex "VFNMADD231SSr")>;
1814def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB132PDYr")>;
1815def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB132PDr")>;
1816def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB132PSYr")>;
1817def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB132PSr")>;
1818def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB132SDr")>;
1819def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB132SSr")>;
1820def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB213PDYr")>;
1821def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB213PDr")>;
1822def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB213PSYr")>;
1823def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB213PSr")>;
1824def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB213SDr")>;
1825def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB213SSr")>;
1826def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB231PDYr")>;
1827def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB231PDr")>;
1828def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB231PSYr")>;
1829def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB231PSr")>;
1830def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB231SDr")>;
1831def: InstRW<[BWWriteResGroup48], (instregex "VFNMSUB231SSr")>;
1832
1833def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
1834 let Latency = 5;
1835 let NumMicroOps = 1;
1836 let ResourceCycles = [1];
1837}
1838def: InstRW<[BWWriteResGroup49], (instregex "LDDQUrm")>;
1839def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64from64rm")>;
1840def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64rm")>;
1841def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64to64rm")>;
1842def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVQ64rm")>;
1843def: InstRW<[BWWriteResGroup49], (instregex "MOV(16|32|64)rm")>;
1844def: InstRW<[BWWriteResGroup49], (instregex "MOV64toPQIrm")>;
1845def: InstRW<[BWWriteResGroup49], (instregex "MOV8rm")>;
1846def: InstRW<[BWWriteResGroup49], (instregex "MOVAPDrm")>;
1847def: InstRW<[BWWriteResGroup49], (instregex "MOVAPSrm")>;
1848def: InstRW<[BWWriteResGroup49], (instregex "MOVDDUPrm")>;
1849def: InstRW<[BWWriteResGroup49], (instregex "MOVDI2PDIrm")>;
1850def: InstRW<[BWWriteResGroup49], (instregex "MOVDQArm")>;
1851def: InstRW<[BWWriteResGroup49], (instregex "MOVDQUrm")>;
1852def: InstRW<[BWWriteResGroup49], (instregex "MOVNTDQArm")>;
1853def: InstRW<[BWWriteResGroup49], (instregex "MOVSHDUPrm")>;
1854def: InstRW<[BWWriteResGroup49], (instregex "MOVSLDUPrm")>;
1855def: InstRW<[BWWriteResGroup49], (instregex "MOVSSrm")>;
1856def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16")>;
1857def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm32")>;
1858def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm8")>;
1859def: InstRW<[BWWriteResGroup49], (instregex "MOVUPDrm")>;
1860def: InstRW<[BWWriteResGroup49], (instregex "MOVUPSrm")>;
1861def: InstRW<[BWWriteResGroup49], (instregex "MOVZX(16|32|64)rm16")>;
1862def: InstRW<[BWWriteResGroup49], (instregex "MOVZX(16|32|64)rm8")>;
1863def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHNTA")>;
1864def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT0")>;
1865def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT1")>;
1866def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT2")>;
1867def: InstRW<[BWWriteResGroup49], (instregex "VBROADCASTSSrm")>;
1868def: InstRW<[BWWriteResGroup49], (instregex "VLDDQUrm")>;
1869def: InstRW<[BWWriteResGroup49], (instregex "VMOV64toPQIrm")>;
1870def: InstRW<[BWWriteResGroup49], (instregex "VMOVAPDrm")>;
1871def: InstRW<[BWWriteResGroup49], (instregex "VMOVAPSrm")>;
1872def: InstRW<[BWWriteResGroup49], (instregex "VMOVDDUPrm")>;
1873def: InstRW<[BWWriteResGroup49], (instregex "VMOVDI2PDIrm")>;
1874def: InstRW<[BWWriteResGroup49], (instregex "VMOVDQArm")>;
1875def: InstRW<[BWWriteResGroup49], (instregex "VMOVDQUrm")>;
1876def: InstRW<[BWWriteResGroup49], (instregex "VMOVNTDQArm")>;
1877def: InstRW<[BWWriteResGroup49], (instregex "VMOVQI2PQIrm")>;
1878def: InstRW<[BWWriteResGroup49], (instregex "VMOVSDrm")>;
1879def: InstRW<[BWWriteResGroup49], (instregex "VMOVSHDUPrm")>;
1880def: InstRW<[BWWriteResGroup49], (instregex "VMOVSLDUPrm")>;
1881def: InstRW<[BWWriteResGroup49], (instregex "VMOVSSrm")>;
1882def: InstRW<[BWWriteResGroup49], (instregex "VMOVUPDrm")>;
1883def: InstRW<[BWWriteResGroup49], (instregex "VMOVUPSrm")>;
1884def: InstRW<[BWWriteResGroup49], (instregex "VPBROADCASTDrm")>;
1885def: InstRW<[BWWriteResGroup49], (instregex "VPBROADCASTQrm")>;
1886
1887def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
1888 let Latency = 5;
1889 let NumMicroOps = 3;
1890 let ResourceCycles = [1,2];
1891}
1892def: InstRW<[BWWriteResGroup50], (instregex "CVTSI2SS64rr")>;
1893def: InstRW<[BWWriteResGroup50], (instregex "HADDPDrr")>;
1894def: InstRW<[BWWriteResGroup50], (instregex "HADDPSrr")>;
1895def: InstRW<[BWWriteResGroup50], (instregex "HSUBPDrr")>;
1896def: InstRW<[BWWriteResGroup50], (instregex "HSUBPSrr")>;
1897def: InstRW<[BWWriteResGroup50], (instregex "VCVTSI2SS64rr")>;
1898def: InstRW<[BWWriteResGroup50], (instregex "VHADDPDYrr")>;
1899def: InstRW<[BWWriteResGroup50], (instregex "VHADDPDrr")>;
1900def: InstRW<[BWWriteResGroup50], (instregex "VHADDPSYrr")>;
1901def: InstRW<[BWWriteResGroup50], (instregex "VHADDPSrr")>;
1902def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPDYrr")>;
1903def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPDrr")>;
1904def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPSYrr")>;
1905def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPSrr")>;
1906
1907def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
1908 let Latency = 5;
1909 let NumMicroOps = 3;
1910 let ResourceCycles = [1,1,1];
1911}
1912def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
1913
1914def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1915 let Latency = 5;
1916 let NumMicroOps = 3;
1917 let ResourceCycles = [1,1,1];
1918}
1919def: InstRW<[BWWriteResGroup52], (instregex "MULX32rr")>;
1920
1921def BWWriteResGroup53 : SchedWriteRes<[BWPort0,BWPort4,BWPort237,BWPort15]> {
1922 let Latency = 5;
1923 let NumMicroOps = 4;
1924 let ResourceCycles = [1,1,1,1];
1925}
1926def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPDYmr")>;
1927def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPDmr")>;
1928def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPSYmr")>;
1929def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPSmr")>;
1930def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVDYmr")>;
1931def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVDmr")>;
1932def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVQYmr")>;
1933def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVQmr")>;
1934
1935def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
1936 let Latency = 5;
1937 let NumMicroOps = 5;
1938 let ResourceCycles = [1,4];
1939}
1940def: InstRW<[BWWriteResGroup54], (instregex "PAUSE")>;
1941
1942def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
1943 let Latency = 5;
1944 let NumMicroOps = 5;
1945 let ResourceCycles = [1,4];
1946}
1947def: InstRW<[BWWriteResGroup55], (instregex "XSETBV")>;
1948
1949def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
1950 let Latency = 5;
1951 let NumMicroOps = 5;
1952 let ResourceCycles = [2,3];
1953}
1954def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(16|32|64)rr")>;
1955def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG8rr")>;
1956
1957def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
1958 let Latency = 5;
1959 let NumMicroOps = 6;
1960 let ResourceCycles = [1,1,4];
1961}
1962def: InstRW<[BWWriteResGroup57], (instregex "PUSHF16")>;
1963def: InstRW<[BWWriteResGroup57], (instregex "PUSHF64")>;
1964
1965def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
1966 let Latency = 6;
1967 let NumMicroOps = 1;
1968 let ResourceCycles = [1];
1969}
1970def: InstRW<[BWWriteResGroup58], (instregex "LD_F32m")>;
1971def: InstRW<[BWWriteResGroup58], (instregex "LD_F64m")>;
1972def: InstRW<[BWWriteResGroup58], (instregex "LD_F80m")>;
1973def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTF128")>;
1974def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTI128")>;
1975def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTSDYrm")>;
1976def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTSSYrm")>;
1977def: InstRW<[BWWriteResGroup58], (instregex "VLDDQUYrm")>;
1978def: InstRW<[BWWriteResGroup58], (instregex "VMOVAPDYrm")>;
1979def: InstRW<[BWWriteResGroup58], (instregex "VMOVAPSYrm")>;
1980def: InstRW<[BWWriteResGroup58], (instregex "VMOVDDUPYrm")>;
1981def: InstRW<[BWWriteResGroup58], (instregex "VMOVDQAYrm")>;
1982def: InstRW<[BWWriteResGroup58], (instregex "VMOVDQUYrm")>;
1983def: InstRW<[BWWriteResGroup58], (instregex "VMOVNTDQAYrm")>;
1984def: InstRW<[BWWriteResGroup58], (instregex "VMOVSHDUPYrm")>;
1985def: InstRW<[BWWriteResGroup58], (instregex "VMOVSLDUPYrm")>;
1986def: InstRW<[BWWriteResGroup58], (instregex "VMOVUPDYrm")>;
1987def: InstRW<[BWWriteResGroup58], (instregex "VMOVUPSYrm")>;
1988def: InstRW<[BWWriteResGroup58], (instregex "VPBROADCASTDYrm")>;
1989def: InstRW<[BWWriteResGroup58], (instregex "VPBROADCASTQYrm")>;
1990def: InstRW<[BWWriteResGroup58], (instregex "ROUNDPDr")>;
1991def: InstRW<[BWWriteResGroup58], (instregex "ROUNDPSr")>;
1992def: InstRW<[BWWriteResGroup58], (instregex "ROUNDSDr")>;
1993def: InstRW<[BWWriteResGroup58], (instregex "ROUNDSSr")>;
1994def: InstRW<[BWWriteResGroup58], (instregex "VROUNDPDr")>;
1995def: InstRW<[BWWriteResGroup58], (instregex "VROUNDPSr")>;
1996def: InstRW<[BWWriteResGroup58], (instregex "VROUNDSDr")>;
1997def: InstRW<[BWWriteResGroup58], (instregex "VROUNDSSr")>;
1998def: InstRW<[BWWriteResGroup58], (instregex "VROUNDYPDr")>;
1999def: InstRW<[BWWriteResGroup58], (instregex "VROUNDYPSr")>;
2000
2001def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
2002 let Latency = 6;
2003 let NumMicroOps = 2;
2004 let ResourceCycles = [1,1];
2005}
2006def: InstRW<[BWWriteResGroup59], (instregex "CVTPS2PDrm")>;
2007def: InstRW<[BWWriteResGroup59], (instregex "CVTSS2SDrm")>;
2008def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLDrm")>;
2009def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLQrm")>;
2010def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLWrm")>;
2011def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRADrm")>;
2012def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRAWrm")>;
2013def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLDrm")>;
2014def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLQrm")>;
2015def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLWrm")>;
2016def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PSYrm")>;
2017def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PSrm")>;
2018def: InstRW<[BWWriteResGroup59], (instregex "VCVTPS2PDrm")>;
2019def: InstRW<[BWWriteResGroup59], (instregex "VCVTSS2SDrm")>;
2020def: InstRW<[BWWriteResGroup59], (instregex "VPSLLVQrm")>;
2021def: InstRW<[BWWriteResGroup59], (instregex "VPSRLVQrm")>;
2022def: InstRW<[BWWriteResGroup59], (instregex "VTESTPDrm")>;
2023def: InstRW<[BWWriteResGroup59], (instregex "VTESTPSrm")>;
2024
2025def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
2026 let Latency = 6;
2027 let NumMicroOps = 2;
2028 let ResourceCycles = [1,1];
2029}
2030def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr")>;
2031def: InstRW<[BWWriteResGroup60], (instregex "VCVTPD2DQYrr")>;
2032def: InstRW<[BWWriteResGroup60], (instregex "VCVTPD2PSYrr")>;
2033def: InstRW<[BWWriteResGroup60], (instregex "VCVTPS2PHYrr")>;
2034def: InstRW<[BWWriteResGroup60], (instregex "VCVTTPD2DQYrr")>;
2035
2036def BWWriteResGroup61 : SchedWriteRes<[BWPort5,BWPort23]> {
2037 let Latency = 6;
2038 let NumMicroOps = 2;
2039 let ResourceCycles = [1,1];
2040}
2041def: InstRW<[BWWriteResGroup61], (instregex "ANDNPDrm")>;
2042def: InstRW<[BWWriteResGroup61], (instregex "ANDNPSrm")>;
2043def: InstRW<[BWWriteResGroup61], (instregex "ANDPDrm")>;
2044def: InstRW<[BWWriteResGroup61], (instregex "ANDPSrm")>;
2045def: InstRW<[BWWriteResGroup61], (instregex "INSERTPSrm")>;
2046def: InstRW<[BWWriteResGroup61], (instregex "MMX_PALIGNR64irm")>;
2047def: InstRW<[BWWriteResGroup61], (instregex "MMX_PINSRWirmi")>;
2048def: InstRW<[BWWriteResGroup61], (instregex "MMX_PSHUFBrm64")>;
2049def: InstRW<[BWWriteResGroup61], (instregex "MMX_PSHUFWmi")>;
2050def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHBWirm")>;
2051def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHDQirm")>;
2052def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHWDirm")>;
2053def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLBWirm")>;
2054def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLDQirm")>;
2055def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLWDirm")>;
2056def: InstRW<[BWWriteResGroup61], (instregex "MOVHPDrm")>;
2057def: InstRW<[BWWriteResGroup61], (instregex "MOVHPSrm")>;
2058def: InstRW<[BWWriteResGroup61], (instregex "MOVLPDrm")>;
2059def: InstRW<[BWWriteResGroup61], (instregex "MOVLPSrm")>;
2060def: InstRW<[BWWriteResGroup61], (instregex "ORPDrm")>;
2061def: InstRW<[BWWriteResGroup61], (instregex "ORPSrm")>;
2062def: InstRW<[BWWriteResGroup61], (instregex "PACKSSDWrm")>;
2063def: InstRW<[BWWriteResGroup61], (instregex "PACKSSWBrm")>;
2064def: InstRW<[BWWriteResGroup61], (instregex "PACKUSDWrm")>;
2065def: InstRW<[BWWriteResGroup61], (instregex "PACKUSWBrm")>;
2066def: InstRW<[BWWriteResGroup61], (instregex "PALIGNRrmi")>;
2067def: InstRW<[BWWriteResGroup61], (instregex "PBLENDWrmi")>;
2068def: InstRW<[BWWriteResGroup61], (instregex "PINSRBrm")>;
2069def: InstRW<[BWWriteResGroup61], (instregex "PINSRDrm")>;
2070def: InstRW<[BWWriteResGroup61], (instregex "PINSRQrm")>;
2071def: InstRW<[BWWriteResGroup61], (instregex "PINSRWrmi")>;
2072def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBDrm")>;
2073def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBQrm")>;
2074def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBWrm")>;
2075def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXDQrm")>;
2076def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXWDrm")>;
2077def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXWQrm")>;
2078def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBDrm")>;
2079def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBQrm")>;
2080def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBWrm")>;
2081def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXDQrm")>;
2082def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXWDrm")>;
2083def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXWQrm")>;
2084def: InstRW<[BWWriteResGroup61], (instregex "PSHUFBrm")>;
2085def: InstRW<[BWWriteResGroup61], (instregex "PSHUFDmi")>;
2086def: InstRW<[BWWriteResGroup61], (instregex "PSHUFHWmi")>;
2087def: InstRW<[BWWriteResGroup61], (instregex "PSHUFLWmi")>;
2088def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHBWrm")>;
2089def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHDQrm")>;
2090def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHQDQrm")>;
2091def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHWDrm")>;
2092def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLBWrm")>;
2093def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLDQrm")>;
2094def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLQDQrm")>;
2095def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLWDrm")>;
2096def: InstRW<[BWWriteResGroup61], (instregex "SHUFPDrmi")>;
2097def: InstRW<[BWWriteResGroup61], (instregex "SHUFPSrmi")>;
2098def: InstRW<[BWWriteResGroup61], (instregex "UNPCKHPDrm")>;
2099def: InstRW<[BWWriteResGroup61], (instregex "UNPCKHPSrm")>;
2100def: InstRW<[BWWriteResGroup61], (instregex "UNPCKLPDrm")>;
2101def: InstRW<[BWWriteResGroup61], (instregex "UNPCKLPSrm")>;
2102def: InstRW<[BWWriteResGroup61], (instregex "VANDNPDrm")>;
2103def: InstRW<[BWWriteResGroup61], (instregex "VANDNPSrm")>;
2104def: InstRW<[BWWriteResGroup61], (instregex "VANDPDrm")>;
2105def: InstRW<[BWWriteResGroup61], (instregex "VANDPSrm")>;
2106def: InstRW<[BWWriteResGroup61], (instregex "VINSERTPSrm")>;
2107def: InstRW<[BWWriteResGroup61], (instregex "VMOVHPDrm")>;
2108def: InstRW<[BWWriteResGroup61], (instregex "VMOVHPSrm")>;
2109def: InstRW<[BWWriteResGroup61], (instregex "VMOVLPDrm")>;
2110def: InstRW<[BWWriteResGroup61], (instregex "VMOVLPSrm")>;
2111def: InstRW<[BWWriteResGroup61], (instregex "VORPDrm")>;
2112def: InstRW<[BWWriteResGroup61], (instregex "VORPSrm")>;
2113def: InstRW<[BWWriteResGroup61], (instregex "VPACKSSDWrm")>;
2114def: InstRW<[BWWriteResGroup61], (instregex "VPACKSSWBrm")>;
2115def: InstRW<[BWWriteResGroup61], (instregex "VPACKUSDWrm")>;
2116def: InstRW<[BWWriteResGroup61], (instregex "VPACKUSWBrm")>;
2117def: InstRW<[BWWriteResGroup61], (instregex "VPALIGNRrmi")>;
2118def: InstRW<[BWWriteResGroup61], (instregex "VPBLENDWrmi")>;
2119def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPDmi")>;
2120def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPDrm")>;
2121def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPSmi")>;
2122def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPSrm")>;
2123def: InstRW<[BWWriteResGroup61], (instregex "VPINSRBrm")>;
2124def: InstRW<[BWWriteResGroup61], (instregex "VPINSRDrm")>;
2125def: InstRW<[BWWriteResGroup61], (instregex "VPINSRQrm")>;
2126def: InstRW<[BWWriteResGroup61], (instregex "VPINSRWrmi")>;
2127def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBDrm")>;
2128def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBQrm")>;
2129def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBWrm")>;
2130def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXDQrm")>;
2131def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXWDrm")>;
2132def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXWQrm")>;
2133def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBDrm")>;
2134def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBQrm")>;
2135def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBWrm")>;
2136def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXDQrm")>;
2137def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXWDrm")>;
2138def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXWQrm")>;
2139def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFBrm")>;
2140def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFDmi")>;
2141def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFHWmi")>;
2142def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFLWmi")>;
2143def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHBWrm")>;
2144def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHDQrm")>;
2145def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHQDQrm")>;
2146def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHWDrm")>;
2147def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLBWrm")>;
2148def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLDQrm")>;
2149def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLQDQrm")>;
2150def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLWDrm")>;
2151def: InstRW<[BWWriteResGroup61], (instregex "VSHUFPDrmi")>;
2152def: InstRW<[BWWriteResGroup61], (instregex "VSHUFPSrmi")>;
2153def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKHPDrm")>;
2154def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKHPSrm")>;
2155def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKLPDrm")>;
2156def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKLPSrm")>;
2157def: InstRW<[BWWriteResGroup61], (instregex "VXORPDrm")>;
2158def: InstRW<[BWWriteResGroup61], (instregex "VXORPSrm")>;
2159def: InstRW<[BWWriteResGroup61], (instregex "XORPDrm")>;
2160def: InstRW<[BWWriteResGroup61], (instregex "XORPSrm")>;
2161
2162def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
2163 let Latency = 6;
2164 let NumMicroOps = 2;
2165 let ResourceCycles = [1,1];
2166}
2167def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64")>;
2168def: InstRW<[BWWriteResGroup62], (instregex "JMP(16|32|64)m")>;
2169
2170def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
2171 let Latency = 6;
2172 let NumMicroOps = 2;
2173 let ResourceCycles = [1,1];
2174}
2175def: InstRW<[BWWriteResGroup63], (instregex "ADC(16|32|64)rm")>;
2176def: InstRW<[BWWriteResGroup63], (instregex "ADC8rm")>;
2177def: InstRW<[BWWriteResGroup63], (instregex "ADCX32rm")>;
2178def: InstRW<[BWWriteResGroup63], (instregex "ADCX64rm")>;
2179def: InstRW<[BWWriteResGroup63], (instregex "ADOX32rm")>;
2180def: InstRW<[BWWriteResGroup63], (instregex "ADOX64rm")>;
2181def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
2182def: InstRW<[BWWriteResGroup63], (instregex "CMOVAE(16|32|64)rm")>;
2183def: InstRW<[BWWriteResGroup63], (instregex "CMOVB(16|32|64)rm")>;
2184def: InstRW<[BWWriteResGroup63], (instregex "CMOVE(16|32|64)rm")>;
2185def: InstRW<[BWWriteResGroup63], (instregex "CMOVG(16|32|64)rm")>;
2186def: InstRW<[BWWriteResGroup63], (instregex "CMOVGE(16|32|64)rm")>;
2187def: InstRW<[BWWriteResGroup63], (instregex "CMOVL(16|32|64)rm")>;
2188def: InstRW<[BWWriteResGroup63], (instregex "CMOVLE(16|32|64)rm")>;
2189def: InstRW<[BWWriteResGroup63], (instregex "CMOVNE(16|32|64)rm")>;
2190def: InstRW<[BWWriteResGroup63], (instregex "CMOVNO(16|32|64)rm")>;
2191def: InstRW<[BWWriteResGroup63], (instregex "CMOVNP(16|32|64)rm")>;
2192def: InstRW<[BWWriteResGroup63], (instregex "CMOVNS(16|32|64)rm")>;
2193def: InstRW<[BWWriteResGroup63], (instregex "CMOVO(16|32|64)rm")>;
2194def: InstRW<[BWWriteResGroup63], (instregex "CMOVP(16|32|64)rm")>;
2195def: InstRW<[BWWriteResGroup63], (instregex "CMOVS(16|32|64)rm")>;
2196def: InstRW<[BWWriteResGroup63], (instregex "RORX32mi")>;
2197def: InstRW<[BWWriteResGroup63], (instregex "RORX64mi")>;
2198def: InstRW<[BWWriteResGroup63], (instregex "SARX32rm")>;
2199def: InstRW<[BWWriteResGroup63], (instregex "SARX64rm")>;
2200def: InstRW<[BWWriteResGroup63], (instregex "SBB(16|32|64)rm")>;
2201def: InstRW<[BWWriteResGroup63], (instregex "SBB8rm")>;
2202def: InstRW<[BWWriteResGroup63], (instregex "SHLX32rm")>;
2203def: InstRW<[BWWriteResGroup63], (instregex "SHLX64rm")>;
2204def: InstRW<[BWWriteResGroup63], (instregex "SHRX32rm")>;
2205def: InstRW<[BWWriteResGroup63], (instregex "SHRX64rm")>;
2206
2207def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
2208 let Latency = 6;
2209 let NumMicroOps = 2;
2210 let ResourceCycles = [1,1];
2211}
2212def: InstRW<[BWWriteResGroup64], (instregex "ANDN32rm")>;
2213def: InstRW<[BWWriteResGroup64], (instregex "ANDN64rm")>;
2214def: InstRW<[BWWriteResGroup64], (instregex "BLSI32rm")>;
2215def: InstRW<[BWWriteResGroup64], (instregex "BLSI64rm")>;
2216def: InstRW<[BWWriteResGroup64], (instregex "BLSMSK32rm")>;
2217def: InstRW<[BWWriteResGroup64], (instregex "BLSMSK64rm")>;
2218def: InstRW<[BWWriteResGroup64], (instregex "BLSR32rm")>;
2219def: InstRW<[BWWriteResGroup64], (instregex "BLSR64rm")>;
2220def: InstRW<[BWWriteResGroup64], (instregex "BZHI32rm")>;
2221def: InstRW<[BWWriteResGroup64], (instregex "BZHI64rm")>;
2222def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSBrm64")>;
2223def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSDrm64")>;
2224def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSWrm64")>;
2225def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDBirm")>;
2226def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDDirm")>;
2227def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDQirm")>;
2228def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDSBirm")>;
2229def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDSWirm")>;
2230def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDUSBirm")>;
2231def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDUSWirm")>;
2232def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDWirm")>;
2233def: InstRW<[BWWriteResGroup64], (instregex "MMX_PAVGBirm")>;
2234def: InstRW<[BWWriteResGroup64], (instregex "MMX_PAVGWirm")>;
2235def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQBirm")>;
2236def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQDirm")>;
2237def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQWirm")>;
2238def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTBirm")>;
2239def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTDirm")>;
2240def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTWirm")>;
2241def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMAXSWirm")>;
2242def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMAXUBirm")>;
2243def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMINSWirm")>;
2244def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMINUBirm")>;
2245def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNBrm64")>;
2246def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNDrm64")>;
2247def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNWrm64")>;
2248def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBBirm")>;
2249def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBDirm")>;
2250def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBQirm")>;
2251def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBSBirm")>;
2252def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBSWirm")>;
2253def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBUSBirm")>;
2254def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBUSWirm")>;
2255def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBWirm")>;
2256def: InstRW<[BWWriteResGroup64], (instregex "MOVBE(16|32|64)rm")>;
2257def: InstRW<[BWWriteResGroup64], (instregex "PABSBrm")>;
2258def: InstRW<[BWWriteResGroup64], (instregex "PABSDrm")>;
2259def: InstRW<[BWWriteResGroup64], (instregex "PABSWrm")>;
2260def: InstRW<[BWWriteResGroup64], (instregex "PADDBrm")>;
2261def: InstRW<[BWWriteResGroup64], (instregex "PADDDrm")>;
2262def: InstRW<[BWWriteResGroup64], (instregex "PADDQrm")>;
2263def: InstRW<[BWWriteResGroup64], (instregex "PADDSBrm")>;
2264def: InstRW<[BWWriteResGroup64], (instregex "PADDSWrm")>;
2265def: InstRW<[BWWriteResGroup64], (instregex "PADDUSBrm")>;
2266def: InstRW<[BWWriteResGroup64], (instregex "PADDUSWrm")>;
2267def: InstRW<[BWWriteResGroup64], (instregex "PADDWrm")>;
2268def: InstRW<[BWWriteResGroup64], (instregex "PAVGBrm")>;
2269def: InstRW<[BWWriteResGroup64], (instregex "PAVGWrm")>;
2270def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQBrm")>;
2271def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQDrm")>;
2272def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQQrm")>;
2273def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQWrm")>;
2274def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTBrm")>;
2275def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTDrm")>;
2276def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTWrm")>;
2277def: InstRW<[BWWriteResGroup64], (instregex "PMAXSBrm")>;
2278def: InstRW<[BWWriteResGroup64], (instregex "PMAXSDrm")>;
2279def: InstRW<[BWWriteResGroup64], (instregex "PMAXSWrm")>;
2280def: InstRW<[BWWriteResGroup64], (instregex "PMAXUBrm")>;
2281def: InstRW<[BWWriteResGroup64], (instregex "PMAXUDrm")>;
2282def: InstRW<[BWWriteResGroup64], (instregex "PMAXUWrm")>;
2283def: InstRW<[BWWriteResGroup64], (instregex "PMINSBrm")>;
2284def: InstRW<[BWWriteResGroup64], (instregex "PMINSDrm")>;
2285def: InstRW<[BWWriteResGroup64], (instregex "PMINSWrm")>;
2286def: InstRW<[BWWriteResGroup64], (instregex "PMINUBrm")>;
2287def: InstRW<[BWWriteResGroup64], (instregex "PMINUDrm")>;
2288def: InstRW<[BWWriteResGroup64], (instregex "PMINUWrm")>;
2289def: InstRW<[BWWriteResGroup64], (instregex "PSIGNBrm128")>;
2290def: InstRW<[BWWriteResGroup64], (instregex "PSIGNDrm128")>;
2291def: InstRW<[BWWriteResGroup64], (instregex "PSIGNWrm128")>;
2292def: InstRW<[BWWriteResGroup64], (instregex "PSUBBrm")>;
2293def: InstRW<[BWWriteResGroup64], (instregex "PSUBDrm")>;
2294def: InstRW<[BWWriteResGroup64], (instregex "PSUBQrm")>;
2295def: InstRW<[BWWriteResGroup64], (instregex "PSUBSBrm")>;
2296def: InstRW<[BWWriteResGroup64], (instregex "PSUBSWrm")>;
2297def: InstRW<[BWWriteResGroup64], (instregex "PSUBUSBrm")>;
2298def: InstRW<[BWWriteResGroup64], (instregex "PSUBUSWrm")>;
2299def: InstRW<[BWWriteResGroup64], (instregex "PSUBWrm")>;
2300def: InstRW<[BWWriteResGroup64], (instregex "VPABSBrm")>;
2301def: InstRW<[BWWriteResGroup64], (instregex "VPABSDrm")>;
2302def: InstRW<[BWWriteResGroup64], (instregex "VPABSWrm")>;
2303def: InstRW<[BWWriteResGroup64], (instregex "VPADDBrm")>;
2304def: InstRW<[BWWriteResGroup64], (instregex "VPADDDrm")>;
2305def: InstRW<[BWWriteResGroup64], (instregex "VPADDQrm")>;
2306def: InstRW<[BWWriteResGroup64], (instregex "VPADDSBrm")>;
2307def: InstRW<[BWWriteResGroup64], (instregex "VPADDSWrm")>;
2308def: InstRW<[BWWriteResGroup64], (instregex "VPADDUSBrm")>;
2309def: InstRW<[BWWriteResGroup64], (instregex "VPADDUSWrm")>;
2310def: InstRW<[BWWriteResGroup64], (instregex "VPADDWrm")>;
2311def: InstRW<[BWWriteResGroup64], (instregex "VPAVGBrm")>;
2312def: InstRW<[BWWriteResGroup64], (instregex "VPAVGWrm")>;
2313def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQBrm")>;
2314def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQDrm")>;
2315def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQQrm")>;
2316def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQWrm")>;
2317def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTBrm")>;
2318def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTDrm")>;
2319def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTWrm")>;
2320def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSBrm")>;
2321def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSDrm")>;
2322def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSWrm")>;
2323def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUBrm")>;
2324def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUDrm")>;
2325def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUWrm")>;
2326def: InstRW<[BWWriteResGroup64], (instregex "VPMINSBrm")>;
2327def: InstRW<[BWWriteResGroup64], (instregex "VPMINSDrm")>;
2328def: InstRW<[BWWriteResGroup64], (instregex "VPMINSWrm")>;
2329def: InstRW<[BWWriteResGroup64], (instregex "VPMINUBrm")>;
2330def: InstRW<[BWWriteResGroup64], (instregex "VPMINUDrm")>;
2331def: InstRW<[BWWriteResGroup64], (instregex "VPMINUWrm")>;
2332def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNBrm128")>;
2333def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNDrm128")>;
2334def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNWrm128")>;
2335def: InstRW<[BWWriteResGroup64], (instregex "VPSUBBrm")>;
2336def: InstRW<[BWWriteResGroup64], (instregex "VPSUBDrm")>;
2337def: InstRW<[BWWriteResGroup64], (instregex "VPSUBQrm")>;
2338def: InstRW<[BWWriteResGroup64], (instregex "VPSUBSBrm")>;
2339def: InstRW<[BWWriteResGroup64], (instregex "VPSUBSWrm")>;
2340def: InstRW<[BWWriteResGroup64], (instregex "VPSUBUSBrm")>;
2341def: InstRW<[BWWriteResGroup64], (instregex "VPSUBUSWrm")>;
2342def: InstRW<[BWWriteResGroup64], (instregex "VPSUBWrm")>;
2343
2344def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
2345 let Latency = 6;
2346 let NumMicroOps = 2;
2347 let ResourceCycles = [1,1];
2348}
2349def: InstRW<[BWWriteResGroup65], (instregex "BLENDPDrmi")>;
2350def: InstRW<[BWWriteResGroup65], (instregex "BLENDPSrmi")>;
2351def: InstRW<[BWWriteResGroup65], (instregex "MMX_PANDNirm")>;
2352def: InstRW<[BWWriteResGroup65], (instregex "MMX_PANDirm")>;
2353def: InstRW<[BWWriteResGroup65], (instregex "MMX_PORirm")>;
2354def: InstRW<[BWWriteResGroup65], (instregex "MMX_PXORirm")>;
2355def: InstRW<[BWWriteResGroup65], (instregex "PANDNrm")>;
2356def: InstRW<[BWWriteResGroup65], (instregex "PANDrm")>;
2357def: InstRW<[BWWriteResGroup65], (instregex "PORrm")>;
2358def: InstRW<[BWWriteResGroup65], (instregex "PXORrm")>;
2359def: InstRW<[BWWriteResGroup65], (instregex "VBLENDPDrmi")>;
2360def: InstRW<[BWWriteResGroup65], (instregex "VBLENDPSrmi")>;
2361def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm")>;
2362def: InstRW<[BWWriteResGroup65], (instregex "VINSERTI128rm")>;
2363def: InstRW<[BWWriteResGroup65], (instregex "VPANDNrm")>;
2364def: InstRW<[BWWriteResGroup65], (instregex "VPANDrm")>;
2365def: InstRW<[BWWriteResGroup65], (instregex "VPBLENDDrmi")>;
2366def: InstRW<[BWWriteResGroup65], (instregex "VPORrm")>;
2367def: InstRW<[BWWriteResGroup65], (instregex "VPXORrm")>;
2368
2369def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
2370 let Latency = 6;
2371 let NumMicroOps = 2;
2372 let ResourceCycles = [1,1];
2373}
2374def: InstRW<[BWWriteResGroup66], (instregex "ADD(16|32|64)rm")>;
2375def: InstRW<[BWWriteResGroup66], (instregex "ADD8rm")>;
2376def: InstRW<[BWWriteResGroup66], (instregex "AND(16|32|64)rm")>;
2377def: InstRW<[BWWriteResGroup66], (instregex "AND8rm")>;
2378def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)mi8")>;
2379def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)mr")>;
2380def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)rm")>;
2381def: InstRW<[BWWriteResGroup66], (instregex "CMP8mi")>;
2382def: InstRW<[BWWriteResGroup66], (instregex "CMP8mr")>;
2383def: InstRW<[BWWriteResGroup66], (instregex "CMP8rm")>;
2384def: InstRW<[BWWriteResGroup66], (instregex "OR(16|32|64)rm")>;
2385def: InstRW<[BWWriteResGroup66], (instregex "OR8rm")>;
2386def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)r")>;
2387def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
2388def: InstRW<[BWWriteResGroup66], (instregex "SUB(16|32|64)rm")>;
2389def: InstRW<[BWWriteResGroup66], (instregex "SUB8rm")>;
2390def: InstRW<[BWWriteResGroup66], (instregex "TEST(16|32|64)mr")>;
2391def: InstRW<[BWWriteResGroup66], (instregex "TEST8mi")>;
2392def: InstRW<[BWWriteResGroup66], (instregex "TEST8mr")>;
2393def: InstRW<[BWWriteResGroup66], (instregex "XOR(16|32|64)rm")>;
2394def: InstRW<[BWWriteResGroup66], (instregex "XOR8rm")>;
2395
2396def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
2397 let Latency = 6;
2398 let NumMicroOps = 4;
2399 let ResourceCycles = [1,1,2];
2400}
2401def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL")>;
2402def: InstRW<[BWWriteResGroup67], (instregex "SHRD(16|32|64)rrCL")>;
2403
2404def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
2405 let Latency = 6;
2406 let NumMicroOps = 4;
2407 let ResourceCycles = [1,1,1,1];
2408}
2409def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
2410
2411def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
2412 let Latency = 6;
2413 let NumMicroOps = 4;
2414 let ResourceCycles = [1,1,1,1];
2415}
2416def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8")>;
2417def: InstRW<[BWWriteResGroup69], (instregex "BTR(16|32|64)mi8")>;
2418def: InstRW<[BWWriteResGroup69], (instregex "BTS(16|32|64)mi8")>;
2419def: InstRW<[BWWriteResGroup69], (instregex "SAR(16|32|64)m1")>;
2420def: InstRW<[BWWriteResGroup69], (instregex "SAR(16|32|64)mi")>;
2421def: InstRW<[BWWriteResGroup69], (instregex "SAR8m1")>;
2422def: InstRW<[BWWriteResGroup69], (instregex "SAR8mi")>;
2423def: InstRW<[BWWriteResGroup69], (instregex "SHL(16|32|64)m1")>;
2424def: InstRW<[BWWriteResGroup69], (instregex "SHL(16|32|64)mi")>;
2425def: InstRW<[BWWriteResGroup69], (instregex "SHL8m1")>;
2426def: InstRW<[BWWriteResGroup69], (instregex "SHL8mi")>;
2427def: InstRW<[BWWriteResGroup69], (instregex "SHR(16|32|64)m1")>;
2428def: InstRW<[BWWriteResGroup69], (instregex "SHR(16|32|64)mi")>;
2429def: InstRW<[BWWriteResGroup69], (instregex "SHR8m1")>;
2430def: InstRW<[BWWriteResGroup69], (instregex "SHR8mi")>;
2431
2432def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2433 let Latency = 6;
2434 let NumMicroOps = 4;
2435 let ResourceCycles = [1,1,1,1];
2436}
2437def: InstRW<[BWWriteResGroup70], (instregex "ADD(16|32|64)mi8")>;
2438def: InstRW<[BWWriteResGroup70], (instregex "ADD(16|32|64)mr")>;
2439def: InstRW<[BWWriteResGroup70], (instregex "ADD8mi")>;
2440def: InstRW<[BWWriteResGroup70], (instregex "ADD8mr")>;
2441def: InstRW<[BWWriteResGroup70], (instregex "AND(16|32|64)mi8")>;
2442def: InstRW<[BWWriteResGroup70], (instregex "AND(16|32|64)mr")>;
2443def: InstRW<[BWWriteResGroup70], (instregex "AND8mi")>;
2444def: InstRW<[BWWriteResGroup70], (instregex "AND8mr")>;
2445def: InstRW<[BWWriteResGroup70], (instregex "DEC(16|32|64)m")>;
2446def: InstRW<[BWWriteResGroup70], (instregex "DEC8m")>;
2447def: InstRW<[BWWriteResGroup70], (instregex "INC(16|32|64)m")>;
2448def: InstRW<[BWWriteResGroup70], (instregex "INC8m")>;
2449def: InstRW<[BWWriteResGroup70], (instregex "NEG(16|32|64)m")>;
2450def: InstRW<[BWWriteResGroup70], (instregex "NEG8m")>;
2451def: InstRW<[BWWriteResGroup70], (instregex "NOT(16|32|64)m")>;
2452def: InstRW<[BWWriteResGroup70], (instregex "NOT8m")>;
2453def: InstRW<[BWWriteResGroup70], (instregex "OR(16|32|64)mi8")>;
2454def: InstRW<[BWWriteResGroup70], (instregex "OR(16|32|64)mr")>;
2455def: InstRW<[BWWriteResGroup70], (instregex "OR8mi")>;
2456def: InstRW<[BWWriteResGroup70], (instregex "OR8mr")>;
2457def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm")>;
2458def: InstRW<[BWWriteResGroup70], (instregex "PUSH(16|32|64)rmm")>;
2459def: InstRW<[BWWriteResGroup70], (instregex "SUB(16|32|64)mi8")>;
2460def: InstRW<[BWWriteResGroup70], (instregex "SUB(16|32|64)mr")>;
2461def: InstRW<[BWWriteResGroup70], (instregex "SUB8mi")>;
2462def: InstRW<[BWWriteResGroup70], (instregex "SUB8mr")>;
2463def: InstRW<[BWWriteResGroup70], (instregex "XOR(16|32|64)mi8")>;
2464def: InstRW<[BWWriteResGroup70], (instregex "XOR(16|32|64)mr")>;
2465def: InstRW<[BWWriteResGroup70], (instregex "XOR8mi")>;
2466def: InstRW<[BWWriteResGroup70], (instregex "XOR8mr")>;
2467
2468def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
2469 let Latency = 6;
2470 let NumMicroOps = 6;
2471 let ResourceCycles = [1,5];
2472}
2473def: InstRW<[BWWriteResGroup71], (instregex "STD")>;
2474
2475def BWWriteResGroup72 : SchedWriteRes<[BWPort5]> {
2476 let Latency = 7;
2477 let NumMicroOps = 1;
2478 let ResourceCycles = [1];
2479}
2480def: InstRW<[BWWriteResGroup72], (instregex "AESDECLASTrr")>;
2481def: InstRW<[BWWriteResGroup72], (instregex "AESDECrr")>;
2482def: InstRW<[BWWriteResGroup72], (instregex "AESENCLASTrr")>;
2483def: InstRW<[BWWriteResGroup72], (instregex "AESENCrr")>;
2484def: InstRW<[BWWriteResGroup72], (instregex "VAESDECLASTrr")>;
2485def: InstRW<[BWWriteResGroup72], (instregex "VAESDECrr")>;
2486def: InstRW<[BWWriteResGroup72], (instregex "VAESENCLASTrr")>;
2487def: InstRW<[BWWriteResGroup72], (instregex "VAESENCrr")>;
2488
2489def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
2490 let Latency = 7;
2491 let NumMicroOps = 2;
2492 let ResourceCycles = [1,1];
2493}
2494def: InstRW<[BWWriteResGroup73], (instregex "VPSLLDYrm")>;
2495def: InstRW<[BWWriteResGroup73], (instregex "VPSLLQYrm")>;
2496def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm")>;
2497def: InstRW<[BWWriteResGroup73], (instregex "VPSLLWYrm")>;
2498def: InstRW<[BWWriteResGroup73], (instregex "VPSRADYrm")>;
2499def: InstRW<[BWWriteResGroup73], (instregex "VPSRAWYrm")>;
2500def: InstRW<[BWWriteResGroup73], (instregex "VPSRLDYrm")>;
2501def: InstRW<[BWWriteResGroup73], (instregex "VPSRLQYrm")>;
2502def: InstRW<[BWWriteResGroup73], (instregex "VPSRLVQYrm")>;
2503def: InstRW<[BWWriteResGroup73], (instregex "VPSRLWYrm")>;
2504def: InstRW<[BWWriteResGroup73], (instregex "VTESTPDYrm")>;
2505def: InstRW<[BWWriteResGroup73], (instregex "VTESTPSYrm")>;
2506
2507def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
2508 let Latency = 7;
2509 let NumMicroOps = 2;
2510 let ResourceCycles = [1,1];
2511}
2512def: InstRW<[BWWriteResGroup74], (instregex "FCOM32m")>;
2513def: InstRW<[BWWriteResGroup74], (instregex "FCOM64m")>;
2514def: InstRW<[BWWriteResGroup74], (instregex "FCOMP32m")>;
2515def: InstRW<[BWWriteResGroup74], (instregex "FCOMP64m")>;
2516
2517def BWWriteResGroup75 : SchedWriteRes<[BWPort5,BWPort23]> {
2518 let Latency = 7;
2519 let NumMicroOps = 2;
2520 let ResourceCycles = [1,1];
2521}
2522def: InstRW<[BWWriteResGroup75], (instregex "VANDNPDYrm")>;
2523def: InstRW<[BWWriteResGroup75], (instregex "VANDNPSYrm")>;
2524def: InstRW<[BWWriteResGroup75], (instregex "VANDPDYrm")>;
2525def: InstRW<[BWWriteResGroup75], (instregex "VANDPSYrm")>;
2526def: InstRW<[BWWriteResGroup75], (instregex "VORPDYrm")>;
2527def: InstRW<[BWWriteResGroup75], (instregex "VORPSYrm")>;
2528def: InstRW<[BWWriteResGroup75], (instregex "VPACKSSDWYrm")>;
2529def: InstRW<[BWWriteResGroup75], (instregex "VPACKSSWBYrm")>;
2530def: InstRW<[BWWriteResGroup75], (instregex "VPACKUSDWYrm")>;
2531def: InstRW<[BWWriteResGroup75], (instregex "VPACKUSWBYrm")>;
2532def: InstRW<[BWWriteResGroup75], (instregex "VPALIGNRYrmi")>;
2533def: InstRW<[BWWriteResGroup75], (instregex "VPBLENDWYrmi")>;
2534def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPDYmi")>;
2535def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPDYrm")>;
2536def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPSYmi")>;
2537def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPSYrm")>;
2538def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFBYrm")>;
2539def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFDYmi")>;
2540def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFHWYmi")>;
2541def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFLWYmi")>;
2542def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHBWYrm")>;
2543def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHDQYrm")>;
2544def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHQDQYrm")>;
2545def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHWDYrm")>;
2546def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLBWYrm")>;
2547def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLDQYrm")>;
2548def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLQDQYrm")>;
2549def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLWDYrm")>;
2550def: InstRW<[BWWriteResGroup75], (instregex "VSHUFPDYrmi")>;
2551def: InstRW<[BWWriteResGroup75], (instregex "VSHUFPSYrmi")>;
2552def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKHPDYrm")>;
2553def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKHPSYrm")>;
2554def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKLPDYrm")>;
2555def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKLPSYrm")>;
2556def: InstRW<[BWWriteResGroup75], (instregex "VXORPDYrm")>;
2557def: InstRW<[BWWriteResGroup75], (instregex "VXORPSYrm")>;
2558
2559def BWWriteResGroup76 : SchedWriteRes<[BWPort23,BWPort15]> {
2560 let Latency = 7;
2561 let NumMicroOps = 2;
2562 let ResourceCycles = [1,1];
2563}
2564def: InstRW<[BWWriteResGroup76], (instregex "VPABSBYrm")>;
2565def: InstRW<[BWWriteResGroup76], (instregex "VPABSDYrm")>;
2566def: InstRW<[BWWriteResGroup76], (instregex "VPABSWYrm")>;
2567def: InstRW<[BWWriteResGroup76], (instregex "VPADDBYrm")>;
2568def: InstRW<[BWWriteResGroup76], (instregex "VPADDDYrm")>;
2569def: InstRW<[BWWriteResGroup76], (instregex "VPADDQYrm")>;
2570def: InstRW<[BWWriteResGroup76], (instregex "VPADDSBYrm")>;
2571def: InstRW<[BWWriteResGroup76], (instregex "VPADDSWYrm")>;
2572def: InstRW<[BWWriteResGroup76], (instregex "VPADDUSBYrm")>;
2573def: InstRW<[BWWriteResGroup76], (instregex "VPADDUSWYrm")>;
2574def: InstRW<[BWWriteResGroup76], (instregex "VPADDWYrm")>;
2575def: InstRW<[BWWriteResGroup76], (instregex "VPAVGBYrm")>;
2576def: InstRW<[BWWriteResGroup76], (instregex "VPAVGWYrm")>;
2577def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQBYrm")>;
2578def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQDYrm")>;
2579def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQQYrm")>;
2580def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQWYrm")>;
2581def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTBYrm")>;
2582def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTDYrm")>;
2583def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTWYrm")>;
2584def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSBYrm")>;
2585def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSDYrm")>;
2586def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSWYrm")>;
2587def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUBYrm")>;
2588def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUDYrm")>;
2589def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUWYrm")>;
2590def: InstRW<[BWWriteResGroup76], (instregex "VPMINSBYrm")>;
2591def: InstRW<[BWWriteResGroup76], (instregex "VPMINSDYrm")>;
2592def: InstRW<[BWWriteResGroup76], (instregex "VPMINSWYrm")>;
2593def: InstRW<[BWWriteResGroup76], (instregex "VPMINUBYrm")>;
2594def: InstRW<[BWWriteResGroup76], (instregex "VPMINUDYrm")>;
2595def: InstRW<[BWWriteResGroup76], (instregex "VPMINUWYrm")>;
2596def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNBYrm256")>;
2597def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNDYrm256")>;
2598def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNWYrm256")>;
2599def: InstRW<[BWWriteResGroup76], (instregex "VPSUBBYrm")>;
2600def: InstRW<[BWWriteResGroup76], (instregex "VPSUBDYrm")>;
2601def: InstRW<[BWWriteResGroup76], (instregex "VPSUBQYrm")>;
2602def: InstRW<[BWWriteResGroup76], (instregex "VPSUBSBYrm")>;
2603def: InstRW<[BWWriteResGroup76], (instregex "VPSUBSWYrm")>;
2604def: InstRW<[BWWriteResGroup76], (instregex "VPSUBUSBYrm")>;
2605def: InstRW<[BWWriteResGroup76], (instregex "VPSUBUSWYrm")>;
2606def: InstRW<[BWWriteResGroup76], (instregex "VPSUBWYrm")>;
2607
2608def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
2609 let Latency = 7;
2610 let NumMicroOps = 2;
2611 let ResourceCycles = [1,1];
2612}
2613def: InstRW<[BWWriteResGroup77], (instregex "VBLENDPDYrmi")>;
2614def: InstRW<[BWWriteResGroup77], (instregex "VBLENDPSYrmi")>;
2615def: InstRW<[BWWriteResGroup77], (instregex "VPANDNYrm")>;
2616def: InstRW<[BWWriteResGroup77], (instregex "VPANDYrm")>;
2617def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
2618def: InstRW<[BWWriteResGroup77], (instregex "VPORYrm")>;
2619def: InstRW<[BWWriteResGroup77], (instregex "VPXORYrm")>;
2620
2621def BWWriteResGroup78 : SchedWriteRes<[BWPort0,BWPort5]> {
2622 let Latency = 7;
2623 let NumMicroOps = 3;
2624 let ResourceCycles = [1,2];
2625}
2626def: InstRW<[BWWriteResGroup78], (instregex "MPSADBWrri")>;
2627def: InstRW<[BWWriteResGroup78], (instregex "VMPSADBWYrri")>;
2628def: InstRW<[BWWriteResGroup78], (instregex "VMPSADBWrri")>;
2629
2630def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
2631 let Latency = 7;
2632 let NumMicroOps = 3;
2633 let ResourceCycles = [2,1];
2634}
2635def: InstRW<[BWWriteResGroup79], (instregex "BLENDVPDrm0")>;
2636def: InstRW<[BWWriteResGroup79], (instregex "BLENDVPSrm0")>;
2637def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm")>;
2638def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSWBirm")>;
2639def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKUSWBirm")>;
2640def: InstRW<[BWWriteResGroup79], (instregex "PBLENDVBrm0")>;
2641def: InstRW<[BWWriteResGroup79], (instregex "VBLENDVPDrm")>;
2642def: InstRW<[BWWriteResGroup79], (instregex "VBLENDVPSrm")>;
2643def: InstRW<[BWWriteResGroup79], (instregex "VMASKMOVPDrm")>;
2644def: InstRW<[BWWriteResGroup79], (instregex "VMASKMOVPSrm")>;
2645def: InstRW<[BWWriteResGroup79], (instregex "VPBLENDVBrm")>;
2646def: InstRW<[BWWriteResGroup79], (instregex "VPMASKMOVDrm")>;
2647def: InstRW<[BWWriteResGroup79], (instregex "VPMASKMOVQrm")>;
2648
2649def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
2650 let Latency = 7;
2651 let NumMicroOps = 3;
2652 let ResourceCycles = [1,2];
2653}
2654def: InstRW<[BWWriteResGroup80], (instregex "LEAVE64")>;
2655def: InstRW<[BWWriteResGroup80], (instregex "SCASB")>;
2656def: InstRW<[BWWriteResGroup80], (instregex "SCASL")>;
2657def: InstRW<[BWWriteResGroup80], (instregex "SCASQ")>;
2658def: InstRW<[BWWriteResGroup80], (instregex "SCASW")>;
2659
2660def BWWriteResGroup81 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2661 let Latency = 7;
2662 let NumMicroOps = 3;
2663 let ResourceCycles = [1,1,1];
2664}
2665def: InstRW<[BWWriteResGroup81], (instregex "PSLLDrm")>;
2666def: InstRW<[BWWriteResGroup81], (instregex "PSLLQrm")>;
2667def: InstRW<[BWWriteResGroup81], (instregex "PSLLWrm")>;
2668def: InstRW<[BWWriteResGroup81], (instregex "PSRADrm")>;
2669def: InstRW<[BWWriteResGroup81], (instregex "PSRAWrm")>;
2670def: InstRW<[BWWriteResGroup81], (instregex "PSRLDrm")>;
2671def: InstRW<[BWWriteResGroup81], (instregex "PSRLQrm")>;
2672def: InstRW<[BWWriteResGroup81], (instregex "PSRLWrm")>;
2673def: InstRW<[BWWriteResGroup81], (instregex "PTESTrm")>;
2674def: InstRW<[BWWriteResGroup81], (instregex "VPSLLDrm")>;
2675def: InstRW<[BWWriteResGroup81], (instregex "VPSLLQrm")>;
2676def: InstRW<[BWWriteResGroup81], (instregex "VPSLLWrm")>;
2677def: InstRW<[BWWriteResGroup81], (instregex "VPSRADrm")>;
2678def: InstRW<[BWWriteResGroup81], (instregex "VPSRAWrm")>;
2679def: InstRW<[BWWriteResGroup81], (instregex "VPSRLDrm")>;
2680def: InstRW<[BWWriteResGroup81], (instregex "VPSRLQrm")>;
2681def: InstRW<[BWWriteResGroup81], (instregex "VPSRLWrm")>;
2682def: InstRW<[BWWriteResGroup81], (instregex "VPTESTrm")>;
2683
2684def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
2685 let Latency = 7;
2686 let NumMicroOps = 3;
2687 let ResourceCycles = [1,1,1];
2688}
2689def: InstRW<[BWWriteResGroup82], (instregex "FLDCW16m")>;
2690
2691def BWWriteResGroup83 : SchedWriteRes<[BWPort0,BWPort23,BWPort0156]> {
2692 let Latency = 7;
2693 let NumMicroOps = 3;
2694 let ResourceCycles = [1,1,1];
2695}
2696def: InstRW<[BWWriteResGroup83], (instregex "LDMXCSR")>;
2697def: InstRW<[BWWriteResGroup83], (instregex "VLDMXCSR")>;
2698
2699def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
2700 let Latency = 7;
2701 let NumMicroOps = 3;
2702 let ResourceCycles = [1,1,1];
2703}
2704def: InstRW<[BWWriteResGroup84], (instregex "LRETQ")>;
2705def: InstRW<[BWWriteResGroup84], (instregex "RETQ")>;
2706
2707def BWWriteResGroup85 : SchedWriteRes<[BWPort23,BWPort06,BWPort15]> {
2708 let Latency = 7;
2709 let NumMicroOps = 3;
2710 let ResourceCycles = [1,1,1];
2711}
2712def: InstRW<[BWWriteResGroup85], (instregex "BEXTR32rm")>;
2713def: InstRW<[BWWriteResGroup85], (instregex "BEXTR64rm")>;
2714
2715def BWWriteResGroup86 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
2716 let Latency = 7;
2717 let NumMicroOps = 3;
2718 let ResourceCycles = [1,1,1];
2719}
2720def: InstRW<[BWWriteResGroup86], (instregex "CMOVA(16|32|64)rm")>;
2721def: InstRW<[BWWriteResGroup86], (instregex "CMOVBE(16|32|64)rm")>;
2722
2723def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
2724 let Latency = 7;
2725 let NumMicroOps = 5;
2726 let ResourceCycles = [1,1,1,2];
2727}
2728def: InstRW<[BWWriteResGroup87], (instregex "ROL(16|32|64)m1")>;
2729def: InstRW<[BWWriteResGroup87], (instregex "ROL(16|32|64)mi")>;
2730def: InstRW<[BWWriteResGroup87], (instregex "ROL8m1")>;
2731def: InstRW<[BWWriteResGroup87], (instregex "ROL8mi")>;
2732def: InstRW<[BWWriteResGroup87], (instregex "ROR(16|32|64)m1")>;
2733def: InstRW<[BWWriteResGroup87], (instregex "ROR(16|32|64)mi")>;
2734def: InstRW<[BWWriteResGroup87], (instregex "ROR8m1")>;
2735def: InstRW<[BWWriteResGroup87], (instregex "ROR8mi")>;
2736
2737def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2738 let Latency = 7;
2739 let NumMicroOps = 5;
2740 let ResourceCycles = [1,1,1,2];
2741}
2742def: InstRW<[BWWriteResGroup88], (instregex "XADD(16|32|64)rm")>;
2743def: InstRW<[BWWriteResGroup88], (instregex "XADD8rm")>;
2744
2745def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
2746 let Latency = 7;
2747 let NumMicroOps = 5;
2748 let ResourceCycles = [1,1,1,1,1];
2749}
2750def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m")>;
2751def: InstRW<[BWWriteResGroup89], (instregex "FARCALL64")>;
2752
2753def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
2754 let Latency = 7;
2755 let NumMicroOps = 7;
2756 let ResourceCycles = [2,2,1,2];
2757}
2758def: InstRW<[BWWriteResGroup90], (instregex "LOOP")>;
2759
2760def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
2761 let Latency = 8;
2762 let NumMicroOps = 2;
2763 let ResourceCycles = [1,1];
2764}
2765def: InstRW<[BWWriteResGroup91], (instregex "ADDPDrm")>;
2766def: InstRW<[BWWriteResGroup91], (instregex "ADDPSrm")>;
2767def: InstRW<[BWWriteResGroup91], (instregex "ADDSDrm")>;
2768def: InstRW<[BWWriteResGroup91], (instregex "ADDSSrm")>;
2769def: InstRW<[BWWriteResGroup91], (instregex "ADDSUBPDrm")>;
2770def: InstRW<[BWWriteResGroup91], (instregex "ADDSUBPSrm")>;
2771def: InstRW<[BWWriteResGroup91], (instregex "BSF(16|32|64)rm")>;
2772def: InstRW<[BWWriteResGroup91], (instregex "BSR(16|32|64)rm")>;
2773def: InstRW<[BWWriteResGroup91], (instregex "CMPPDrmi")>;
2774def: InstRW<[BWWriteResGroup91], (instregex "CMPPSrmi")>;
2775def: InstRW<[BWWriteResGroup91], (instregex "CMPSSrm")>;
2776def: InstRW<[BWWriteResGroup91], (instregex "COMISDrm")>;
2777def: InstRW<[BWWriteResGroup91], (instregex "COMISSrm")>;
2778def: InstRW<[BWWriteResGroup91], (instregex "CVTDQ2PSrm")>;
2779def: InstRW<[BWWriteResGroup91], (instregex "CVTPS2DQrm")>;
2780def: InstRW<[BWWriteResGroup91], (instregex "CVTTPS2DQrm")>;
2781def: InstRW<[BWWriteResGroup91], (instregex "IMUL64m")>;
2782def: InstRW<[BWWriteResGroup91], (instregex "IMUL(32|64)rm(i8?)")>;
2783def: InstRW<[BWWriteResGroup91], (instregex "IMUL8m")>;
2784def: InstRW<[BWWriteResGroup91], (instregex "LZCNT(16|32|64)rm")>;
2785def: InstRW<[BWWriteResGroup91], (instregex "MAXPDrm")>;
2786def: InstRW<[BWWriteResGroup91], (instregex "MAXPSrm")>;
2787def: InstRW<[BWWriteResGroup91], (instregex "MAXSDrm")>;
2788def: InstRW<[BWWriteResGroup91], (instregex "MAXSSrm")>;
2789def: InstRW<[BWWriteResGroup91], (instregex "MINPDrm")>;
2790def: InstRW<[BWWriteResGroup91], (instregex "MINPSrm")>;
2791def: InstRW<[BWWriteResGroup91], (instregex "MINSDrm")>;
2792def: InstRW<[BWWriteResGroup91], (instregex "MINSSrm")>;
2793def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm")>;
2794def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPS2PIirm")>;
2795def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTTPS2PIirm")>;
2796def: InstRW<[BWWriteResGroup91], (instregex "MUL64m")>;
2797def: InstRW<[BWWriteResGroup91], (instregex "MUL8m")>;
2798def: InstRW<[BWWriteResGroup91], (instregex "PDEP32rm")>;
2799def: InstRW<[BWWriteResGroup91], (instregex "PDEP64rm")>;
2800def: InstRW<[BWWriteResGroup91], (instregex "PEXT32rm")>;
2801def: InstRW<[BWWriteResGroup91], (instregex "PEXT64rm")>;
2802def: InstRW<[BWWriteResGroup91], (instregex "POPCNT(16|32|64)rm")>;
2803def: InstRW<[BWWriteResGroup91], (instregex "SUBPDrm")>;
2804def: InstRW<[BWWriteResGroup91], (instregex "SUBPSrm")>;
2805def: InstRW<[BWWriteResGroup91], (instregex "SUBSDrm")>;
2806def: InstRW<[BWWriteResGroup91], (instregex "SUBSSrm")>;
2807def: InstRW<[BWWriteResGroup91], (instregex "TZCNT(16|32|64)rm")>;
2808def: InstRW<[BWWriteResGroup91], (instregex "UCOMISDrm")>;
2809def: InstRW<[BWWriteResGroup91], (instregex "UCOMISSrm")>;
2810def: InstRW<[BWWriteResGroup91], (instregex "VADDPDrm")>;
2811def: InstRW<[BWWriteResGroup91], (instregex "VADDPSrm")>;
2812def: InstRW<[BWWriteResGroup91], (instregex "VADDSDrm")>;
2813def: InstRW<[BWWriteResGroup91], (instregex "VADDSSrm")>;
2814def: InstRW<[BWWriteResGroup91], (instregex "VADDSUBPDrm")>;
2815def: InstRW<[BWWriteResGroup91], (instregex "VADDSUBPSrm")>;
2816def: InstRW<[BWWriteResGroup91], (instregex "VCMPPDrmi")>;
2817def: InstRW<[BWWriteResGroup91], (instregex "VCMPPSrmi")>;
2818def: InstRW<[BWWriteResGroup91], (instregex "VCMPSDrm")>;
2819def: InstRW<[BWWriteResGroup91], (instregex "VCMPSSrm")>;
2820def: InstRW<[BWWriteResGroup91], (instregex "VCOMISDrm")>;
2821def: InstRW<[BWWriteResGroup91], (instregex "VCOMISSrm")>;
2822def: InstRW<[BWWriteResGroup91], (instregex "VCVTDQ2PSrm")>;
2823def: InstRW<[BWWriteResGroup91], (instregex "VCVTPS2DQrm")>;
2824def: InstRW<[BWWriteResGroup91], (instregex "VCVTTPS2DQrm")>;
2825def: InstRW<[BWWriteResGroup91], (instregex "VMAXPDrm")>;
2826def: InstRW<[BWWriteResGroup91], (instregex "VMAXPSrm")>;
2827def: InstRW<[BWWriteResGroup91], (instregex "VMAXSDrm")>;
2828def: InstRW<[BWWriteResGroup91], (instregex "VMAXSSrm")>;
2829def: InstRW<[BWWriteResGroup91], (instregex "VMINPDrm")>;
2830def: InstRW<[BWWriteResGroup91], (instregex "VMINPSrm")>;
2831def: InstRW<[BWWriteResGroup91], (instregex "VMINSDrm")>;
2832def: InstRW<[BWWriteResGroup91], (instregex "VMINSSrm")>;
2833def: InstRW<[BWWriteResGroup91], (instregex "VSUBPDrm")>;
2834def: InstRW<[BWWriteResGroup91], (instregex "VSUBPSrm")>;
2835def: InstRW<[BWWriteResGroup91], (instregex "VSUBSDrm")>;
2836def: InstRW<[BWWriteResGroup91], (instregex "VSUBSSrm")>;
2837def: InstRW<[BWWriteResGroup91], (instregex "VUCOMISDrm")>;
2838def: InstRW<[BWWriteResGroup91], (instregex "VUCOMISSrm")>;
2839
2840def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2841 let Latency = 8;
2842 let NumMicroOps = 3;
2843 let ResourceCycles = [1,1,1];
2844}
2845def: InstRW<[BWWriteResGroup91_16], (instregex "IMUL16rm(i8?)")>;
2846
2847def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2848 let Latency = 8;
2849 let NumMicroOps = 5;
2850}
2851def: InstRW<[BWWriteResGroup91_16_2], (instregex "IMUL16m")>;
2852def: InstRW<[BWWriteResGroup91_16_2], (instregex "MUL16m")>;
2853
2854def BWWriteResGroup91_32 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2855 let Latency = 8;
2856 let NumMicroOps = 3;
2857 let ResourceCycles = [1,1,1];
2858}
2859def: InstRW<[BWWriteResGroup91_32], (instregex "IMUL32m")>;
2860def: InstRW<[BWWriteResGroup91_32], (instregex "MUL32m")>;
2861
2862def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
2863 let Latency = 8;
2864 let NumMicroOps = 2;
2865 let ResourceCycles = [1,1];
2866}
2867def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm")>;
2868def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBQYrm")>;
2869def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBWYrm")>;
2870def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXDQYrm")>;
2871def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXWDYrm")>;
2872def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXWQYrm")>;
2873def: InstRW<[BWWriteResGroup92], (instregex "VPMOVZXWDYrm")>;
2874
2875def BWWriteResGroup93 : SchedWriteRes<[BWPort01,BWPort23]> {
2876 let Latency = 8;
2877 let NumMicroOps = 2;
2878 let ResourceCycles = [1,1];
2879}
2880def: InstRW<[BWWriteResGroup93], (instregex "MULPDrm")>;
2881def: InstRW<[BWWriteResGroup93], (instregex "MULPSrm")>;
2882def: InstRW<[BWWriteResGroup93], (instregex "MULSDrm")>;
2883def: InstRW<[BWWriteResGroup93], (instregex "MULSSrm")>;
2884def: InstRW<[BWWriteResGroup93], (instregex "VMULPDrm")>;
2885def: InstRW<[BWWriteResGroup93], (instregex "VMULPSrm")>;
2886def: InstRW<[BWWriteResGroup93], (instregex "VMULSDrm")>;
2887def: InstRW<[BWWriteResGroup93], (instregex "VMULSSrm")>;
2888
2889def BWWriteResGroup94 : SchedWriteRes<[BWPort5,BWPort23]> {
2890 let Latency = 8;
2891 let NumMicroOps = 3;
2892 let ResourceCycles = [2,1];
2893}
2894def: InstRW<[BWWriteResGroup94], (instregex "VBLENDVPDYrm")>;
2895def: InstRW<[BWWriteResGroup94], (instregex "VBLENDVPSYrm")>;
2896def: InstRW<[BWWriteResGroup94], (instregex "VMASKMOVPDYrm")>;
2897def: InstRW<[BWWriteResGroup94], (instregex "VMASKMOVPSYrm")>;
2898def: InstRW<[BWWriteResGroup94], (instregex "VPBLENDVBYrm")>;
2899def: InstRW<[BWWriteResGroup94], (instregex "VPMASKMOVDYrm")>;
2900def: InstRW<[BWWriteResGroup94], (instregex "VPMASKMOVQYrm")>;
2901
2902def BWWriteResGroup95 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2903 let Latency = 8;
2904 let NumMicroOps = 4;
2905 let ResourceCycles = [2,1,1];
2906}
2907def: InstRW<[BWWriteResGroup95], (instregex "VPSLLVDrm")>;
2908def: InstRW<[BWWriteResGroup95], (instregex "VPSRAVDrm")>;
2909def: InstRW<[BWWriteResGroup95], (instregex "VPSRLVDrm")>;
2910
2911def BWWriteResGroup96 : SchedWriteRes<[BWPort5,BWPort23,BWPort15]> {
2912 let Latency = 8;
2913 let NumMicroOps = 4;
2914 let ResourceCycles = [2,1,1];
2915}
2916def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDSWrm64")>;
2917def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDWrm64")>;
2918def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDrm64")>;
2919def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBDrm64")>;
2920def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBSWrm64")>;
2921def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBWrm64")>;
2922def: InstRW<[BWWriteResGroup96], (instregex "PHADDDrm")>;
2923def: InstRW<[BWWriteResGroup96], (instregex "PHADDSWrm128")>;
2924def: InstRW<[BWWriteResGroup96], (instregex "PHADDWrm")>;
2925def: InstRW<[BWWriteResGroup96], (instregex "PHSUBDrm")>;
2926def: InstRW<[BWWriteResGroup96], (instregex "PHSUBSWrm128")>;
2927def: InstRW<[BWWriteResGroup96], (instregex "PHSUBWrm")>;
2928def: InstRW<[BWWriteResGroup96], (instregex "VPHADDDrm")>;
2929def: InstRW<[BWWriteResGroup96], (instregex "VPHADDSWrm128")>;
2930def: InstRW<[BWWriteResGroup96], (instregex "VPHADDWrm")>;
2931def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBDrm")>;
2932def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBSWrm128")>;
2933def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBWrm")>;
2934
2935def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
2936 let Latency = 8;
2937 let NumMicroOps = 5;
2938 let ResourceCycles = [1,1,1,2];
2939}
2940def: InstRW<[BWWriteResGroup97], (instregex "RCL(16|32|64)m1")>;
2941def: InstRW<[BWWriteResGroup97], (instregex "RCL(16|32|64)mi")>;
2942def: InstRW<[BWWriteResGroup97], (instregex "RCL8m1")>;
2943def: InstRW<[BWWriteResGroup97], (instregex "RCL8mi")>;
2944def: InstRW<[BWWriteResGroup97], (instregex "RCR(16|32|64)m1")>;
2945def: InstRW<[BWWriteResGroup97], (instregex "RCR(16|32|64)mi")>;
2946def: InstRW<[BWWriteResGroup97], (instregex "RCR8m1")>;
2947def: InstRW<[BWWriteResGroup97], (instregex "RCR8mi")>;
2948
2949def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
2950 let Latency = 8;
2951 let NumMicroOps = 5;
2952 let ResourceCycles = [1,1,2,1];
2953}
2954def: InstRW<[BWWriteResGroup98], (instregex "ROR(16|32|64)mCL")>;
2955def: InstRW<[BWWriteResGroup98], (instregex "ROR8mCL")>;
2956
2957def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2958 let Latency = 8;
2959 let NumMicroOps = 6;
2960 let ResourceCycles = [1,1,1,3];
2961}
2962def: InstRW<[BWWriteResGroup99], (instregex "ADC(16|32|64)mi8")>;
2963def: InstRW<[BWWriteResGroup99], (instregex "ADC8mi")>;
2964def: InstRW<[BWWriteResGroup99], (instregex "ADD8mi")>;
2965def: InstRW<[BWWriteResGroup99], (instregex "AND8mi")>;
2966def: InstRW<[BWWriteResGroup99], (instregex "OR8mi")>;
2967def: InstRW<[BWWriteResGroup99], (instregex "SUB8mi")>;
2968def: InstRW<[BWWriteResGroup99], (instregex "XCHG(16|32|64)rm")>;
2969def: InstRW<[BWWriteResGroup99], (instregex "XCHG8rm")>;
2970def: InstRW<[BWWriteResGroup99], (instregex "XOR8mi")>;
2971
2972def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
2973 let Latency = 8;
2974 let NumMicroOps = 6;
2975 let ResourceCycles = [1,1,1,2,1];
2976}
2977def: InstRW<[BWWriteResGroup100], (instregex "ADC(16|32|64)mr")>;
2978def: InstRW<[BWWriteResGroup100], (instregex "ADC8mr")>;
2979def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(16|32|64)rm")>;
2980def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG8rm")>;
2981def: InstRW<[BWWriteResGroup100], (instregex "ROL(16|32|64)mCL")>;
2982def: InstRW<[BWWriteResGroup100], (instregex "ROL8mCL")>;
2983def: InstRW<[BWWriteResGroup100], (instregex "SAR(16|32|64)mCL")>;
2984def: InstRW<[BWWriteResGroup100], (instregex "SAR8mCL")>;
2985def: InstRW<[BWWriteResGroup100], (instregex "SBB(16|32|64)mi8")>;
2986def: InstRW<[BWWriteResGroup100], (instregex "SBB(16|32|64)mr")>;
2987def: InstRW<[BWWriteResGroup100], (instregex "SBB8mi")>;
2988def: InstRW<[BWWriteResGroup100], (instregex "SBB8mr")>;
2989def: InstRW<[BWWriteResGroup100], (instregex "SHL(16|32|64)mCL")>;
2990def: InstRW<[BWWriteResGroup100], (instregex "SHL8mCL")>;
2991def: InstRW<[BWWriteResGroup100], (instregex "SHR(16|32|64)mCL")>;
2992def: InstRW<[BWWriteResGroup100], (instregex "SHR8mCL")>;
2993
2994def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
2995 let Latency = 9;
2996 let NumMicroOps = 2;
2997 let ResourceCycles = [1,1];
2998}
2999def: InstRW<[BWWriteResGroup101], (instregex "ADD_F32m")>;
3000def: InstRW<[BWWriteResGroup101], (instregex "ADD_F64m")>;
3001def: InstRW<[BWWriteResGroup101], (instregex "ILD_F16m")>;
3002def: InstRW<[BWWriteResGroup101], (instregex "ILD_F32m")>;
3003def: InstRW<[BWWriteResGroup101], (instregex "ILD_F64m")>;
3004def: InstRW<[BWWriteResGroup101], (instregex "SUBR_F32m")>;
3005def: InstRW<[BWWriteResGroup101], (instregex "SUBR_F64m")>;
3006def: InstRW<[BWWriteResGroup101], (instregex "SUB_F32m")>;
3007def: InstRW<[BWWriteResGroup101], (instregex "SUB_F64m")>;
3008def: InstRW<[BWWriteResGroup101], (instregex "VADDPDYrm")>;
3009def: InstRW<[BWWriteResGroup101], (instregex "VADDPSYrm")>;
3010def: InstRW<[BWWriteResGroup101], (instregex "VADDSUBPDYrm")>;
3011def: InstRW<[BWWriteResGroup101], (instregex "VADDSUBPSYrm")>;
3012def: InstRW<[BWWriteResGroup101], (instregex "VCMPPDYrmi")>;
3013def: InstRW<[BWWriteResGroup101], (instregex "VCMPPSYrmi")>;
3014def: InstRW<[BWWriteResGroup101], (instregex "VCVTDQ2PSYrm")>;
3015def: InstRW<[BWWriteResGroup101], (instregex "VCVTPS2DQYrm")>;
3016def: InstRW<[BWWriteResGroup101], (instregex "VCVTTPS2DQYrm")>;
3017def: InstRW<[BWWriteResGroup101], (instregex "VMAXPDYrm")>;
3018def: InstRW<[BWWriteResGroup101], (instregex "VMAXPSYrm")>;
3019def: InstRW<[BWWriteResGroup101], (instregex "VMINPDYrm")>;
3020def: InstRW<[BWWriteResGroup101], (instregex "VMINPSYrm")>;
3021def: InstRW<[BWWriteResGroup101], (instregex "VSUBPDYrm")>;
3022def: InstRW<[BWWriteResGroup101], (instregex "VSUBPSYrm")>;
3023
3024def BWWriteResGroup102 : SchedWriteRes<[BWPort5,BWPort23]> {
3025 let Latency = 9;
3026 let NumMicroOps = 2;
3027 let ResourceCycles = [1,1];
3028}
3029def: InstRW<[BWWriteResGroup102], (instregex "VPERM2F128rm")>;
3030def: InstRW<[BWWriteResGroup102], (instregex "VPERM2I128rm")>;
3031def: InstRW<[BWWriteResGroup102], (instregex "VPERMDYrm")>;
3032def: InstRW<[BWWriteResGroup102], (instregex "VPERMPDYmi")>;
3033def: InstRW<[BWWriteResGroup102], (instregex "VPERMPSYrm")>;
3034def: InstRW<[BWWriteResGroup102], (instregex "VPERMQYmi")>;
3035def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBDYrm")>;
3036def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBQYrm")>;
3037def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBWYrm")>;
3038def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXDQYrm")>;
3039def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXWQYrm")>;
3040
3041def BWWriteResGroup103 : SchedWriteRes<[BWPort01,BWPort23]> {
3042 let Latency = 9;
3043 let NumMicroOps = 2;
3044 let ResourceCycles = [1,1];
3045}
3046def: InstRW<[BWWriteResGroup103], (instregex "VMULPDYrm")>;
3047def: InstRW<[BWWriteResGroup103], (instregex "VMULPSYrm")>;
3048
3049def BWWriteResGroup104 : SchedWriteRes<[BWPort0,BWPort1,BWPort5]> {
3050 let Latency = 9;
3051 let NumMicroOps = 3;
3052 let ResourceCycles = [1,1,1];
3053}
3054def: InstRW<[BWWriteResGroup104], (instregex "DPPDrri")>;
3055def: InstRW<[BWWriteResGroup104], (instregex "VDPPDrri")>;
3056
3057def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3058 let Latency = 9;
3059 let NumMicroOps = 3;
3060 let ResourceCycles = [1,1,1];
3061}
3062def: InstRW<[BWWriteResGroup105], (instregex "CVTSD2SI64rm")>;
3063def: InstRW<[BWWriteResGroup105], (instregex "CVTSD2SIrm")>;
3064def: InstRW<[BWWriteResGroup105], (instregex "CVTSS2SI64rm")>;
3065def: InstRW<[BWWriteResGroup105], (instregex "CVTSS2SIrm")>;
3066def: InstRW<[BWWriteResGroup105], (instregex "CVTTSD2SI64rm")>;
3067def: InstRW<[BWWriteResGroup105], (instregex "CVTTSD2SIrm")>;
3068def: InstRW<[BWWriteResGroup105], (instregex "CVTTSS2SIrm")>;
3069def: InstRW<[BWWriteResGroup105], (instregex "VCVTSD2SI64rm")>;
3070def: InstRW<[BWWriteResGroup105], (instregex "VCVTSD2SIrm")>;
3071def: InstRW<[BWWriteResGroup105], (instregex "VCVTSS2SI64rm")>;
3072def: InstRW<[BWWriteResGroup105], (instregex "VCVTSS2SIrm")>;
3073def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSD2SI64rm")>;
3074def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSD2SIrm")>;
3075def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSS2SI64rm")>;
3076def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSS2SIrm")>;
3077
3078def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3079 let Latency = 9;
3080 let NumMicroOps = 3;
3081 let ResourceCycles = [1,1,1];
3082}
3083def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
3084
3085def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3086 let Latency = 9;
3087 let NumMicroOps = 3;
3088 let ResourceCycles = [1,1,1];
3089}
3090def: InstRW<[BWWriteResGroup107], (instregex "CVTDQ2PDrm")>;
3091def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2DQrm")>;
3092def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm")>;
3093def: InstRW<[BWWriteResGroup107], (instregex "CVTSD2SSrm")>;
3094def: InstRW<[BWWriteResGroup107], (instregex "CVTTPD2DQrm")>;
3095def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTPD2PIirm")>;
3096def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTPI2PDirm")>;
3097def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTTPD2PIirm")>;
3098def: InstRW<[BWWriteResGroup107], (instregex "MULX64rm")>;
3099def: InstRW<[BWWriteResGroup107], (instregex "VCVTDQ2PDrm")>;
3100def: InstRW<[BWWriteResGroup107], (instregex "VCVTSD2SSrm")>;
3101
3102def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
3103 let Latency = 9;
3104 let NumMicroOps = 3;
3105 let ResourceCycles = [1,1,1];
3106}
3107def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTBYrm")>;
3108def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTBrm")>;
3109def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTWYrm")>;
3110def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTWrm")>;
3111
3112def BWWriteResGroup109 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3113 let Latency = 9;
3114 let NumMicroOps = 4;
3115 let ResourceCycles = [2,1,1];
3116}
3117def: InstRW<[BWWriteResGroup109], (instregex "VPSLLVDYrm")>;
3118def: InstRW<[BWWriteResGroup109], (instregex "VPSRAVDYrm")>;
3119def: InstRW<[BWWriteResGroup109], (instregex "VPSRLVDYrm")>;
3120
3121def BWWriteResGroup110 : SchedWriteRes<[BWPort5,BWPort23,BWPort15]> {
3122 let Latency = 9;
3123 let NumMicroOps = 4;
3124 let ResourceCycles = [2,1,1];
3125}
3126def: InstRW<[BWWriteResGroup110], (instregex "VPHADDDYrm")>;
3127def: InstRW<[BWWriteResGroup110], (instregex "VPHADDSWrm256")>;
3128def: InstRW<[BWWriteResGroup110], (instregex "VPHADDWYrm")>;
3129def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBDYrm")>;
3130def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBSWrm256")>;
3131def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBWYrm")>;
3132
3133def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
3134 let Latency = 9;
3135 let NumMicroOps = 4;
3136 let ResourceCycles = [1,1,1,1];
3137}
3138def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8")>;
3139def: InstRW<[BWWriteResGroup111], (instregex "SHRD(16|32|64)mri8")>;
3140
3141def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
3142 let Latency = 9;
3143 let NumMicroOps = 5;
3144 let ResourceCycles = [1,1,3];
3145}
3146def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
3147
3148def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
3149 let Latency = 9;
3150 let NumMicroOps = 5;
3151 let ResourceCycles = [1,2,1,1];
3152}
3153def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm")>;
3154def: InstRW<[BWWriteResGroup113], (instregex "LSL(16|32|64)rm")>;
3155
3156def BWWriteResGroup114 : SchedWriteRes<[BWPort0]> {
3157 let Latency = 10;
3158 let NumMicroOps = 2;
3159 let ResourceCycles = [2];
3160}
3161def: InstRW<[BWWriteResGroup114], (instregex "PMULLDrr")>;
3162def: InstRW<[BWWriteResGroup114], (instregex "VPMULLDYrr")>;
3163def: InstRW<[BWWriteResGroup114], (instregex "VPMULLDrr")>;
3164
3165def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
3166 let Latency = 10;
3167 let NumMicroOps = 2;
3168 let ResourceCycles = [1,1];
3169}
3170def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMADDUBSWrm64")>;
3171def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMADDWDirm")>;
3172def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHRSWrm64")>;
3173def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHUWirm")>;
3174def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHWirm")>;
3175def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULLWirm")>;
3176def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULUDQirm")>;
3177def: InstRW<[BWWriteResGroup115], (instregex "MMX_PSADBWirm")>;
3178def: InstRW<[BWWriteResGroup115], (instregex "PCLMULQDQrm")>;
3179def: InstRW<[BWWriteResGroup115], (instregex "PCMPGTQrm")>;
3180def: InstRW<[BWWriteResGroup115], (instregex "PHMINPOSUWrm128")>;
3181def: InstRW<[BWWriteResGroup115], (instregex "PMADDUBSWrm")>;
3182def: InstRW<[BWWriteResGroup115], (instregex "PMADDWDrm")>;
3183def: InstRW<[BWWriteResGroup115], (instregex "PMULDQrm")>;
3184def: InstRW<[BWWriteResGroup115], (instregex "PMULHRSWrm")>;
3185def: InstRW<[BWWriteResGroup115], (instregex "PMULHUWrm")>;
3186def: InstRW<[BWWriteResGroup115], (instregex "PMULHWrm")>;
3187def: InstRW<[BWWriteResGroup115], (instregex "PMULLWrm")>;
3188def: InstRW<[BWWriteResGroup115], (instregex "PMULUDQrm")>;
3189def: InstRW<[BWWriteResGroup115], (instregex "PSADBWrm")>;
3190def: InstRW<[BWWriteResGroup115], (instregex "RCPPSm")>;
3191def: InstRW<[BWWriteResGroup115], (instregex "RCPSSm")>;
3192def: InstRW<[BWWriteResGroup115], (instregex "RSQRTPSm")>;
3193def: InstRW<[BWWriteResGroup115], (instregex "RSQRTSSm")>;
3194def: InstRW<[BWWriteResGroup115], (instregex "VPCLMULQDQrm")>;
3195def: InstRW<[BWWriteResGroup115], (instregex "VPCMPGTQrm")>;
3196def: InstRW<[BWWriteResGroup115], (instregex "VPHMINPOSUWrm128")>;
3197def: InstRW<[BWWriteResGroup115], (instregex "VPMADDUBSWrm")>;
3198def: InstRW<[BWWriteResGroup115], (instregex "VPMADDWDrm")>;
3199def: InstRW<[BWWriteResGroup115], (instregex "VPMULDQrm")>;
3200def: InstRW<[BWWriteResGroup115], (instregex "VPMULHRSWrm")>;
3201def: InstRW<[BWWriteResGroup115], (instregex "VPMULHUWrm")>;
3202def: InstRW<[BWWriteResGroup115], (instregex "VPMULHWrm")>;
3203def: InstRW<[BWWriteResGroup115], (instregex "VPMULLWrm")>;
3204def: InstRW<[BWWriteResGroup115], (instregex "VPMULUDQrm")>;
3205def: InstRW<[BWWriteResGroup115], (instregex "VPSADBWrm")>;
3206def: InstRW<[BWWriteResGroup115], (instregex "VRCPPSm")>;
3207def: InstRW<[BWWriteResGroup115], (instregex "VRCPSSm")>;
3208def: InstRW<[BWWriteResGroup115], (instregex "VRSQRTPSm")>;
3209def: InstRW<[BWWriteResGroup115], (instregex "VRSQRTSSm")>;
3210
3211def BWWriteResGroup116 : SchedWriteRes<[BWPort01,BWPort23]> {
3212 let Latency = 10;
3213 let NumMicroOps = 2;
3214 let ResourceCycles = [1,1];
3215}
3216def: InstRW<[BWWriteResGroup116], (instregex "VFMADD132PDm")>;
3217def: InstRW<[BWWriteResGroup116], (instregex "VFMADD132PSm")>;
3218def: InstRW<[BWWriteResGroup116], (instregex "VFMADD132SDm")>;
3219def: InstRW<[BWWriteResGroup116], (instregex "VFMADD132SSm")>;
3220def: InstRW<[BWWriteResGroup116], (instregex "VFMADD213PDm")>;
3221def: InstRW<[BWWriteResGroup116], (instregex "VFMADD213PSm")>;
3222def: InstRW<[BWWriteResGroup116], (instregex "VFMADD213SDm")>;
3223def: InstRW<[BWWriteResGroup116], (instregex "VFMADD213SSm")>;
3224def: InstRW<[BWWriteResGroup116], (instregex "VFMADD231PDm")>;
3225def: InstRW<[BWWriteResGroup116], (instregex "VFMADD231PSm")>;
3226def: InstRW<[BWWriteResGroup116], (instregex "VFMADD231SDm")>;
3227def: InstRW<[BWWriteResGroup116], (instregex "VFMADD231SSm")>;
3228def: InstRW<[BWWriteResGroup116], (instregex "VFMADDSUB132PDm")>;
3229def: InstRW<[BWWriteResGroup116], (instregex "VFMADDSUB132PSm")>;
3230def: InstRW<[BWWriteResGroup116], (instregex "VFMADDSUB213PDm")>;
3231def: InstRW<[BWWriteResGroup116], (instregex "VFMADDSUB213PSm")>;
3232def: InstRW<[BWWriteResGroup116], (instregex "VFMADDSUB231PDm")>;
3233def: InstRW<[BWWriteResGroup116], (instregex "VFMADDSUB231PSm")>;
3234def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB132PDm")>;
3235def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB132PSm")>;
3236def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB132SDm")>;
3237def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB132SSm")>;
3238def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB213PDm")>;
3239def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB213PSm")>;
3240def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB213SDm")>;
3241def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB213SSm")>;
3242def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB231PDm")>;
3243def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB231PSm")>;
3244def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB231SDm")>;
3245def: InstRW<[BWWriteResGroup116], (instregex "VFMSUB231SSm")>;
3246def: InstRW<[BWWriteResGroup116], (instregex "VFMSUBADD132PDm")>;
3247def: InstRW<[BWWriteResGroup116], (instregex "VFMSUBADD132PSm")>;
3248def: InstRW<[BWWriteResGroup116], (instregex "VFMSUBADD213PDm")>;
3249def: InstRW<[BWWriteResGroup116], (instregex "VFMSUBADD213PSm")>;
3250def: InstRW<[BWWriteResGroup116], (instregex "VFMSUBADD231PDm")>;
3251def: InstRW<[BWWriteResGroup116], (instregex "VFMSUBADD231PSm")>;
3252def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD132PDm")>;
3253def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD132PSm")>;
3254def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD132SDm")>;
3255def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD132SSm")>;
3256def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD213PDm")>;
3257def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD213PSm")>;
3258def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD213SDm")>;
3259def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD213SSm")>;
3260def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD231PDm")>;
3261def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD231PSm")>;
3262def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD231SDm")>;
3263def: InstRW<[BWWriteResGroup116], (instregex "VFNMADD231SSm")>;
3264def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB132PDm")>;
3265def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB132PSm")>;
3266def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB132SDm")>;
3267def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB132SSm")>;
3268def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB213PDm")>;
3269def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB213PSm")>;
3270def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB213SDm")>;
3271def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB213SSm")>;
3272def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB231PDm")>;
3273def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB231PSm")>;
3274def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB231SDm")>;
3275def: InstRW<[BWWriteResGroup116], (instregex "VFNMSUB231SSm")>;
3276
3277def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
3278 let Latency = 10;
3279 let NumMicroOps = 3;
3280 let ResourceCycles = [2,1];
3281}
3282def: InstRW<[BWWriteResGroup117], (instregex "FICOM16m")>;
3283def: InstRW<[BWWriteResGroup117], (instregex "FICOM32m")>;
3284def: InstRW<[BWWriteResGroup117], (instregex "FICOMP16m")>;
3285def: InstRW<[BWWriteResGroup117], (instregex "FICOMP32m")>;
3286
3287def BWWriteResGroup118 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3288 let Latency = 10;
3289 let NumMicroOps = 3;
3290 let ResourceCycles = [1,1,1];
3291}
3292def: InstRW<[BWWriteResGroup118], (instregex "VPTESTYrm")>;
3293
3294def BWWriteResGroup119 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3295 let Latency = 10;
3296 let NumMicroOps = 4;
3297 let ResourceCycles = [1,2,1];
3298}
3299def: InstRW<[BWWriteResGroup119], (instregex "HADDPDrm")>;
3300def: InstRW<[BWWriteResGroup119], (instregex "HADDPSrm")>;
3301def: InstRW<[BWWriteResGroup119], (instregex "HSUBPDrm")>;
3302def: InstRW<[BWWriteResGroup119], (instregex "HSUBPSrm")>;
3303def: InstRW<[BWWriteResGroup119], (instregex "VHADDPDrm")>;
3304def: InstRW<[BWWriteResGroup119], (instregex "VHADDPSrm")>;
3305def: InstRW<[BWWriteResGroup119], (instregex "VHSUBPDrm")>;
3306def: InstRW<[BWWriteResGroup119], (instregex "VHSUBPSrm")>;
3307
3308def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3309 let Latency = 10;
3310 let NumMicroOps = 4;
3311 let ResourceCycles = [1,1,1,1];
3312}
3313def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
3314
3315def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
3316 let Latency = 10;
3317 let NumMicroOps = 4;
3318 let ResourceCycles = [1,1,1,1];
3319}
3320def: InstRW<[BWWriteResGroup121], (instregex "MULX32rm")>;
3321
3322def BWWriteResGroup122 : SchedWriteRes<[BWPort0]> {
3323 let Latency = 11;
3324 let NumMicroOps = 1;
3325 let ResourceCycles = [1];
3326}
3327def: InstRW<[BWWriteResGroup122], (instregex "DIVPSrr")>;
3328def: InstRW<[BWWriteResGroup122], (instregex "DIVSSrr")>;
3329def: InstRW<[BWWriteResGroup122], (instregex "VDIVPSrr")>;
3330def: InstRW<[BWWriteResGroup122], (instregex "VDIVSSrr")>;
3331
3332def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
3333 let Latency = 11;
3334 let NumMicroOps = 2;
3335 let ResourceCycles = [1,1];
3336}
3337def: InstRW<[BWWriteResGroup123], (instregex "MUL_F32m")>;
3338def: InstRW<[BWWriteResGroup123], (instregex "MUL_F64m")>;
3339def: InstRW<[BWWriteResGroup123], (instregex "VPCMPGTQYrm")>;
3340def: InstRW<[BWWriteResGroup123], (instregex "VPMADDUBSWYrm")>;
3341def: InstRW<[BWWriteResGroup123], (instregex "VPMADDWDYrm")>;
3342def: InstRW<[BWWriteResGroup123], (instregex "VPMULDQYrm")>;
3343def: InstRW<[BWWriteResGroup123], (instregex "VPMULHRSWYrm")>;
3344def: InstRW<[BWWriteResGroup123], (instregex "VPMULHUWYrm")>;
3345def: InstRW<[BWWriteResGroup123], (instregex "VPMULHWYrm")>;
3346def: InstRW<[BWWriteResGroup123], (instregex "VPMULLWYrm")>;
3347def: InstRW<[BWWriteResGroup123], (instregex "VPMULUDQYrm")>;
3348def: InstRW<[BWWriteResGroup123], (instregex "VPSADBWYrm")>;
3349
3350def BWWriteResGroup124 : SchedWriteRes<[BWPort01,BWPort23]> {
3351 let Latency = 11;
3352 let NumMicroOps = 2;
3353 let ResourceCycles = [1,1];
3354}
3355def: InstRW<[BWWriteResGroup124], (instregex "VFMADD132PDYm")>;
3356def: InstRW<[BWWriteResGroup124], (instregex "VFMADD132PSYm")>;
3357def: InstRW<[BWWriteResGroup124], (instregex "VFMADD213PDYm")>;
3358def: InstRW<[BWWriteResGroup124], (instregex "VFMADD213PSYm")>;
3359def: InstRW<[BWWriteResGroup124], (instregex "VFMADD231PDYm")>;
3360def: InstRW<[BWWriteResGroup124], (instregex "VFMADD231PSYm")>;
3361def: InstRW<[BWWriteResGroup124], (instregex "VFMADDSUB132PDYm")>;
3362def: InstRW<[BWWriteResGroup124], (instregex "VFMADDSUB132PSYm")>;
3363def: InstRW<[BWWriteResGroup124], (instregex "VFMADDSUB213PDYm")>;
3364def: InstRW<[BWWriteResGroup124], (instregex "VFMADDSUB213PSYm")>;
3365def: InstRW<[BWWriteResGroup124], (instregex "VFMADDSUB231PDYm")>;
3366def: InstRW<[BWWriteResGroup124], (instregex "VFMADDSUB231PSYm")>;
3367def: InstRW<[BWWriteResGroup124], (instregex "VFMSUB132PDYm")>;
3368def: InstRW<[BWWriteResGroup124], (instregex "VFMSUB132PSYm")>;
3369def: InstRW<[BWWriteResGroup124], (instregex "VFMSUB213PDYm")>;
3370def: InstRW<[BWWriteResGroup124], (instregex "VFMSUB213PSYm")>;
3371def: InstRW<[BWWriteResGroup124], (instregex "VFMSUB231PDYm")>;
3372def: InstRW<[BWWriteResGroup124], (instregex "VFMSUB231PSYm")>;
3373def: InstRW<[BWWriteResGroup124], (instregex "VFMSUBADD132PDYm")>;
3374def: InstRW<[BWWriteResGroup124], (instregex "VFMSUBADD132PSYm")>;
3375def: InstRW<[BWWriteResGroup124], (instregex "VFMSUBADD213PDYm")>;
3376def: InstRW<[BWWriteResGroup124], (instregex "VFMSUBADD213PSYm")>;
3377def: InstRW<[BWWriteResGroup124], (instregex "VFMSUBADD231PDYm")>;
3378def: InstRW<[BWWriteResGroup124], (instregex "VFMSUBADD231PSYm")>;
3379def: InstRW<[BWWriteResGroup124], (instregex "VFNMADD132PDYm")>;
3380def: InstRW<[BWWriteResGroup124], (instregex "VFNMADD132PSYm")>;
3381def: InstRW<[BWWriteResGroup124], (instregex "VFNMADD213PDYm")>;
3382def: InstRW<[BWWriteResGroup124], (instregex "VFNMADD213PSYm")>;
3383def: InstRW<[BWWriteResGroup124], (instregex "VFNMADD231PDYm")>;
3384def: InstRW<[BWWriteResGroup124], (instregex "VFNMADD231PSYm")>;
3385def: InstRW<[BWWriteResGroup124], (instregex "VFNMSUB132PDYm")>;
3386def: InstRW<[BWWriteResGroup124], (instregex "VFNMSUB132PSYm")>;
3387def: InstRW<[BWWriteResGroup124], (instregex "VFNMSUB213PDYm")>;
3388def: InstRW<[BWWriteResGroup124], (instregex "VFNMSUB213PSYm")>;
3389def: InstRW<[BWWriteResGroup124], (instregex "VFNMSUB231PDYm")>;
3390def: InstRW<[BWWriteResGroup124], (instregex "VFNMSUB231PSYm")>;
3391
3392def BWWriteResGroup125 : SchedWriteRes<[BWPort0]> {
3393 let Latency = 11;
3394 let NumMicroOps = 3;
3395 let ResourceCycles = [3];
3396}
3397def: InstRW<[BWWriteResGroup125], (instregex "PCMPISTRIrr")>;
3398def: InstRW<[BWWriteResGroup125], (instregex "PCMPISTRM128rr")>;
3399def: InstRW<[BWWriteResGroup125], (instregex "VPCMPISTRIrr")>;
3400def: InstRW<[BWWriteResGroup125], (instregex "VPCMPISTRM128rr")>;
3401
3402def BWWriteResGroup126 : SchedWriteRes<[BWPort0,BWPort015]> {
3403 let Latency = 11;
3404 let NumMicroOps = 3;
3405 let ResourceCycles = [2,1];
3406}
3407def: InstRW<[BWWriteResGroup126], (instregex "VRCPPSYr")>;
3408def: InstRW<[BWWriteResGroup126], (instregex "VRSQRTPSYr")>;
3409
3410def BWWriteResGroup127 : SchedWriteRes<[BWPort1,BWPort23]> {
3411 let Latency = 11;
3412 let NumMicroOps = 3;
3413 let ResourceCycles = [2,1];
3414}
3415def: InstRW<[BWWriteResGroup127], (instregex "ROUNDPDm")>;
3416def: InstRW<[BWWriteResGroup127], (instregex "ROUNDPSm")>;
3417def: InstRW<[BWWriteResGroup127], (instregex "ROUNDSDm")>;
3418def: InstRW<[BWWriteResGroup127], (instregex "ROUNDSSm")>;
3419def: InstRW<[BWWriteResGroup127], (instregex "VROUNDPDm")>;
3420def: InstRW<[BWWriteResGroup127], (instregex "VROUNDPSm")>;
3421def: InstRW<[BWWriteResGroup127], (instregex "VROUNDSDm")>;
3422def: InstRW<[BWWriteResGroup127], (instregex "VROUNDSSm")>;
3423
3424def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3425 let Latency = 11;
3426 let NumMicroOps = 3;
3427 let ResourceCycles = [1,1,1];
3428}
3429def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
3430
3431def BWWriteResGroup129 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3432 let Latency = 11;
3433 let NumMicroOps = 4;
3434 let ResourceCycles = [1,2,1];
3435}
3436def: InstRW<[BWWriteResGroup129], (instregex "VHADDPDYrm")>;
3437def: InstRW<[BWWriteResGroup129], (instregex "VHADDPSYrm")>;
3438def: InstRW<[BWWriteResGroup129], (instregex "VHSUBPDYrm")>;
3439def: InstRW<[BWWriteResGroup129], (instregex "VHSUBPSYrm")>;
3440
3441def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3442 let Latency = 11;
3443 let NumMicroOps = 6;
3444 let ResourceCycles = [1,1,1,1,2];
3445}
3446def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL")>;
3447def: InstRW<[BWWriteResGroup130], (instregex "SHRD(16|32|64)mrCL")>;
3448
3449def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
3450 let Latency = 11;
3451 let NumMicroOps = 7;
3452 let ResourceCycles = [2,2,3];
3453}
3454def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL")>;
3455def: InstRW<[BWWriteResGroup131], (instregex "RCR(16|32|64)rCL")>;
3456
3457def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
3458 let Latency = 11;
3459 let NumMicroOps = 9;
3460 let ResourceCycles = [1,4,1,3];
3461}
3462def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
3463
3464def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
3465 let Latency = 11;
3466 let NumMicroOps = 11;
3467 let ResourceCycles = [2,9];
3468}
3469def: InstRW<[BWWriteResGroup133], (instregex "LOOPE")>;
3470def: InstRW<[BWWriteResGroup133], (instregex "LOOPNE")>;
3471
3472def BWWriteResGroup134 : SchedWriteRes<[BWPort5,BWPort23]> {
3473 let Latency = 12;
3474 let NumMicroOps = 2;
3475 let ResourceCycles = [1,1];
3476}
3477def: InstRW<[BWWriteResGroup134], (instregex "AESDECLASTrm")>;
3478def: InstRW<[BWWriteResGroup134], (instregex "AESDECrm")>;
3479def: InstRW<[BWWriteResGroup134], (instregex "AESENCLASTrm")>;
3480def: InstRW<[BWWriteResGroup134], (instregex "AESENCrm")>;
3481def: InstRW<[BWWriteResGroup134], (instregex "VAESDECLASTrm")>;
3482def: InstRW<[BWWriteResGroup134], (instregex "VAESDECrm")>;
3483def: InstRW<[BWWriteResGroup134], (instregex "VAESENCLASTrm")>;
3484def: InstRW<[BWWriteResGroup134], (instregex "VAESENCrm")>;
3485
3486def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
3487 let Latency = 12;
3488 let NumMicroOps = 3;
3489 let ResourceCycles = [2,1];
3490}
3491def: InstRW<[BWWriteResGroup135], (instregex "ADD_FI16m")>;
3492def: InstRW<[BWWriteResGroup135], (instregex "ADD_FI32m")>;
3493def: InstRW<[BWWriteResGroup135], (instregex "SUBR_FI16m")>;
3494def: InstRW<[BWWriteResGroup135], (instregex "SUBR_FI32m")>;
3495def: InstRW<[BWWriteResGroup135], (instregex "SUB_FI16m")>;
3496def: InstRW<[BWWriteResGroup135], (instregex "SUB_FI32m")>;
3497def: InstRW<[BWWriteResGroup135], (instregex "VROUNDYPDm")>;
3498def: InstRW<[BWWriteResGroup135], (instregex "VROUNDYPSm")>;
3499
3500def BWWriteResGroup136 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3501 let Latency = 12;
3502 let NumMicroOps = 4;
3503 let ResourceCycles = [1,2,1];
3504}
3505def: InstRW<[BWWriteResGroup136], (instregex "MPSADBWrmi")>;
3506def: InstRW<[BWWriteResGroup136], (instregex "VMPSADBWrmi")>;
3507
3508def BWWriteResGroup137 : SchedWriteRes<[BWPort0]> {
3509 let Latency = 13;
3510 let NumMicroOps = 1;
3511 let ResourceCycles = [1];
3512}
3513def: InstRW<[BWWriteResGroup137], (instregex "SQRTPSr")>;
3514def: InstRW<[BWWriteResGroup137], (instregex "SQRTSSr")>;
3515
3516def BWWriteResGroup138 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3517 let Latency = 13;
3518 let NumMicroOps = 4;
3519 let ResourceCycles = [1,2,1];
3520}
3521def: InstRW<[BWWriteResGroup138], (instregex "VMPSADBWYrmi")>;
3522
3523def BWWriteResGroup139 : SchedWriteRes<[BWPort0]> {
3524 let Latency = 14;
3525 let NumMicroOps = 1;
3526 let ResourceCycles = [1];
3527}
3528def: InstRW<[BWWriteResGroup139], (instregex "DIVPDrr")>;
3529def: InstRW<[BWWriteResGroup139], (instregex "DIVSDrr")>;
3530def: InstRW<[BWWriteResGroup139], (instregex "VDIVPDrr")>;
3531def: InstRW<[BWWriteResGroup139], (instregex "VDIVSDrr")>;
3532def: InstRW<[BWWriteResGroup139], (instregex "VSQRTPSr")>;
3533def: InstRW<[BWWriteResGroup139], (instregex "VSQRTSSr")>;
3534
3535def BWWriteResGroup140 : SchedWriteRes<[BWPort5]> {
3536 let Latency = 14;
3537 let NumMicroOps = 2;
3538 let ResourceCycles = [2];
3539}
3540def: InstRW<[BWWriteResGroup140], (instregex "AESIMCrr")>;
3541def: InstRW<[BWWriteResGroup140], (instregex "VAESIMCrr")>;
3542
3543def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3544 let Latency = 14;
3545 let NumMicroOps = 3;
3546 let ResourceCycles = [1,1,1];
3547}
3548def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI16m")>;
3549def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI32m")>;
3550
3551def BWWriteResGroup142 : SchedWriteRes<[BWPort0,BWPort1,BWPort5]> {
3552 let Latency = 14;
3553 let NumMicroOps = 4;
3554 let ResourceCycles = [2,1,1];
3555}
3556def: InstRW<[BWWriteResGroup142], (instregex "DPPSrri")>;
3557def: InstRW<[BWWriteResGroup142], (instregex "VDPPSYrri")>;
3558def: InstRW<[BWWriteResGroup142], (instregex "VDPPSrri")>;
3559
3560def BWWriteResGroup143 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3561 let Latency = 14;
3562 let NumMicroOps = 4;
3563 let ResourceCycles = [1,1,1,1];
3564}
3565def: InstRW<[BWWriteResGroup143], (instregex "DPPDrmi")>;
3566def: InstRW<[BWWriteResGroup143], (instregex "VDPPDrmi")>;
3567
3568def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
3569 let Latency = 14;
3570 let NumMicroOps = 8;
3571 let ResourceCycles = [2,2,1,3];
3572}
3573def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
3574
3575def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
3576 let Latency = 14;
3577 let NumMicroOps = 10;
3578 let ResourceCycles = [2,3,1,4];
3579}
3580def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
3581
3582def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
3583 let Latency = 14;
3584 let NumMicroOps = 12;
3585 let ResourceCycles = [2,1,4,5];
3586}
3587def: InstRW<[BWWriteResGroup146], (instregex "XCH_F")>;
3588
3589def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
3590 let Latency = 15;
3591 let NumMicroOps = 1;
3592 let ResourceCycles = [1];
3593}
3594def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FPrST0")>;
3595def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FST0r")>;
3596def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FrST0")>;
3597
3598def BWWriteResGroup148 : SchedWriteRes<[BWPort0,BWPort23]> {
3599 let Latency = 15;
3600 let NumMicroOps = 3;
3601 let ResourceCycles = [2,1];
3602}
3603def: InstRW<[BWWriteResGroup148], (instregex "PMULLDrm")>;
3604def: InstRW<[BWWriteResGroup148], (instregex "VPMULLDrm")>;
3605
3606def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3607 let Latency = 15;
3608 let NumMicroOps = 10;
3609 let ResourceCycles = [1,1,1,4,1,2];
3610}
3611def: InstRW<[BWWriteResGroup149], (instregex "RCL(16|32|64)mCL")>;
3612def: InstRW<[BWWriteResGroup149], (instregex "RCL8mCL")>;
3613
3614def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23]> {
3615 let Latency = 16;
3616 let NumMicroOps = 2;
3617 let ResourceCycles = [1,1];
3618}
3619def: InstRW<[BWWriteResGroup150], (instregex "DIVPSrm")>;
3620def: InstRW<[BWWriteResGroup150], (instregex "DIVSSrm")>;
3621def: InstRW<[BWWriteResGroup150], (instregex "VDIVPSrm")>;
3622def: InstRW<[BWWriteResGroup150], (instregex "VDIVSSrm")>;
3623
3624def BWWriteResGroup151 : SchedWriteRes<[BWPort0,BWPort23]> {
3625 let Latency = 16;
3626 let NumMicroOps = 3;
3627 let ResourceCycles = [2,1];
3628}
3629def: InstRW<[BWWriteResGroup151], (instregex "VPMULLDYrm")>;
3630
3631def BWWriteResGroup152 : SchedWriteRes<[BWPort0,BWPort23]> {
3632 let Latency = 16;
3633 let NumMicroOps = 4;
3634 let ResourceCycles = [3,1];
3635}
3636def: InstRW<[BWWriteResGroup152], (instregex "PCMPISTRIrm")>;
3637def: InstRW<[BWWriteResGroup152], (instregex "PCMPISTRM128rm")>;
3638def: InstRW<[BWWriteResGroup152], (instregex "VPCMPISTRIrm")>;
3639def: InstRW<[BWWriteResGroup152], (instregex "VPCMPISTRM128rm")>;
3640
3641def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3642 let Latency = 16;
3643 let NumMicroOps = 14;
3644 let ResourceCycles = [1,1,1,4,2,5];
3645}
3646def: InstRW<[BWWriteResGroup153], (instregex "CMPXCHG8B")>;
3647
3648def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
3649 let Latency = 16;
3650 let NumMicroOps = 16;
3651 let ResourceCycles = [16];
3652}
3653def: InstRW<[BWWriteResGroup154], (instregex "VZEROALL")>;
3654
3655def BWWriteResGroup155 : SchedWriteRes<[BWPort0,BWPort015]> {
3656 let Latency = 17;
3657 let NumMicroOps = 3;
3658 let ResourceCycles = [2,1];
3659}
3660def: InstRW<[BWWriteResGroup155], (instregex "VDIVPSYrr")>;
3661
3662def BWWriteResGroup156 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3663 let Latency = 17;
3664 let NumMicroOps = 4;
3665 let ResourceCycles = [2,1,1];
3666}
3667def: InstRW<[BWWriteResGroup156], (instregex "VRCPPSYm")>;
3668def: InstRW<[BWWriteResGroup156], (instregex "VRSQRTPSYm")>;
3669
3670def BWWriteResGroup157 : SchedWriteRes<[BWPort0,BWPort23]> {
3671 let Latency = 18;
3672 let NumMicroOps = 2;
3673 let ResourceCycles = [1,1];
3674}
3675def: InstRW<[BWWriteResGroup157], (instregex "SQRTPSm")>;
3676def: InstRW<[BWWriteResGroup157], (instregex "SQRTSSm")>;
3677
3678def BWWriteResGroup158 : SchedWriteRes<[BWPort0,BWPort5,BWPort0156]> {
3679 let Latency = 18;
3680 let NumMicroOps = 8;
3681 let ResourceCycles = [4,3,1];
3682}
3683def: InstRW<[BWWriteResGroup158], (instregex "PCMPESTRIrr")>;
3684def: InstRW<[BWWriteResGroup158], (instregex "VPCMPESTRIrr")>;
3685
3686def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
3687 let Latency = 18;
3688 let NumMicroOps = 8;
3689 let ResourceCycles = [1,1,1,5];
3690}
3691def: InstRW<[BWWriteResGroup159], (instregex "CPUID")>;
3692def: InstRW<[BWWriteResGroup159], (instregex "RDTSC")>;
3693
3694def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3695 let Latency = 18;
3696 let NumMicroOps = 11;
3697 let ResourceCycles = [2,1,1,3,1,3];
3698}
3699def: InstRW<[BWWriteResGroup160], (instregex "RCR(16|32|64)mCL")>;
3700def: InstRW<[BWWriteResGroup160], (instregex "RCR8mCL")>;
3701
3702def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23]> {
3703 let Latency = 19;
3704 let NumMicroOps = 2;
3705 let ResourceCycles = [1,1];
3706}
3707def: InstRW<[BWWriteResGroup161], (instregex "DIVPDrm")>;
3708def: InstRW<[BWWriteResGroup161], (instregex "DIVSDrm")>;
3709def: InstRW<[BWWriteResGroup161], (instregex "VDIVPDrm")>;
3710def: InstRW<[BWWriteResGroup161], (instregex "VDIVSDrm")>;
3711def: InstRW<[BWWriteResGroup161], (instregex "VSQRTPSm")>;
3712def: InstRW<[BWWriteResGroup161], (instregex "VSQRTSSm")>;
3713
3714def BWWriteResGroup162 : SchedWriteRes<[BWPort5,BWPort23]> {
3715 let Latency = 19;
3716 let NumMicroOps = 3;
3717 let ResourceCycles = [2,1];
3718}
3719def: InstRW<[BWWriteResGroup162], (instregex "AESIMCrm")>;
3720def: InstRW<[BWWriteResGroup162], (instregex "VAESIMCrm")>;
3721
3722def BWWriteResGroup163 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3723 let Latency = 19;
3724 let NumMicroOps = 5;
3725 let ResourceCycles = [2,1,1,1];
3726}
3727def: InstRW<[BWWriteResGroup163], (instregex "DPPSrmi")>;
3728def: InstRW<[BWWriteResGroup163], (instregex "VDPPSrmi")>;
3729
3730def BWWriteResGroup164 : SchedWriteRes<[BWPort0,BWPort5,BWPort015,BWPort0156]> {
3731 let Latency = 19;
3732 let NumMicroOps = 9;
3733 let ResourceCycles = [4,3,1,1];
3734}
3735def: InstRW<[BWWriteResGroup164], (instregex "PCMPESTRM128rr")>;
3736def: InstRW<[BWWriteResGroup164], (instregex "VPCMPESTRM128rr")>;
3737
3738def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
3739 let Latency = 20;
3740 let NumMicroOps = 1;
3741 let ResourceCycles = [1];
3742}
3743def: InstRW<[BWWriteResGroup165], (instregex "DIV_FPrST0")>;
3744def: InstRW<[BWWriteResGroup165], (instregex "DIV_FST0r")>;
3745def: InstRW<[BWWriteResGroup165], (instregex "DIV_FrST0")>;
3746def: InstRW<[BWWriteResGroup165], (instregex "SQRTPDr")>;
3747def: InstRW<[BWWriteResGroup165], (instregex "SQRTSDr")>;
3748
3749def BWWriteResGroup166 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3750 let Latency = 20;
3751 let NumMicroOps = 5;
3752 let ResourceCycles = [2,1,1,1];
3753}
3754def: InstRW<[BWWriteResGroup166], (instregex "VDPPSYrmi")>;
3755
3756def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3757 let Latency = 20;
3758 let NumMicroOps = 8;
3759 let ResourceCycles = [1,1,1,1,1,1,2];
3760}
3761def: InstRW<[BWWriteResGroup167], (instregex "INSB")>;
3762def: InstRW<[BWWriteResGroup167], (instregex "INSL")>;
3763def: InstRW<[BWWriteResGroup167], (instregex "INSW")>;
3764
3765def BWWriteResGroup168 : SchedWriteRes<[BWPort0]> {
3766 let Latency = 21;
3767 let NumMicroOps = 1;
3768 let ResourceCycles = [1];
3769}
3770def: InstRW<[BWWriteResGroup168], (instregex "VSQRTPDr")>;
3771def: InstRW<[BWWriteResGroup168], (instregex "VSQRTSDr")>;
3772
3773def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
3774 let Latency = 21;
3775 let NumMicroOps = 2;
3776 let ResourceCycles = [1,1];
3777}
3778def: InstRW<[BWWriteResGroup169], (instregex "DIV_F32m")>;
3779def: InstRW<[BWWriteResGroup169], (instregex "DIV_F64m")>;
3780
3781def BWWriteResGroup170 : SchedWriteRes<[BWPort0,BWPort015]> {
3782 let Latency = 21;
3783 let NumMicroOps = 3;
3784 let ResourceCycles = [2,1];
3785}
3786def: InstRW<[BWWriteResGroup170], (instregex "VSQRTPSYr")>;
3787
3788def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3789 let Latency = 21;
3790 let NumMicroOps = 19;
3791 let ResourceCycles = [2,1,4,1,1,4,6];
3792}
3793def: InstRW<[BWWriteResGroup171], (instregex "CMPXCHG16B")>;
3794
3795def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
3796 let Latency = 22;
3797 let NumMicroOps = 18;
3798 let ResourceCycles = [1,1,16];
3799}
3800def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
3801
3802def BWWriteResGroup173 : SchedWriteRes<[BWPort0,BWPort015]> {
3803 let Latency = 23;
3804 let NumMicroOps = 3;
3805 let ResourceCycles = [2,1];
3806}
3807def: InstRW<[BWWriteResGroup173], (instregex "VDIVPDYrr")>;
3808
3809def BWWriteResGroup174 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3810 let Latency = 23;
3811 let NumMicroOps = 4;
3812 let ResourceCycles = [2,1,1];
3813}
3814def: InstRW<[BWWriteResGroup174], (instregex "VDIVPSYrm")>;
3815
3816def BWWriteResGroup175 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort0156]> {
3817 let Latency = 23;
3818 let NumMicroOps = 9;
3819 let ResourceCycles = [4,3,1,1];
3820}
3821def: InstRW<[BWWriteResGroup175], (instregex "PCMPESTRIrm")>;
3822def: InstRW<[BWWriteResGroup175], (instregex "VPCMPESTRIrm")>;
3823
3824def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
3825 let Latency = 23;
3826 let NumMicroOps = 19;
3827 let ResourceCycles = [3,1,15];
3828}
3829def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64?)")>;
3830
3831def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3832 let Latency = 24;
3833 let NumMicroOps = 3;
3834 let ResourceCycles = [1,1,1];
3835}
3836def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI16m")>;
3837def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI32m")>;
3838
3839def BWWriteResGroup178 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort015,BWPort0156]> {
3840 let Latency = 24;
3841 let NumMicroOps = 10;
3842 let ResourceCycles = [4,3,1,1,1];
3843}
3844def: InstRW<[BWWriteResGroup178], (instregex "PCMPESTRM128rm")>;
3845def: InstRW<[BWWriteResGroup178], (instregex "VPCMPESTRM128rm")>;
3846
3847def BWWriteResGroup179 : SchedWriteRes<[BWPort0,BWPort23]> {
3848 let Latency = 25;
3849 let NumMicroOps = 2;
3850 let ResourceCycles = [1,1];
3851}
3852def: InstRW<[BWWriteResGroup179], (instregex "SQRTPDm")>;
3853def: InstRW<[BWWriteResGroup179], (instregex "SQRTSDm")>;
3854
3855def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
3856 let Latency = 26;
3857 let NumMicroOps = 2;
3858 let ResourceCycles = [1,1];
3859}
3860def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F32m")>;
3861def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F64m")>;
3862def: InstRW<[BWWriteResGroup180], (instregex "VSQRTPDm")>;
3863def: InstRW<[BWWriteResGroup180], (instregex "VSQRTSDm")>;
3864
3865def BWWriteResGroup181 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3866 let Latency = 27;
3867 let NumMicroOps = 4;
3868 let ResourceCycles = [2,1,1];
3869}
3870def: InstRW<[BWWriteResGroup181], (instregex "VSQRTPSYm")>;
3871
3872def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3873 let Latency = 29;
3874 let NumMicroOps = 3;
3875 let ResourceCycles = [1,1,1];
3876}
3877def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI16m")>;
3878def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI32m")>;
3879
3880def BWWriteResGroup183 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3881 let Latency = 29;
3882 let NumMicroOps = 4;
3883 let ResourceCycles = [2,1,1];
3884}
3885def: InstRW<[BWWriteResGroup183], (instregex "VDIVPDYrm")>;
3886
3887def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3888 let Latency = 22;
3889 let NumMicroOps = 7;
3890 let ResourceCycles = [1,3,2,1];
3891}
3892def: InstRW<[BWWriteResGroup183_1], (instregex "VGATHERQPDrm")>;
3893
3894def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3895 let Latency = 23;
3896 let NumMicroOps = 9;
3897 let ResourceCycles = [1,3,4,1];
3898}
3899def: InstRW<[BWWriteResGroup183_2], (instregex "VGATHERQPDYrm")>;
3900
3901def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3902 let Latency = 24;
3903 let NumMicroOps = 9;
3904 let ResourceCycles = [1,5,2,1];
3905}
3906def: InstRW<[BWWriteResGroup183_3], (instregex "VGATHERQPSYrm")>;
3907
3908def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3909 let Latency = 25;
3910 let NumMicroOps = 7;
3911 let ResourceCycles = [1,3,2,1];
3912}
3913def: InstRW<[BWWriteResGroup183_4], (instregex "VGATHERDPDrm")>;
3914def: InstRW<[BWWriteResGroup183_4], (instregex "VGATHERDPSrm")>;
3915
3916def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3917 let Latency = 26;
3918 let NumMicroOps = 9;
3919 let ResourceCycles = [1,5,2,1];
3920}
3921def: InstRW<[BWWriteResGroup183_5], (instregex "VGATHERDPDYrm")>;
3922
3923def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3924 let Latency = 26;
3925 let NumMicroOps = 14;
3926 let ResourceCycles = [1,4,8,1];
3927}
3928def: InstRW<[BWWriteResGroup183_6], (instregex "VGATHERDPSYrm")>;
3929
3930def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3931 let Latency = 27;
3932 let NumMicroOps = 9;
3933 let ResourceCycles = [1,5,2,1];
3934}
3935def: InstRW<[BWWriteResGroup183_7], (instregex "VGATHERQPSrm")>;
3936
3937def BWWriteResGroup184 : SchedWriteRes<[BWPort0,BWPort5,BWPort015]> {
3938 let Latency = 29;
3939 let NumMicroOps = 11;
3940 let ResourceCycles = [2,7,2];
3941}
3942def: InstRW<[BWWriteResGroup184], (instregex "AESKEYGENASSIST128rr")>;
3943def: InstRW<[BWWriteResGroup184], (instregex "VAESKEYGENASSIST128rr")>;
3944
3945def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
3946 let Latency = 29;
3947 let NumMicroOps = 27;
3948 let ResourceCycles = [1,5,1,1,19];
3949}
3950def: InstRW<[BWWriteResGroup185], (instregex "XSAVE64")>;
3951
3952def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
3953 let Latency = 30;
3954 let NumMicroOps = 28;
3955 let ResourceCycles = [1,6,1,1,19];
3956}
3957def: InstRW<[BWWriteResGroup186], (instregex "XSAVE(OPT?)")>;
3958
3959def BWWriteResGroup187 : SchedWriteRes<[BWPort01,BWPort15,BWPort015,BWPort0156]> {
3960 let Latency = 31;
3961 let NumMicroOps = 31;
3962 let ResourceCycles = [8,1,21,1];
3963}
3964def: InstRW<[BWWriteResGroup187], (instregex "MMX_EMMS")>;
3965
3966def BWWriteResGroup188 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort015]> {
3967 let Latency = 33;
3968 let NumMicroOps = 11;
3969 let ResourceCycles = [2,7,1,1];
3970}
3971def: InstRW<[BWWriteResGroup188], (instregex "AESKEYGENASSIST128rm")>;
3972def: InstRW<[BWWriteResGroup188], (instregex "VAESKEYGENASSIST128rm")>;
3973
3974def BWWriteResGroup189 : SchedWriteRes<[BWPort0,BWPort015]> {
3975 let Latency = 34;
3976 let NumMicroOps = 3;
3977 let ResourceCycles = [2,1];
3978}
3979def: InstRW<[BWWriteResGroup189], (instregex "VSQRTPDYr")>;
3980
3981def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
3982 let Latency = 34;
3983 let NumMicroOps = 8;
3984 let ResourceCycles = [2,2,2,1,1];
3985}
3986def: InstRW<[BWWriteResGroup190], (instregex "DIV(16|32|64)m")>;
3987def: InstRW<[BWWriteResGroup190], (instregex "DIV8m")>;
3988
3989def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
3990 let Latency = 34;
3991 let NumMicroOps = 23;
3992 let ResourceCycles = [1,5,3,4,10];
3993}
3994def: InstRW<[BWWriteResGroup191], (instregex "IN32ri")>;
3995def: InstRW<[BWWriteResGroup191], (instregex "IN32rr")>;
3996def: InstRW<[BWWriteResGroup191], (instregex "IN8ri")>;
3997def: InstRW<[BWWriteResGroup191], (instregex "IN8rr")>;
3998
3999def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
4000 let Latency = 35;
4001 let NumMicroOps = 8;
4002 let ResourceCycles = [2,2,2,1,1];
4003}
4004def: InstRW<[BWWriteResGroup193], (instregex "IDIV(16|32|64)m")>;
4005def: InstRW<[BWWriteResGroup193], (instregex "IDIV8m")>;
4006
4007def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
4008 let Latency = 35;
4009 let NumMicroOps = 23;
4010 let ResourceCycles = [1,5,2,1,4,10];
4011}
4012def: InstRW<[BWWriteResGroup194], (instregex "OUT32ir")>;
4013def: InstRW<[BWWriteResGroup194], (instregex "OUT32rr")>;
4014def: InstRW<[BWWriteResGroup194], (instregex "OUT8ir")>;
4015def: InstRW<[BWWriteResGroup194], (instregex "OUT8rr")>;
4016
4017def BWWriteResGroup195 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
4018 let Latency = 40;
4019 let NumMicroOps = 4;
4020 let ResourceCycles = [2,1,1];
4021}
4022def: InstRW<[BWWriteResGroup195], (instregex "VSQRTPDYm")>;
4023
4024def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
4025 let Latency = 42;
4026 let NumMicroOps = 22;
4027 let ResourceCycles = [2,20];
4028}
4029def: InstRW<[BWWriteResGroup196], (instregex "RDTSCP")>;
4030
4031def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
4032 let Latency = 60;
4033 let NumMicroOps = 64;
4034 let ResourceCycles = [2,2,8,1,10,2,39];
4035}
4036def: InstRW<[BWWriteResGroup197], (instregex "FLDENVm")>;
4037def: InstRW<[BWWriteResGroup197], (instregex "FLDENVm")>;
4038
4039def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
4040 let Latency = 63;
4041 let NumMicroOps = 88;
4042 let ResourceCycles = [4,4,31,1,2,1,45];
4043}
4044def: InstRW<[BWWriteResGroup198], (instregex "FXRSTOR64")>;
4045
4046def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
4047 let Latency = 63;
4048 let NumMicroOps = 90;
4049 let ResourceCycles = [4,2,33,1,2,1,47];
4050}
4051def: InstRW<[BWWriteResGroup199], (instregex "FXRSTOR")>;
4052
4053def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
4054 let Latency = 75;
4055 let NumMicroOps = 15;
4056 let ResourceCycles = [6,3,6];
4057}
4058def: InstRW<[BWWriteResGroup200], (instregex "FNINIT")>;
4059
4060def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
4061 let Latency = 80;
4062 let NumMicroOps = 32;
4063 let ResourceCycles = [7,7,3,3,1,11];
4064}
4065def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
4066
4067def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
4068 let Latency = 115;
4069 let NumMicroOps = 100;
4070 let ResourceCycles = [9,9,11,8,1,11,21,30];
4071}
4072def: InstRW<[BWWriteResGroup202], (instregex "FSTENVm")>;
4073def: InstRW<[BWWriteResGroup202], (instregex "FSTENVm")>;
4074
4075} // SchedModel
4076