blob: 3cc832f15b4aceee3afcc78fc9a5dd8a58433a38 [file] [log] [blame]
Matt Arsenault4de32442014-08-02 02:26:51 +00001; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
2; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s
3
Tom Stellard79243d92014-10-01 17:15:17 +00004; FUNC-LABEL: {{^}}fneg_fabs_fadd_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +00005; SI-NOT: and
6; SI: v_sub_f32_e64 {{v[0-9]+}}, {{s[0-9]+}}, |{{v[0-9]+}}|
Matt Arsenaultfabf5452014-08-15 18:42:22 +00007define void @fneg_fabs_fadd_f32(float addrspace(1)* %out, float %x, float %y) {
8 %fabs = call float @llvm.fabs.f32(float %x)
9 %fsub = fsub float -0.000000e+00, %fabs
10 %fadd = fadd float %y, %fsub
11 store float %fadd, float addrspace(1)* %out, align 4
12 ret void
13}
14
Tom Stellard79243d92014-10-01 17:15:17 +000015; FUNC-LABEL: {{^}}fneg_fabs_fmul_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000016; SI-NOT: and
17; SI: v_mul_f32_e64 {{v[0-9]+}}, {{s[0-9]+}}, -|{{v[0-9]+}}|
18; SI-NOT: and
Matt Arsenaultfabf5452014-08-15 18:42:22 +000019define void @fneg_fabs_fmul_f32(float addrspace(1)* %out, float %x, float %y) {
20 %fabs = call float @llvm.fabs.f32(float %x)
21 %fsub = fsub float -0.000000e+00, %fabs
22 %fmul = fmul float %y, %fsub
23 store float %fmul, float addrspace(1)* %out, align 4
24 ret void
25}
Michel Danzer624b02a2014-02-04 07:12:38 +000026
27; DAGCombiner will transform:
28; (fabs (f32 bitcast (i32 a))) => (f32 bitcast (and (i32 a), 0x7FFFFFFF))
29; unless isFabsFree returns true
30
Tom Stellard79243d92014-10-01 17:15:17 +000031; FUNC-LABEL: {{^}}fneg_fabs_free_f32:
Matt Arsenault4de32442014-08-02 02:26:51 +000032; R600-NOT: AND
33; R600: |PV.{{[XYZW]}}|
34; R600: -PV
Michel Danzer624b02a2014-02-04 07:12:38 +000035
Tom Stellard326d6ec2014-11-05 14:50:53 +000036; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
37; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]]
Matt Arsenault4de32442014-08-02 02:26:51 +000038define void @fneg_fabs_free_f32(float addrspace(1)* %out, i32 %in) {
39 %bc = bitcast i32 %in to float
40 %fabs = call float @llvm.fabs.f32(float %bc)
41 %fsub = fsub float -0.000000e+00, %fabs
42 store float %fsub, float addrspace(1)* %out
Michel Danzer624b02a2014-02-04 07:12:38 +000043 ret void
44}
45
Tom Stellard79243d92014-10-01 17:15:17 +000046; FUNC-LABEL: {{^}}fneg_fabs_fn_free_f32:
Matt Arsenault4de32442014-08-02 02:26:51 +000047; R600-NOT: AND
48; R600: |PV.{{[XYZW]}}|
49; R600: -PV
50
Tom Stellard326d6ec2014-11-05 14:50:53 +000051; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
52; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]]
Matt Arsenault4de32442014-08-02 02:26:51 +000053define void @fneg_fabs_fn_free_f32(float addrspace(1)* %out, i32 %in) {
54 %bc = bitcast i32 %in to float
55 %fabs = call float @fabs(float %bc)
56 %fsub = fsub float -0.000000e+00, %fabs
57 store float %fsub, float addrspace(1)* %out
Michel Danzer624b02a2014-02-04 07:12:38 +000058 ret void
59}
60
Tom Stellard79243d92014-10-01 17:15:17 +000061; FUNC-LABEL: {{^}}fneg_fabs_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000062; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
63; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]]
Matt Arsenaultfabf5452014-08-15 18:42:22 +000064define void @fneg_fabs_f32(float addrspace(1)* %out, float %in) {
65 %fabs = call float @llvm.fabs.f32(float %in)
66 %fsub = fsub float -0.000000e+00, %fabs
67 store float %fsub, float addrspace(1)* %out, align 4
68 ret void
69}
70
Tom Stellard79243d92014-10-01 17:15:17 +000071; FUNC-LABEL: {{^}}v_fneg_fabs_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000072; SI: v_or_b32_e32 v{{[0-9]+}}, 0x80000000, v{{[0-9]+}}
Matt Arsenaultfabf5452014-08-15 18:42:22 +000073define void @v_fneg_fabs_f32(float addrspace(1)* %out, float addrspace(1)* %in) {
74 %val = load float addrspace(1)* %in, align 4
75 %fabs = call float @llvm.fabs.f32(float %val)
76 %fsub = fsub float -0.000000e+00, %fabs
77 store float %fsub, float addrspace(1)* %out, align 4
78 ret void
79}
80
Tom Stellard79243d92014-10-01 17:15:17 +000081; FUNC-LABEL: {{^}}fneg_fabs_v2f32:
Matt Arsenault4de32442014-08-02 02:26:51 +000082; R600: |{{(PV|T[0-9])\.[XYZW]}}|
83; R600: -PV
84; R600: |{{(PV|T[0-9])\.[XYZW]}}|
85; R600: -PV
86
Matt Arsenaultfabf5452014-08-15 18:42:22 +000087; FIXME: SGPR should be used directly for first src operand.
Tom Stellard326d6ec2014-11-05 14:50:53 +000088; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
Matt Arsenaultfabf5452014-08-15 18:42:22 +000089; SI-NOT: 0x80000000
Tom Stellard326d6ec2014-11-05 14:50:53 +000090; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
91; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
Matt Arsenault4de32442014-08-02 02:26:51 +000092define void @fneg_fabs_v2f32(<2 x float> addrspace(1)* %out, <2 x float> %in) {
93 %fabs = call <2 x float> @llvm.fabs.v2f32(<2 x float> %in)
94 %fsub = fsub <2 x float> <float -0.000000e+00, float -0.000000e+00>, %fabs
95 store <2 x float> %fsub, <2 x float> addrspace(1)* %out
Michel Danzer624b02a2014-02-04 07:12:38 +000096 ret void
97}
98
Matt Arsenaultfabf5452014-08-15 18:42:22 +000099; FIXME: SGPR should be used directly for first src operand.
Tom Stellard79243d92014-10-01 17:15:17 +0000100; FUNC-LABEL: {{^}}fneg_fabs_v4f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +0000101; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000102; SI-NOT: 0x80000000
Tom Stellard326d6ec2014-11-05 14:50:53 +0000103; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
104; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
105; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
106; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]]
Matt Arsenault4de32442014-08-02 02:26:51 +0000107define void @fneg_fabs_v4f32(<4 x float> addrspace(1)* %out, <4 x float> %in) {
108 %fabs = call <4 x float> @llvm.fabs.v4f32(<4 x float> %in)
109 %fsub = fsub <4 x float> <float -0.000000e+00, float -0.000000e+00, float -0.000000e+00, float -0.000000e+00>, %fabs
110 store <4 x float> %fsub, <4 x float> addrspace(1)* %out
111 ret void
112}
113
114declare float @fabs(float) readnone
115declare float @llvm.fabs.f32(float) readnone
116declare <2 x float> @llvm.fabs.v2f32(<2 x float>) readnone
117declare <4 x float> @llvm.fabs.v4f32(<4 x float>) readnone