Matt Arsenault | 4de3244 | 2014-08-02 02:26:51 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s |
| 2 | ; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s |
| 3 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 4 | ; FUNC-LABEL: {{^}}fneg_fabs_fadd_f32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 5 | ; SI-NOT: and |
| 6 | ; SI: v_sub_f32_e64 {{v[0-9]+}}, {{s[0-9]+}}, |{{v[0-9]+}}| |
Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 7 | define void @fneg_fabs_fadd_f32(float addrspace(1)* %out, float %x, float %y) { |
| 8 | %fabs = call float @llvm.fabs.f32(float %x) |
| 9 | %fsub = fsub float -0.000000e+00, %fabs |
| 10 | %fadd = fadd float %y, %fsub |
| 11 | store float %fadd, float addrspace(1)* %out, align 4 |
| 12 | ret void |
| 13 | } |
| 14 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 15 | ; FUNC-LABEL: {{^}}fneg_fabs_fmul_f32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 16 | ; SI-NOT: and |
| 17 | ; SI: v_mul_f32_e64 {{v[0-9]+}}, {{s[0-9]+}}, -|{{v[0-9]+}}| |
| 18 | ; SI-NOT: and |
Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 19 | define void @fneg_fabs_fmul_f32(float addrspace(1)* %out, float %x, float %y) { |
| 20 | %fabs = call float @llvm.fabs.f32(float %x) |
| 21 | %fsub = fsub float -0.000000e+00, %fabs |
| 22 | %fmul = fmul float %y, %fsub |
| 23 | store float %fmul, float addrspace(1)* %out, align 4 |
| 24 | ret void |
| 25 | } |
Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 26 | |
| 27 | ; DAGCombiner will transform: |
| 28 | ; (fabs (f32 bitcast (i32 a))) => (f32 bitcast (and (i32 a), 0x7FFFFFFF)) |
| 29 | ; unless isFabsFree returns true |
| 30 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 31 | ; FUNC-LABEL: {{^}}fneg_fabs_free_f32: |
Matt Arsenault | 4de3244 | 2014-08-02 02:26:51 +0000 | [diff] [blame] | 32 | ; R600-NOT: AND |
| 33 | ; R600: |PV.{{[XYZW]}}| |
| 34 | ; R600: -PV |
Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 35 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 36 | ; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000 |
| 37 | ; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]] |
Matt Arsenault | 4de3244 | 2014-08-02 02:26:51 +0000 | [diff] [blame] | 38 | define void @fneg_fabs_free_f32(float addrspace(1)* %out, i32 %in) { |
| 39 | %bc = bitcast i32 %in to float |
| 40 | %fabs = call float @llvm.fabs.f32(float %bc) |
| 41 | %fsub = fsub float -0.000000e+00, %fabs |
| 42 | store float %fsub, float addrspace(1)* %out |
Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 43 | ret void |
| 44 | } |
| 45 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 46 | ; FUNC-LABEL: {{^}}fneg_fabs_fn_free_f32: |
Matt Arsenault | 4de3244 | 2014-08-02 02:26:51 +0000 | [diff] [blame] | 47 | ; R600-NOT: AND |
| 48 | ; R600: |PV.{{[XYZW]}}| |
| 49 | ; R600: -PV |
| 50 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 51 | ; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000 |
| 52 | ; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]] |
Matt Arsenault | 4de3244 | 2014-08-02 02:26:51 +0000 | [diff] [blame] | 53 | define void @fneg_fabs_fn_free_f32(float addrspace(1)* %out, i32 %in) { |
| 54 | %bc = bitcast i32 %in to float |
| 55 | %fabs = call float @fabs(float %bc) |
| 56 | %fsub = fsub float -0.000000e+00, %fabs |
| 57 | store float %fsub, float addrspace(1)* %out |
Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 58 | ret void |
| 59 | } |
| 60 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 61 | ; FUNC-LABEL: {{^}}fneg_fabs_f32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 62 | ; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000 |
| 63 | ; SI: v_or_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}, [[IMMREG]] |
Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 64 | define void @fneg_fabs_f32(float addrspace(1)* %out, float %in) { |
| 65 | %fabs = call float @llvm.fabs.f32(float %in) |
| 66 | %fsub = fsub float -0.000000e+00, %fabs |
| 67 | store float %fsub, float addrspace(1)* %out, align 4 |
| 68 | ret void |
| 69 | } |
| 70 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 71 | ; FUNC-LABEL: {{^}}v_fneg_fabs_f32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 72 | ; SI: v_or_b32_e32 v{{[0-9]+}}, 0x80000000, v{{[0-9]+}} |
Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 73 | define void @v_fneg_fabs_f32(float addrspace(1)* %out, float addrspace(1)* %in) { |
| 74 | %val = load float addrspace(1)* %in, align 4 |
| 75 | %fabs = call float @llvm.fabs.f32(float %val) |
| 76 | %fsub = fsub float -0.000000e+00, %fabs |
| 77 | store float %fsub, float addrspace(1)* %out, align 4 |
| 78 | ret void |
| 79 | } |
| 80 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 81 | ; FUNC-LABEL: {{^}}fneg_fabs_v2f32: |
Matt Arsenault | 4de3244 | 2014-08-02 02:26:51 +0000 | [diff] [blame] | 82 | ; R600: |{{(PV|T[0-9])\.[XYZW]}}| |
| 83 | ; R600: -PV |
| 84 | ; R600: |{{(PV|T[0-9])\.[XYZW]}}| |
| 85 | ; R600: -PV |
| 86 | |
Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 87 | ; FIXME: SGPR should be used directly for first src operand. |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 88 | ; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000 |
Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 89 | ; SI-NOT: 0x80000000 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 90 | ; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]] |
| 91 | ; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]] |
Matt Arsenault | 4de3244 | 2014-08-02 02:26:51 +0000 | [diff] [blame] | 92 | define void @fneg_fabs_v2f32(<2 x float> addrspace(1)* %out, <2 x float> %in) { |
| 93 | %fabs = call <2 x float> @llvm.fabs.v2f32(<2 x float> %in) |
| 94 | %fsub = fsub <2 x float> <float -0.000000e+00, float -0.000000e+00>, %fabs |
| 95 | store <2 x float> %fsub, <2 x float> addrspace(1)* %out |
Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 96 | ret void |
| 97 | } |
| 98 | |
Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 99 | ; FIXME: SGPR should be used directly for first src operand. |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 100 | ; FUNC-LABEL: {{^}}fneg_fabs_v4f32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 101 | ; SI: v_mov_b32_e32 [[IMMREG:v[0-9]+]], 0x80000000 |
Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 102 | ; SI-NOT: 0x80000000 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame^] | 103 | ; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]] |
| 104 | ; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]] |
| 105 | ; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]] |
| 106 | ; SI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[IMMREG]] |
Matt Arsenault | 4de3244 | 2014-08-02 02:26:51 +0000 | [diff] [blame] | 107 | define void @fneg_fabs_v4f32(<4 x float> addrspace(1)* %out, <4 x float> %in) { |
| 108 | %fabs = call <4 x float> @llvm.fabs.v4f32(<4 x float> %in) |
| 109 | %fsub = fsub <4 x float> <float -0.000000e+00, float -0.000000e+00, float -0.000000e+00, float -0.000000e+00>, %fabs |
| 110 | store <4 x float> %fsub, <4 x float> addrspace(1)* %out |
| 111 | ret void |
| 112 | } |
| 113 | |
| 114 | declare float @fabs(float) readnone |
| 115 | declare float @llvm.fabs.f32(float) readnone |
| 116 | declare <2 x float> @llvm.fabs.v2f32(<2 x float>) readnone |
| 117 | declare <4 x float> @llvm.fabs.v4f32(<4 x float>) readnone |