Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1 | //===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #define DEBUG_TYPE "t2-reduce-size" |
| 11 | #include "ARM.h" |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 12 | #include "ARMAddressingModes.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" |
| 14 | #include "ARMBaseInstrInfo.h" |
| 15 | #include "Thumb2InstrInfo.h" |
| 16 | #include "llvm/CodeGen/MachineInstr.h" |
| 17 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 18 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 19 | #include "llvm/Support/CommandLine.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 20 | #include "llvm/Support/Debug.h" |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 21 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 22 | #include "llvm/ADT/DenseMap.h" |
| 23 | #include "llvm/ADT/Statistic.h" |
| 24 | using namespace llvm; |
| 25 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 26 | STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones"); |
| 27 | STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones"); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 28 | STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones"); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 29 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 30 | static cl::opt<int> ReduceLimit("t2-reduce-limit", |
| 31 | cl::init(-1), cl::Hidden); |
| 32 | static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2", |
| 33 | cl::init(-1), cl::Hidden); |
| 34 | static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3", |
| 35 | cl::init(-1), cl::Hidden); |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 36 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 37 | namespace { |
| 38 | /// ReduceTable - A static table with information on mapping from wide |
| 39 | /// opcodes to narrow |
| 40 | struct ReduceEntry { |
| 41 | unsigned WideOpc; // Wide opcode |
| 42 | unsigned NarrowOpc1; // Narrow opcode to transform to |
| 43 | unsigned NarrowOpc2; // Narrow opcode when it's two-address |
| 44 | uint8_t Imm1Limit; // Limit of immediate field (bits) |
| 45 | uint8_t Imm2Limit; // Limit of immediate field when it's two-address |
| 46 | unsigned LowRegs1 : 1; // Only possible if low-registers are used |
| 47 | unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 48 | unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa. |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 49 | // 1 - No cc field. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 50 | // 2 - Always set CPSR. |
Evan Cheng | aee7e49 | 2009-08-12 18:35:50 +0000 | [diff] [blame] | 51 | unsigned PredCC2 : 2; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 52 | unsigned Special : 1; // Needs to be dealt with specially |
| 53 | }; |
| 54 | |
| 55 | static const ReduceEntry ReduceTable[] = { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 56 | // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, S |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 57 | { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 58 | { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0 }, |
| 59 | { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0 }, |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 60 | // Note: immediate scale is 4. |
Bob Wilson | ed854ba | 2010-12-04 04:40:19 +0000 | [diff] [blame] | 61 | { ARM::t2ADDrSPi,ARM::tADDrSPi,0, 8, 0, 1, 0, 1,0, 1 }, |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 62 | { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 1 }, |
| 63 | { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 1 }, |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 64 | { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 65 | { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 0 }, |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 66 | { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 0 }, |
| 67 | { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 0 }, |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 68 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 69 | //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0 }, |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 70 | { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0 }, |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame^] | 71 | { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 1 }, |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 72 | { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | db73d68 | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 73 | // FIXME: adr.n immediate offset must be multiple of 4. |
| 74 | //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 75 | { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 0 }, |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 76 | { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 77 | { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 0 }, |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 78 | { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 79 | { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0 }, |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 80 | { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 81 | // FIXME: Do we need the 16-bit 'S' variant? |
| 82 | { ARM::t2MOVr,ARM::tMOVgpr2gpr,0, 0, 0, 0, 0, 1,0, 0 }, |
Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 83 | { ARM::t2MOVCCr,0, ARM::tMOVCCr, 0, 0, 0, 0, 0,1, 0 }, |
Jim Grosbach | f7279bd | 2010-02-09 19:51:37 +0000 | [diff] [blame] | 84 | { ARM::t2MOVCCi,0, ARM::tMOVCCi, 0, 8, 0, 1, 0,1, 0 }, |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 85 | { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 86 | { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0 }, |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 87 | { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | 8a640ae | 2009-08-10 07:58:45 +0000 | [diff] [blame] | 88 | { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0 }, |
| 89 | { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0 }, |
| 90 | { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0 }, |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 91 | { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 92 | { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 1 }, |
| 93 | { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 1 }, |
| 94 | { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 95 | { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0 }, |
| 96 | { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0 }, |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 97 | { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0 }, |
| 98 | { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 99 | { ARM::t2SXTBr, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0 }, |
| 100 | { ARM::t2SXTHr, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0 }, |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 101 | { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 102 | { ARM::t2UXTBr, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 103 | { ARM::t2UXTHr, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0 }, |
| 104 | |
| 105 | // FIXME: Clean this up after splitting each Thumb load / store opcode |
| 106 | // into multiple ones. |
Jim Grosbach | bc6af0c | 2010-12-03 19:47:11 +0000 | [diff] [blame] | 107 | { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 1 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 108 | { ARM::t2LDRs, ARM::tLDR, 0, 0, 0, 1, 0, 0,0, 1 }, |
Jim Grosbach | bc6af0c | 2010-12-03 19:47:11 +0000 | [diff] [blame] | 109 | { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 1 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 110 | { ARM::t2LDRBs, ARM::tLDRB, 0, 0, 0, 1, 0, 0,0, 1 }, |
Jim Grosbach | bc6af0c | 2010-12-03 19:47:11 +0000 | [diff] [blame] | 111 | { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 1 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 112 | { ARM::t2LDRHs, ARM::tLDRH, 0, 0, 0, 1, 0, 0,0, 1 }, |
Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 113 | { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 1 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 114 | { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 1 }, |
Jim Grosbach | bc6af0c | 2010-12-03 19:47:11 +0000 | [diff] [blame] | 115 | { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 1 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 116 | { ARM::t2STRs, ARM::tSTR, 0, 0, 0, 1, 0, 0,0, 1 }, |
Jim Grosbach | bc6af0c | 2010-12-03 19:47:11 +0000 | [diff] [blame] | 117 | { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 1 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 118 | { ARM::t2STRBs, ARM::tSTRB, 0, 0, 0, 1, 0, 0,0, 1 }, |
Jim Grosbach | bc6af0c | 2010-12-03 19:47:11 +0000 | [diff] [blame] | 119 | { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 1 }, |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 120 | { ARM::t2STRHs, ARM::tSTRH, 0, 0, 0, 1, 0, 0,0, 1 }, |
| 121 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 122 | { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 1 }, |
| 123 | { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 1 }, |
| 124 | { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 1 }, |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 125 | // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent |
Jim Grosbach | 2a862cd | 2010-12-03 18:31:03 +0000 | [diff] [blame] | 126 | { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 1 }, |
| 127 | { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 1 }, |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 128 | }; |
| 129 | |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 130 | class Thumb2SizeReduce : public MachineFunctionPass { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 131 | public: |
| 132 | static char ID; |
| 133 | Thumb2SizeReduce(); |
| 134 | |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 135 | const Thumb2InstrInfo *TII; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 136 | |
| 137 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 138 | |
| 139 | virtual const char *getPassName() const { |
| 140 | return "Thumb2 instruction size reduction pass"; |
| 141 | } |
| 142 | |
| 143 | private: |
| 144 | /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable. |
| 145 | DenseMap<unsigned, unsigned> ReduceOpcodeMap; |
| 146 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 147 | bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 148 | bool is2Addr, ARMCC::CondCodes Pred, |
| 149 | bool LiveCPSR, bool &HasCC, bool &CCDead); |
| 150 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 151 | bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 152 | const ReduceEntry &Entry); |
| 153 | |
| 154 | bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
| 155 | const ReduceEntry &Entry, bool LiveCPSR); |
| 156 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 157 | /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address |
| 158 | /// instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 159 | bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 160 | const ReduceEntry &Entry, |
| 161 | bool LiveCPSR); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 162 | |
| 163 | /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit |
| 164 | /// non-two-address instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 165 | bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 166 | const ReduceEntry &Entry, |
| 167 | bool LiveCPSR); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 168 | |
| 169 | /// ReduceMBB - Reduce width of instructions in the specified basic block. |
| 170 | bool ReduceMBB(MachineBasicBlock &MBB); |
| 171 | }; |
| 172 | char Thumb2SizeReduce::ID = 0; |
| 173 | } |
| 174 | |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 175 | Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 176 | for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) { |
| 177 | unsigned FromOpc = ReduceTable[i].WideOpc; |
| 178 | if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second) |
| 179 | assert(false && "Duplicated entries?"); |
| 180 | } |
| 181 | } |
| 182 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 183 | static bool HasImplicitCPSRDef(const TargetInstrDesc &TID) { |
| 184 | for (const unsigned *Regs = TID.ImplicitDefs; *Regs; ++Regs) |
| 185 | if (*Regs == ARM::CPSR) |
| 186 | return true; |
| 187 | return false; |
| 188 | } |
| 189 | |
| 190 | bool |
| 191 | Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 192 | bool is2Addr, ARMCC::CondCodes Pred, |
| 193 | bool LiveCPSR, bool &HasCC, bool &CCDead) { |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 194 | if ((is2Addr && Entry.PredCC2 == 0) || |
| 195 | (!is2Addr && Entry.PredCC1 == 0)) { |
| 196 | if (Pred == ARMCC::AL) { |
| 197 | // Not predicated, must set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 198 | if (!HasCC) { |
| 199 | // Original instruction was not setting CPSR, but CPSR is not |
| 200 | // currently live anyway. It's ok to set it. The CPSR def is |
| 201 | // dead though. |
| 202 | if (!LiveCPSR) { |
| 203 | HasCC = true; |
| 204 | CCDead = true; |
| 205 | return true; |
| 206 | } |
| 207 | return false; |
| 208 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 209 | } else { |
| 210 | // Predicated, must not set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 211 | if (HasCC) |
| 212 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 213 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 214 | } else if ((is2Addr && Entry.PredCC2 == 2) || |
| 215 | (!is2Addr && Entry.PredCC1 == 2)) { |
| 216 | /// Old opcode has an optional def of CPSR. |
| 217 | if (HasCC) |
| 218 | return true; |
Jim Grosbach | bc7eeaf | 2010-09-14 20:35:46 +0000 | [diff] [blame] | 219 | // If old opcode does not implicitly define CPSR, then it's not ok since |
| 220 | // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 221 | if (!HasImplicitCPSRDef(MI->getDesc())) |
| 222 | return false; |
| 223 | HasCC = true; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 224 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 225 | // 16-bit instruction does not set CPSR. |
| 226 | if (HasCC) |
| 227 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 228 | } |
| 229 | |
| 230 | return true; |
| 231 | } |
| 232 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 233 | static bool VerifyLowRegs(MachineInstr *MI) { |
| 234 | unsigned Opc = MI->getOpcode(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 235 | bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA || |
| 236 | Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD || |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 237 | Opc == ARM::t2LDMDB_UPD || Opc == ARM::t2LDRi12); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 238 | bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD); |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 239 | bool isSPOk = isPCOk || isLROk || (Opc == ARM::t2ADDrSPi); |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 240 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 241 | const MachineOperand &MO = MI->getOperand(i); |
| 242 | if (!MO.isReg() || MO.isImplicit()) |
| 243 | continue; |
| 244 | unsigned Reg = MO.getReg(); |
| 245 | if (Reg == 0 || Reg == ARM::CPSR) |
| 246 | continue; |
| 247 | if (isPCOk && Reg == ARM::PC) |
| 248 | continue; |
| 249 | if (isLROk && Reg == ARM::LR) |
| 250 | continue; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 251 | if (Reg == ARM::SP) { |
| 252 | if (isSPOk) |
| 253 | continue; |
| 254 | if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12)) |
| 255 | // Special case for these ldr / str with sp as base register. |
| 256 | continue; |
| 257 | } |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 258 | if (!isARMLowRegister(Reg)) |
| 259 | return false; |
| 260 | } |
| 261 | return true; |
| 262 | } |
| 263 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 264 | bool |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 265 | Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 266 | const ReduceEntry &Entry) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 267 | if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt)) |
| 268 | return false; |
| 269 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 270 | unsigned Scale = 1; |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 271 | bool HasBaseReg = true; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 272 | bool HasImmOffset = false; |
| 273 | bool HasShift = false; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 274 | bool HasOffReg = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 275 | bool isLdStMul = false; |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 276 | bool InsertImmOffset = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 277 | unsigned Opc = Entry.NarrowOpc1; |
| 278 | unsigned OpNum = 3; // First 'rest' of operands. |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 279 | uint8_t ImmLimit = Entry.Imm1Limit; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 280 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 281 | switch (Entry.WideOpc) { |
| 282 | default: |
| 283 | llvm_unreachable("Unexpected Thumb2 load / store opcode!"); |
| 284 | case ARM::t2LDRi12: |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 285 | case ARM::t2STRi12: { |
| 286 | unsigned BaseReg = MI->getOperand(1).getReg(); |
| 287 | if (BaseReg == ARM::SP) { |
| 288 | Opc = Entry.NarrowOpc2; |
| 289 | ImmLimit = Entry.Imm2Limit; |
| 290 | HasOffReg = false; |
| 291 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 292 | Scale = 4; |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 293 | if (MI->getOperand(2).isImm()) |
| 294 | HasImmOffset = true; |
| 295 | else { |
| 296 | if (Entry.WideOpc == ARM::t2LDRi12) { |
| 297 | Opc = ARM::tLDRpci; |
| 298 | OpNum = 2; |
| 299 | } |
| 300 | HasImmOffset = false; |
| 301 | InsertImmOffset = false; |
| 302 | HasBaseReg = false; |
| 303 | HasOffReg = false; |
| 304 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 305 | break; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 306 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 307 | case ARM::t2LDRBi12: |
| 308 | case ARM::t2STRBi12: |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 309 | if (MI->getOperand(2).isImm()) |
| 310 | HasImmOffset = true; |
| 311 | else { |
| 312 | if (Entry.WideOpc == ARM::t2LDRBi12) { |
| 313 | Opc = ARM::tLDRpci; |
| 314 | OpNum = 2; |
| 315 | } |
| 316 | HasImmOffset = false; |
| 317 | InsertImmOffset = false; |
| 318 | HasBaseReg = false; |
| 319 | HasOffReg = false; |
| 320 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 321 | break; |
| 322 | case ARM::t2LDRHi12: |
| 323 | case ARM::t2STRHi12: |
| 324 | Scale = 2; |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 325 | if (MI->getOperand(2).isImm()) |
| 326 | HasImmOffset = true; |
| 327 | else { |
| 328 | if (Entry.WideOpc == ARM::t2LDRHi12) { |
| 329 | Opc = ARM::tLDRpci; |
| 330 | OpNum = 2; |
| 331 | } |
| 332 | HasImmOffset = false; |
| 333 | InsertImmOffset = false; |
| 334 | HasBaseReg = false; |
| 335 | HasOffReg = false; |
| 336 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 337 | break; |
| 338 | case ARM::t2LDRs: |
| 339 | case ARM::t2LDRBs: |
| 340 | case ARM::t2LDRHs: |
| 341 | case ARM::t2LDRSBs: |
| 342 | case ARM::t2LDRSHs: |
| 343 | case ARM::t2STRs: |
| 344 | case ARM::t2STRBs: |
| 345 | case ARM::t2STRHs: |
| 346 | HasShift = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 347 | OpNum = 4; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 348 | break; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 349 | case ARM::t2LDMIA: |
| 350 | case ARM::t2LDMDB: { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 351 | unsigned BaseReg = MI->getOperand(0).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 352 | if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 353 | return false; |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 354 | // For the non-writeback version (this one), the base register must be |
| 355 | // one of the registers being loaded. |
| 356 | bool isOK = false; |
| 357 | for (unsigned i = 4; i < MI->getNumOperands(); ++i) { |
| 358 | if (MI->getOperand(i).getReg() == BaseReg) { |
| 359 | isOK = true; |
| 360 | break; |
| 361 | } |
| 362 | } |
| 363 | if (!isOK) |
| 364 | return false; |
| 365 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 366 | OpNum = 0; |
| 367 | isLdStMul = true; |
| 368 | break; |
| 369 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 370 | case ARM::t2LDMIA_RET: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 371 | unsigned BaseReg = MI->getOperand(1).getReg(); |
| 372 | if (BaseReg != ARM::SP) |
| 373 | return false; |
| 374 | Opc = Entry.NarrowOpc2; // tPOP_RET |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 375 | OpNum = 2; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 376 | isLdStMul = true; |
| 377 | break; |
| 378 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 379 | case ARM::t2LDMIA_UPD: |
| 380 | case ARM::t2LDMDB_UPD: |
| 381 | case ARM::t2STMIA_UPD: |
| 382 | case ARM::t2STMDB_UPD: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 383 | OpNum = 0; |
| 384 | unsigned BaseReg = MI->getOperand(1).getReg(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 385 | if (BaseReg == ARM::SP && |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 386 | (Entry.WideOpc == ARM::t2LDMIA_UPD || |
| 387 | Entry.WideOpc == ARM::t2STMDB_UPD)) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 388 | Opc = Entry.NarrowOpc2; // tPOP or tPUSH |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 389 | OpNum = 2; |
| 390 | } else if (!isARMLowRegister(BaseReg) || |
| 391 | (Entry.WideOpc != ARM::t2LDMIA_UPD && |
| 392 | Entry.WideOpc != ARM::t2STMIA_UPD)) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 393 | return false; |
| 394 | } |
| 395 | isLdStMul = true; |
| 396 | break; |
| 397 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 398 | } |
| 399 | |
| 400 | unsigned OffsetReg = 0; |
| 401 | bool OffsetKill = false; |
| 402 | if (HasShift) { |
| 403 | OffsetReg = MI->getOperand(2).getReg(); |
| 404 | OffsetKill = MI->getOperand(2).isKill(); |
| 405 | if (MI->getOperand(3).getImm()) |
| 406 | // Thumb1 addressing mode doesn't support shift. |
| 407 | return false; |
| 408 | } |
| 409 | |
| 410 | unsigned OffsetImm = 0; |
| 411 | if (HasImmOffset) { |
| 412 | OffsetImm = MI->getOperand(2).getImm(); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 413 | unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 414 | if ((OffsetImm & (Scale-1)) || OffsetImm > MaxOffset) |
| 415 | // Make sure the immediate field fits. |
| 416 | return false; |
| 417 | } |
| 418 | |
| 419 | // Add the 16-bit load / store instruction. |
| 420 | // FIXME: Thumb1 addressing mode encode both immediate and register offset. |
| 421 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 422 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, TII->get(Opc)); |
| 423 | if (!isLdStMul) { |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 424 | MIB.addOperand(MI->getOperand(0)); |
| 425 | if (HasBaseReg) MIB.addOperand(MI->getOperand(1)); |
| 426 | if (InsertImmOffset && Opc != ARM::tLDRSB && Opc != ARM::tLDRSH) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 427 | // tLDRSB and tLDRSH do not have an immediate offset field. On the other |
| 428 | // hand, it must have an offset register. |
| 429 | // FIXME: Remove this special case. |
| 430 | MIB.addImm(OffsetImm/Scale); |
| 431 | } |
| 432 | assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!"); |
| 433 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 434 | if (HasOffReg) |
| 435 | MIB.addReg(OffsetReg, getKillRegState(OffsetKill)); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 436 | } |
Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 437 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 438 | // Transfer the rest of operands. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 439 | for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum) |
| 440 | MIB.addOperand(MI->getOperand(OpNum)); |
| 441 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 442 | // Transfer memoperands. |
| 443 | (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
| 444 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 445 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 446 | |
| 447 | MBB.erase(MI); |
| 448 | ++NumLdSts; |
| 449 | return true; |
| 450 | } |
| 451 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 452 | bool |
| 453 | Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
| 454 | const ReduceEntry &Entry, |
| 455 | bool LiveCPSR) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 456 | if (Entry.LowRegs1 && !VerifyLowRegs(MI)) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 457 | return false; |
| 458 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 459 | const TargetInstrDesc &TID = MI->getDesc(); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 460 | if (TID.mayLoad() || TID.mayStore()) |
| 461 | return ReduceLoadStore(MBB, MI, Entry); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 462 | |
| 463 | unsigned Opc = MI->getOpcode(); |
| 464 | switch (Opc) { |
| 465 | default: break; |
| 466 | case ARM::t2ADDSri: |
| 467 | case ARM::t2ADDSrr: { |
| 468 | unsigned PredReg = 0; |
| 469 | if (getInstrPredicate(MI, PredReg) == ARMCC::AL) { |
| 470 | switch (Opc) { |
| 471 | default: break; |
| 472 | case ARM::t2ADDSri: { |
| 473 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR)) |
| 474 | return true; |
| 475 | // fallthrough |
| 476 | } |
| 477 | case ARM::t2ADDSrr: |
| 478 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR); |
| 479 | } |
| 480 | } |
| 481 | break; |
| 482 | } |
| 483 | case ARM::t2RSBri: |
| 484 | case ARM::t2RSBSri: |
| 485 | if (MI->getOperand(2).getImm() == 0) |
| 486 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR); |
| 487 | break; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 488 | case ARM::t2MOVi16: |
| 489 | // Can convert only 'pure' immediate operands, not immediates obtained as |
| 490 | // globals' addresses. |
| 491 | if (MI->getOperand(1).isImm()) |
| 492 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR); |
| 493 | break; |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame^] | 494 | case ARM::t2CMPrr: { |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 495 | // Try to reduce to the lo-reg only version first. Why there are two |
| 496 | // versions of the instruction is a mystery. |
| 497 | // It would be nice to just have two entries in the master table that |
| 498 | // are prioritized, but the table assumes a unique entry for each |
| 499 | // source insn opcode. So for now, we hack a local entry record to use. |
| 500 | static const ReduceEntry NarrowEntry = |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame^] | 501 | { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 1 }; |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 502 | if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR)) |
| 503 | return true; |
| 504 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR); |
| 505 | } |
Bob Wilson | ed854ba | 2010-12-04 04:40:19 +0000 | [diff] [blame] | 506 | case ARM::t2ADDrSPi: { |
| 507 | static const ReduceEntry NarrowEntry = |
| 508 | { ARM::t2ADDrSPi,ARM::tADDspi, 0, 7, 0, 1, 0, 1, 0, 1 }; |
| 509 | if (MI->getOperand(0).getReg() == ARM::SP) |
| 510 | return ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR); |
| 511 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR); |
| 512 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 513 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 514 | return false; |
| 515 | } |
| 516 | |
| 517 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 518 | Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 519 | const ReduceEntry &Entry, |
| 520 | bool LiveCPSR) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 521 | |
| 522 | if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr)) |
| 523 | return false; |
| 524 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 525 | unsigned Reg0 = MI->getOperand(0).getReg(); |
| 526 | unsigned Reg1 = MI->getOperand(1).getReg(); |
Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 527 | if (Reg0 != Reg1) { |
| 528 | // Try to commute the operands to make it a 2-address instruction. |
| 529 | unsigned CommOpIdx1, CommOpIdx2; |
| 530 | if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) || |
| 531 | CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0) |
| 532 | return false; |
| 533 | MachineInstr *CommutedMI = TII->commuteInstruction(MI); |
| 534 | if (!CommutedMI) |
| 535 | return false; |
| 536 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 537 | if (Entry.LowRegs2 && !isARMLowRegister(Reg0)) |
| 538 | return false; |
| 539 | if (Entry.Imm2Limit) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 540 | unsigned Imm = MI->getOperand(2).getImm(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 541 | unsigned Limit = (1 << Entry.Imm2Limit) - 1; |
| 542 | if (Imm > Limit) |
| 543 | return false; |
| 544 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 545 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 546 | if (Entry.LowRegs2 && !isARMLowRegister(Reg2)) |
| 547 | return false; |
| 548 | } |
| 549 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 550 | // Check if it's possible / necessary to transfer the predicate. |
| 551 | const TargetInstrDesc &NewTID = TII->get(Entry.NarrowOpc2); |
| 552 | unsigned PredReg = 0; |
| 553 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 554 | bool SkipPred = false; |
| 555 | if (Pred != ARMCC::AL) { |
| 556 | if (!NewTID.isPredicable()) |
| 557 | // Can't transfer predicate, fail. |
| 558 | return false; |
| 559 | } else { |
| 560 | SkipPred = !NewTID.isPredicable(); |
| 561 | } |
| 562 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 563 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 564 | bool CCDead = false; |
Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 565 | const TargetInstrDesc &TID = MI->getDesc(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 566 | if (TID.hasOptionalDef()) { |
| 567 | unsigned NumOps = TID.getNumOperands(); |
| 568 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 569 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 570 | CCDead = true; |
| 571 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 572 | if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 573 | return false; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 574 | |
| 575 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 576 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 577 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewTID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 578 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 579 | if (NewTID.hasOptionalDef()) { |
| 580 | if (HasCC) |
| 581 | AddDefaultT1CC(MIB, CCDead); |
| 582 | else |
| 583 | AddNoT1CC(MIB); |
| 584 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 585 | |
| 586 | // Transfer the rest of operands. |
| 587 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 588 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
| 589 | if (i < NumOps && TID.OpInfo[i].isOptionalDef()) |
| 590 | continue; |
| 591 | if (SkipPred && TID.OpInfo[i].isPredicate()) |
| 592 | continue; |
| 593 | MIB.addOperand(MI->getOperand(i)); |
| 594 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 595 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 596 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 597 | |
| 598 | MBB.erase(MI); |
| 599 | ++Num2Addrs; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 600 | return true; |
| 601 | } |
| 602 | |
| 603 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 604 | Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 605 | const ReduceEntry &Entry, |
| 606 | bool LiveCPSR) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 607 | if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit)) |
| 608 | return false; |
| 609 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 610 | unsigned Limit = ~0U; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 611 | unsigned Scale = (Entry.WideOpc == ARM::t2ADDrSPi) ? 4 : 1; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 612 | if (Entry.Imm1Limit) |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 613 | Limit = ((1 << Entry.Imm1Limit) - 1) * Scale; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 614 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 615 | const TargetInstrDesc &TID = MI->getDesc(); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 616 | for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) { |
| 617 | if (TID.OpInfo[i].isPredicate()) |
| 618 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 619 | const MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 620 | if (MO.isReg()) { |
| 621 | unsigned Reg = MO.getReg(); |
| 622 | if (!Reg || Reg == ARM::CPSR) |
| 623 | continue; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 624 | if (Entry.WideOpc == ARM::t2ADDrSPi && Reg == ARM::SP) |
| 625 | continue; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 626 | if (Entry.LowRegs1 && !isARMLowRegister(Reg)) |
| 627 | return false; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 628 | } else if (MO.isImm() && |
| 629 | !TID.OpInfo[i].isPredicate()) { |
Evan Cheng | cf61d68 | 2009-09-09 06:05:16 +0000 | [diff] [blame] | 630 | if (((unsigned)MO.getImm()) > Limit || (MO.getImm() & (Scale-1)) != 0) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 631 | return false; |
| 632 | } |
| 633 | } |
| 634 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 635 | // Check if it's possible / necessary to transfer the predicate. |
| 636 | const TargetInstrDesc &NewTID = TII->get(Entry.NarrowOpc1); |
| 637 | unsigned PredReg = 0; |
| 638 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 639 | bool SkipPred = false; |
| 640 | if (Pred != ARMCC::AL) { |
| 641 | if (!NewTID.isPredicable()) |
| 642 | // Can't transfer predicate, fail. |
| 643 | return false; |
| 644 | } else { |
| 645 | SkipPred = !NewTID.isPredicable(); |
| 646 | } |
| 647 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 648 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 649 | bool CCDead = false; |
| 650 | if (TID.hasOptionalDef()) { |
| 651 | unsigned NumOps = TID.getNumOperands(); |
| 652 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 653 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 654 | CCDead = true; |
| 655 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 656 | if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 657 | return false; |
| 658 | |
| 659 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 660 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 661 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewTID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 662 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 663 | if (NewTID.hasOptionalDef()) { |
| 664 | if (HasCC) |
| 665 | AddDefaultT1CC(MIB, CCDead); |
| 666 | else |
| 667 | AddNoT1CC(MIB); |
| 668 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 669 | |
| 670 | // Transfer the rest of operands. |
| 671 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 672 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
| 673 | if (i < NumOps && TID.OpInfo[i].isOptionalDef()) |
| 674 | continue; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 675 | if ((TID.getOpcode() == ARM::t2RSBSri || |
| 676 | TID.getOpcode() == ARM::t2RSBri) && i == 2) |
| 677 | // Skip the zero immediate operand, it's now implicit. |
| 678 | continue; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 679 | bool isPred = (i < NumOps && TID.OpInfo[i].isPredicate()); |
| 680 | if (SkipPred && isPred) |
| 681 | continue; |
| 682 | const MachineOperand &MO = MI->getOperand(i); |
| 683 | if (Scale > 1 && !isPred && MO.isImm()) |
| 684 | MIB.addImm(MO.getImm() / Scale); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 685 | else { |
| 686 | if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR) |
| 687 | // Skip implicit def of CPSR. Either it's modeled as an optional |
| 688 | // def now or it's already an implicit def on the new instruction. |
| 689 | continue; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 690 | MIB.addOperand(MO); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 691 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 692 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 693 | if (!TID.isPredicable() && NewTID.isPredicable()) |
| 694 | AddDefaultPred(MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 695 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 696 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 697 | |
| 698 | MBB.erase(MI); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 699 | ++NumNarrows; |
| 700 | return true; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 701 | } |
| 702 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 703 | static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 704 | bool HasDef = false; |
| 705 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 706 | const MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 707 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 708 | continue; |
| 709 | if (MO.getReg() != ARM::CPSR) |
| 710 | continue; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 711 | if (!MO.isDead()) |
| 712 | HasDef = true; |
| 713 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 714 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 715 | return HasDef || LiveCPSR; |
| 716 | } |
| 717 | |
| 718 | static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) { |
| 719 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 720 | const MachineOperand &MO = MI.getOperand(i); |
| 721 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 722 | continue; |
| 723 | if (MO.getReg() != ARM::CPSR) |
| 724 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 725 | assert(LiveCPSR && "CPSR liveness tracking is wrong!"); |
| 726 | if (MO.isKill()) { |
| 727 | LiveCPSR = false; |
| 728 | break; |
| 729 | } |
| 730 | } |
| 731 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 732 | return LiveCPSR; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 733 | } |
| 734 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 735 | bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) { |
| 736 | bool Modified = false; |
| 737 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 738 | // Yes, CPSR could be livein. |
Dan Gohman | a1cf9fe | 2010-04-13 16:53:51 +0000 | [diff] [blame] | 739 | bool LiveCPSR = MBB.isLiveIn(ARM::CPSR); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 740 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 741 | MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end(); |
Evan Cheng | 5bb93ce | 2009-08-10 08:10:13 +0000 | [diff] [blame] | 742 | MachineBasicBlock::iterator NextMII; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 743 | for (; MII != E; MII = NextMII) { |
Chris Lattner | a48f44d | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 744 | NextMII = llvm::next(MII); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 745 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 746 | MachineInstr *MI = &*MII; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 747 | LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR); |
| 748 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 749 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 750 | DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 751 | if (OPI != ReduceOpcodeMap.end()) { |
| 752 | const ReduceEntry &Entry = ReduceTable[OPI->second]; |
| 753 | // Ignore "special" cases for now. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 754 | if (Entry.Special) { |
| 755 | if (ReduceSpecial(MBB, MI, Entry, LiveCPSR)) { |
| 756 | Modified = true; |
| 757 | MachineBasicBlock::iterator I = prior(NextMII); |
| 758 | MI = &*I; |
| 759 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 760 | goto ProcessNext; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 761 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 762 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 763 | // Try to transform to a 16-bit two-address instruction. |
| 764 | if (Entry.NarrowOpc2 && ReduceTo2Addr(MBB, MI, Entry, LiveCPSR)) { |
| 765 | Modified = true; |
| 766 | MachineBasicBlock::iterator I = prior(NextMII); |
| 767 | MI = &*I; |
| 768 | goto ProcessNext; |
| 769 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 770 | |
Jim Grosbach | 57c6fd4 | 2010-06-08 20:06:55 +0000 | [diff] [blame] | 771 | // Try to transform to a 16-bit non-two-address instruction. |
Benjamin Kramer | 2c64130 | 2009-08-16 11:56:42 +0000 | [diff] [blame] | 772 | if (Entry.NarrowOpc1 && ReduceToNarrow(MBB, MI, Entry, LiveCPSR)) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 773 | Modified = true; |
Benjamin Kramer | 2c64130 | 2009-08-16 11:56:42 +0000 | [diff] [blame] | 774 | MachineBasicBlock::iterator I = prior(NextMII); |
| 775 | MI = &*I; |
| 776 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 777 | } |
| 778 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 779 | ProcessNext: |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 780 | LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 781 | } |
| 782 | |
| 783 | return Modified; |
| 784 | } |
| 785 | |
| 786 | bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) { |
| 787 | const TargetMachine &TM = MF.getTarget(); |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 788 | TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo()); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 789 | |
| 790 | bool Modified = false; |
| 791 | for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) |
| 792 | Modified |= ReduceMBB(*I); |
| 793 | return Modified; |
| 794 | } |
| 795 | |
| 796 | /// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size |
| 797 | /// reduction pass. |
| 798 | FunctionPass *llvm::createThumb2SizeReductionPass() { |
| 799 | return new Thumb2SizeReduce(); |
| 800 | } |