blob: 82ab9fa9f26e1e43850338052804d0fd7e9fa275 [file] [log] [blame]
Zoran Jovanovic2e386d32015-10-12 16:07:25 +00001//===- MicroMipsDSPInstrInfo.td - Micromips DSP instructions -*- tablegen *-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes MicroMips DSP instructions.
11//
12//===----------------------------------------------------------------------===//
13
14// Instruction encoding.
Zlatko Buljan52920832015-10-19 07:16:26 +000015class ADDQ_PH_MM_ENC : POOL32A_3R_FMT<"addq.ph", 0b00000001101>;
16class ADDQ_S_PH_MM_ENC : POOL32A_3R_FMT<"addq_s.ph", 0b10000001101>;
17class ADDQ_S_W_MM_ENC : POOL32A_3RB0_FMT<"addq_s.w", 0b1100000101>;
18class ADDQH_PH_MMR2_ENC : POOL32A_3R_FMT<"addqh.ph", 0b00001001101>;
19class ADDQH_R_PH_MMR2_ENC : POOL32A_3R_FMT<"addqh_r.ph", 0b10001001101>;
20class ADDQH_W_MMR2_ENC: POOL32A_3R_FMT<"addqh.w", 0b00010001101>;
21class ADDQH_R_W_MMR2_ENC : POOL32A_3R_FMT<"addqh_r.w", 0b10010001101>;
22class ADDU_PH_MMR2_ENC : POOL32A_3R_FMT<"addu.ph", 0b00100001101>;
23class ADDU_S_PH_MMR2_ENC : POOL32A_3R_FMT<"addu_s.ph", 0b10100001101>;
Zlatko Buljan54b1eb42015-10-15 08:59:45 +000024class ADDU_QB_MM_ENC : POOL32A_3R_FMT<"addu.qb", 0b00011001101>;
Zlatko Buljan52920832015-10-19 07:16:26 +000025class ADDU_S_QB_MM_ENC : POOL32A_3R_FMT<"addu_s.qb", 0b10011001101>;
26class ADDUH_QB_MMR2_ENC : POOL32A_3R_FMT<"adduh.qb", 0b00101001101>;
27class ADDUH_R_QB_MMR2_ENC : POOL32A_3R_FMT<"adduh_r.qb", 0b10101001101>;
28class ADDSC_MM_ENC : POOL32A_3RB0_FMT<"addsc", 0b1110000101>;
29class ADDWC_MM_ENC : POOL32A_3RB0_FMT<"addwc", 0b1111000101>;
Zlatko Buljan2cf61022015-10-23 06:39:29 +000030class DPA_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpa.w.ph", 0b00000010>;
31class DPAQ_S_W_PH_MM_ENC : POOL32A_2RAC_FMT<"dpaq_s.w.ph", 0b00001010>;
32class DPAQ_SA_L_W_MM_ENC : POOL32A_2RAC_FMT<"dpaq_sa.l.w", 0b01001010>;
33class DPAQX_S_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpaqx_s.w.ph", 0b10001010>;
34class DPAQX_SA_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpaqx_sa.w.ph", 0b11001010>;
35class DPAU_H_QBL_MM_ENC : POOL32A_2RAC_FMT<"dpau.h.qbl", 0b10000010>;
36class DPAU_H_QBR_MM_ENC : POOL32A_2RAC_FMT<"dpau.h.qbr", 0b11000010>;
37class DPAX_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpax.w.ph", 0b01000010>;
Zlatko Buljand0a7d6e2015-10-19 06:34:44 +000038class ABSQ_S_PH_MM_ENC : POOL32A_2R_FMT<"absq_s.ph", 0b0001000100>;
39class ABSQ_S_W_MM_ENC : POOL32A_2R_FMT<"absq_s.w", 0b0010000100>;
40class ABSQ_S_QB_MMR2_ENC : POOL32A_2R_FMT<"absq_s.qb", 0b0000000100>;
41class INSV_MM_ENC : POOL32A_2R_FMT<"insv", 0b0100000100>;
42class MADD_DSP_MM_ENC : POOL32A_2RAC_FMT<"madd", 0b00101010>;
43class MADDU_DSP_MM_ENC : POOL32A_2RAC_FMT<"maddu", 0b01101010>;
44class MSUB_DSP_MM_ENC : POOL32A_2RAC_FMT<"msub", 0b10101010>;
45class MSUBU_DSP_MM_ENC : POOL32A_2RAC_FMT<"msubu", 0b11101010>;
46class MULT_DSP_MM_ENC : POOL32A_2RAC_FMT<"mult", 0b00110010>;
47class MULTU_DSP_MM_ENC : POOL32A_2RAC_FMT<"multu", 0b01110010>;
Zlatko Buljan2cf61022015-10-23 06:39:29 +000048class SHLL_PH_MM_ENC : POOL32A_2RSA4_FMT<"shll.ph", 0b001110110101>;
49class SHLL_S_PH_MM_ENC : POOL32A_2RSA4_FMT<"shll_s.ph", 0b101110110101>;
50class SHLL_QB_MM_ENC : POOL32A_2RSA3_FMT<"shll.qb", 0b0100001>;
51class SHLLV_PH_MM_ENC : POOL32A_3R_FMT<"shllv.ph", 0b00000001110>;
52class SHLLV_S_PH_MM_ENC : POOL32A_3R_FMT<"shllv_s.ph", 0b10000001110>;
53class SHLLV_QB_MM_ENC : POOL32A_3RB0_FMT<"shllv.qb", 0b1110010101>;
54class SHLLV_S_W_MM_ENC : POOL32A_3RB0_FMT<"shllv_s.w", 0b1111010101>;
55class SHLL_S_W_MM_ENC : POOL32A_2RSA5B0_FMT<"shll_s.w", 0b1111110101>;
56class SHRA_QB_MMR2_ENC : POOL32A_2RSA3_FMT<"shra.qb", 0b0000111>;
57class SHRA_R_QB_MMR2_ENC : POOL32A_2RSA3_FMT<"shra_r.qb", 0b1000111>;
Zoran Jovanovic2e386d32015-10-12 16:07:25 +000058
Zlatko Buljan2cf61022015-10-23 06:39:29 +000059// Instruction desc.
Zlatko Buljand0a7d6e2015-10-19 06:34:44 +000060class ABSQ_S_PH_MM_R2_DESC_BASE<string opstr, SDPatternOperator OpNode,
61 InstrItinClass itin, RegisterOperand ROD,
62 RegisterOperand ROS = ROD> {
63 dag OutOperandList = (outs ROD:$rt);
64 dag InOperandList = (ins ROS:$rs);
65 string AsmString = !strconcat(opstr, "\t$rt, $rs");
66 list<dag> Pattern = [(set ROD:$rt, (OpNode ROS:$rs))];
67 InstrItinClass Itinerary = itin;
68}
69class ABSQ_S_PH_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE<
70 "absq_s.ph", int_mips_absq_s_ph, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag20]>;
71class ABSQ_S_W_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE<
72 "absq_s.w", int_mips_absq_s_w, NoItinerary, GPR32Opnd>, Defs<[DSPOutFlag20]>;
73class ABSQ_S_QB_MMR2_DESC : ABSQ_S_PH_MM_R2_DESC_BASE<
74 "absq_s.qb", int_mips_absq_s_qb, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag20]>;
75
Zlatko Buljan2cf61022015-10-23 06:39:29 +000076class SHLL_R2_MM_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
77 SDPatternOperator ImmPat, InstrItinClass itin,
78 RegisterOperand RO, Operand ImmOpnd> {
79 dag OutOperandList = (outs RO:$rt);
80 dag InOperandList = (ins RO:$rs, ImmOpnd:$sa);
81 string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa");
82 list<dag> Pattern = [(set RO:$rt, (OpNode RO:$rs, ImmPat:$sa))];
83 InstrItinClass Itinerary = itin;
84 bit hasSideEffects = 1;
85}
86class SHLL_PH_MM_DESC : SHLL_R2_MM_DESC_BASE<
87 "shll.ph", null_frag, immZExt4, NoItinerary, DSPROpnd, uimm4>,
88 Defs<[DSPOutFlag22]>;
89class SHLL_S_PH_MM_DESC : SHLL_R2_MM_DESC_BASE<
90 "shll_s.ph", int_mips_shll_s_ph, immZExt4, NoItinerary, DSPROpnd, uimm4>,
91 Defs<[DSPOutFlag22]>;
92class SHLL_QB_MM_DESC : SHLL_R2_MM_DESC_BASE<
93 "shll.qb", null_frag, immZExt3, NoItinerary, DSPROpnd, uimm3>,
94 Defs<[DSPOutFlag22]>;
95class SHLL_S_W_MM_DESC : SHLL_R2_MM_DESC_BASE<
96 "shll_s.w", int_mips_shll_s_w, immZExt5, NoItinerary, GPR32Opnd, uimm5>,
97 Defs<[DSPOutFlag22]>;
98class SHRA_QB_MMR2_DESC : SHLL_R2_MM_DESC_BASE<
99 "shra.qb", null_frag, immZExt3, NoItinerary, DSPROpnd, uimm3>;
100class SHRA_R_QB_MMR2_DESC : SHLL_R2_MM_DESC_BASE<
101 "shra_r.qb", int_mips_shra_r_qb, immZExt3, NoItinerary, DSPROpnd, uimm3>;
102
103class SHLLV_R3_MM_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
104 InstrItinClass itin, RegisterOperand RO> {
105 dag OutOperandList = (outs RO:$rd);
106 dag InOperandList = (ins RO:$rt, GPR32Opnd:$rs);
107 string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs");
108 list<dag> Pattern = [(set RO:$rd, (OpNode RO:$rt, GPR32Opnd:$rs))];
109 InstrItinClass Itinerary = itin;
110}
111class SHLLV_PH_MM_DESC : SHLLV_R3_MM_DESC_BASE<
112 "shllv.ph", int_mips_shll_ph, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag22]>;
113class SHLLV_S_PH_MM_DESC : SHLLV_R3_MM_DESC_BASE<
114 "shllv_s.ph", int_mips_shll_s_ph, NoItinerary, DSPROpnd>,
115 Defs<[DSPOutFlag22]>;
116class SHLLV_QB_MM_DESC : SHLLV_R3_MM_DESC_BASE<
117 "shllv.qb", int_mips_shll_qb, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag22]>;
118class SHLLV_S_W_MM_DESC : SHLLV_R3_MM_DESC_BASE<
119 "shllv_s.w", int_mips_shll_s_w, NoItinerary, GPR32Opnd>, Defs<[DSPOutFlag22]>;
120
121// Instruction defs.
Zlatko Buljan54b1eb42015-10-15 08:59:45 +0000122// microMIPS DSP Rev 1
Zlatko Buljan52920832015-10-19 07:16:26 +0000123def ADDQ_PH_MM : DspMMRel, ADDQ_PH_MM_ENC, ADDQ_PH_DESC;
124def ADDQ_S_PH_MM : DspMMRel, ADDQ_S_PH_MM_ENC, ADDQ_S_PH_DESC;
125def ADDQ_S_W_MM : DspMMRel, ADDQ_S_W_MM_ENC, ADDQ_S_W_DESC;
Zlatko Buljan54b1eb42015-10-15 08:59:45 +0000126def ADDU_QB_MM : DspMMRel, ADDU_QB_MM_ENC, ADDU_QB_DESC;
Zlatko Buljan52920832015-10-19 07:16:26 +0000127def ADDU_S_QB_MM : DspMMRel, ADDU_S_QB_MM_ENC, ADDU_S_QB_DESC;
128def ADDSC_MM : DspMMRel, ADDSC_MM_ENC, ADDSC_DESC;
129def ADDWC_MM : DspMMRel, ADDWC_MM_ENC, ADDWC_DESC;
Zlatko Buljan54b1eb42015-10-15 08:59:45 +0000130def DPAQ_S_W_PH_MM : DspMMRel, DPAQ_S_W_PH_MM_ENC, DPAQ_S_W_PH_DESC;
131def DPAQ_SA_L_W_MM : DspMMRel, DPAQ_SA_L_W_MM_ENC, DPAQ_SA_L_W_DESC;
132def DPAU_H_QBL_MM : DspMMRel, DPAU_H_QBL_MM_ENC, DPAU_H_QBL_DESC;
133def DPAU_H_QBR_MM : DspMMRel, DPAU_H_QBR_MM_ENC, DPAU_H_QBR_DESC;
Zlatko Buljand0a7d6e2015-10-19 06:34:44 +0000134def ABSQ_S_PH_MM : DspMMRel, ABSQ_S_PH_MM_ENC, ABSQ_S_PH_MM_DESC;
135def ABSQ_S_W_MM : DspMMRel, ABSQ_S_W_MM_ENC, ABSQ_S_W_MM_DESC;
136def INSV_MM : DspMMRel, INSV_MM_ENC, INSV_DESC;
137def MADD_DSP_MM : DspMMRel, MADD_DSP_MM_ENC, MADD_DSP_DESC;
138def MADDU_DSP_MM : DspMMRel, MADDU_DSP_MM_ENC, MADDU_DSP_DESC;
139def MSUB_DSP_MM : DspMMRel, MSUB_DSP_MM_ENC, MSUB_DSP_DESC;
140def MSUBU_DSP_MM : DspMMRel, MSUBU_DSP_MM_ENC, MSUBU_DSP_DESC;
141def MULT_DSP_MM : DspMMRel, MULT_DSP_MM_ENC, MULT_DSP_DESC;
142def MULTU_DSP_MM : DspMMRel, MULTU_DSP_MM_ENC, MULTU_DSP_DESC;
Zlatko Buljan2cf61022015-10-23 06:39:29 +0000143def SHLL_PH_MM : DspMMRel, SHLL_PH_MM_ENC, SHLL_PH_MM_DESC;
144def SHLL_S_PH_MM : DspMMRel, SHLL_S_PH_MM_ENC, SHLL_S_PH_MM_DESC;
145def SHLL_QB_MM : DspMMRel, SHLL_QB_MM_ENC, SHLL_QB_MM_DESC;
146def SHLLV_PH_MM : DspMMRel, SHLLV_PH_MM_ENC, SHLLV_PH_MM_DESC;
147def SHLLV_S_PH_MM : DspMMRel, SHLLV_S_PH_MM_ENC, SHLLV_S_PH_MM_DESC;
148def SHLLV_QB_MM : DspMMRel, SHLLV_QB_MM_ENC, SHLLV_QB_MM_DESC;
149def SHLLV_S_W_MM : DspMMRel, SHLLV_S_W_MM_ENC, SHLLV_S_W_MM_DESC;
150def SHLL_S_W_MM : DspMMRel, SHLL_S_W_MM_ENC, SHLL_S_W_MM_DESC;
Zlatko Buljand0a7d6e2015-10-19 06:34:44 +0000151// microMIPS DSP Rev 2
152def ABSQ_S_QB_MMR2 : DspMMRel, ABSQ_S_QB_MMR2_ENC, ABSQ_S_QB_MMR2_DESC,
153 ISA_DSPR2;
Zlatko Buljan52920832015-10-19 07:16:26 +0000154def ADDQH_PH_MMR2 : DspMMRel, ADDQH_PH_MMR2_ENC, ADDQH_PH_DESC, ISA_DSPR2;
155def ADDQH_R_PH_MMR2 : DspMMRel, ADDQH_R_PH_MMR2_ENC, ADDQH_R_PH_DESC, ISA_DSPR2;
156def ADDQH_W_MMR2 : DspMMRel, ADDQH_W_MMR2_ENC, ADDQH_W_DESC, ISA_DSPR2;
157def ADDQH_R_W_MMR2 : DspMMRel, ADDQH_R_W_MMR2_ENC, ADDQH_R_W_DESC, ISA_DSPR2;
158def ADDU_PH_MMR2 : DspMMRel, ADDU_PH_MMR2_ENC, ADDU_PH_DESC, ISA_DSPR2;
159def ADDU_S_PH_MMR2 : DspMMRel, ADDU_S_PH_MMR2_ENC, ADDU_S_PH_DESC, ISA_DSPR2;
160def ADDUH_QB_MMR2 : DspMMRel, ADDUH_QB_MMR2_ENC, ADDUH_QB_DESC, ISA_DSPR2;
161def ADDUH_R_QB_MMR2 : DspMMRel, ADDUH_R_QB_MMR2_ENC, ADDUH_R_QB_DESC, ISA_DSPR2;
162def DPA_W_PH_MMR2 : DspMMRel, DPA_W_PH_MMR2_ENC, DPA_W_PH_DESC, ISA_DSPR2;
163def DPAQX_S_W_PH_MMR2 : DspMMRel, DPAQX_S_W_PH_MMR2_ENC, DPAQX_S_W_PH_DESC,
164 ISA_DSPR2;
165def DPAQX_SA_W_PH_MMR2 : DspMMRel, DPAQX_SA_W_PH_MMR2_ENC, DPAQX_SA_W_PH_DESC,
166 ISA_DSPR2;
167def DPAX_W_PH_MMR2 : DspMMRel, DPAX_W_PH_MMR2_ENC, DPAX_W_PH_DESC, ISA_DSPR2;
Zlatko Buljan2cf61022015-10-23 06:39:29 +0000168def SHRA_QB_MMR2 : DspMMRel, SHRA_QB_MMR2_ENC, SHRA_QB_MMR2_DESC, ISA_DSPR2;
169def SHRA_R_QB_MMR2 : DspMMRel, SHRA_R_QB_MMR2_ENC, SHRA_R_QB_MMR2_DESC,
170 ISA_DSPR2;