Zoran Jovanovic | 2e386d3 | 2015-10-12 16:07:25 +0000 | [diff] [blame] | 1 | //===- MicroMipsDSPInstrInfo.td - Micromips DSP instructions -*- tablegen *-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes MicroMips DSP instructions. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | // Instruction encoding. |
Zlatko Buljan | 5292083 | 2015-10-19 07:16:26 +0000 | [diff] [blame] | 15 | class ADDQ_PH_MM_ENC : POOL32A_3R_FMT<"addq.ph", 0b00000001101>; |
| 16 | class ADDQ_S_PH_MM_ENC : POOL32A_3R_FMT<"addq_s.ph", 0b10000001101>; |
| 17 | class ADDQ_S_W_MM_ENC : POOL32A_3RB0_FMT<"addq_s.w", 0b1100000101>; |
| 18 | class ADDQH_PH_MMR2_ENC : POOL32A_3R_FMT<"addqh.ph", 0b00001001101>; |
| 19 | class ADDQH_R_PH_MMR2_ENC : POOL32A_3R_FMT<"addqh_r.ph", 0b10001001101>; |
| 20 | class ADDQH_W_MMR2_ENC: POOL32A_3R_FMT<"addqh.w", 0b00010001101>; |
| 21 | class ADDQH_R_W_MMR2_ENC : POOL32A_3R_FMT<"addqh_r.w", 0b10010001101>; |
| 22 | class ADDU_PH_MMR2_ENC : POOL32A_3R_FMT<"addu.ph", 0b00100001101>; |
| 23 | class ADDU_S_PH_MMR2_ENC : POOL32A_3R_FMT<"addu_s.ph", 0b10100001101>; |
Zlatko Buljan | 54b1eb4 | 2015-10-15 08:59:45 +0000 | [diff] [blame] | 24 | class ADDU_QB_MM_ENC : POOL32A_3R_FMT<"addu.qb", 0b00011001101>; |
Zlatko Buljan | 5292083 | 2015-10-19 07:16:26 +0000 | [diff] [blame] | 25 | class ADDU_S_QB_MM_ENC : POOL32A_3R_FMT<"addu_s.qb", 0b10011001101>; |
| 26 | class ADDUH_QB_MMR2_ENC : POOL32A_3R_FMT<"adduh.qb", 0b00101001101>; |
| 27 | class ADDUH_R_QB_MMR2_ENC : POOL32A_3R_FMT<"adduh_r.qb", 0b10101001101>; |
| 28 | class ADDSC_MM_ENC : POOL32A_3RB0_FMT<"addsc", 0b1110000101>; |
| 29 | class ADDWC_MM_ENC : POOL32A_3RB0_FMT<"addwc", 0b1111000101>; |
Zlatko Buljan | 2cf6102 | 2015-10-23 06:39:29 +0000 | [diff] [blame] | 30 | class DPA_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpa.w.ph", 0b00000010>; |
| 31 | class DPAQ_S_W_PH_MM_ENC : POOL32A_2RAC_FMT<"dpaq_s.w.ph", 0b00001010>; |
| 32 | class DPAQ_SA_L_W_MM_ENC : POOL32A_2RAC_FMT<"dpaq_sa.l.w", 0b01001010>; |
| 33 | class DPAQX_S_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpaqx_s.w.ph", 0b10001010>; |
| 34 | class DPAQX_SA_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpaqx_sa.w.ph", 0b11001010>; |
| 35 | class DPAU_H_QBL_MM_ENC : POOL32A_2RAC_FMT<"dpau.h.qbl", 0b10000010>; |
| 36 | class DPAU_H_QBR_MM_ENC : POOL32A_2RAC_FMT<"dpau.h.qbr", 0b11000010>; |
| 37 | class DPAX_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpax.w.ph", 0b01000010>; |
Zlatko Buljan | d0a7d6e | 2015-10-19 06:34:44 +0000 | [diff] [blame] | 38 | class ABSQ_S_PH_MM_ENC : POOL32A_2R_FMT<"absq_s.ph", 0b0001000100>; |
| 39 | class ABSQ_S_W_MM_ENC : POOL32A_2R_FMT<"absq_s.w", 0b0010000100>; |
| 40 | class ABSQ_S_QB_MMR2_ENC : POOL32A_2R_FMT<"absq_s.qb", 0b0000000100>; |
| 41 | class INSV_MM_ENC : POOL32A_2R_FMT<"insv", 0b0100000100>; |
| 42 | class MADD_DSP_MM_ENC : POOL32A_2RAC_FMT<"madd", 0b00101010>; |
| 43 | class MADDU_DSP_MM_ENC : POOL32A_2RAC_FMT<"maddu", 0b01101010>; |
| 44 | class MSUB_DSP_MM_ENC : POOL32A_2RAC_FMT<"msub", 0b10101010>; |
| 45 | class MSUBU_DSP_MM_ENC : POOL32A_2RAC_FMT<"msubu", 0b11101010>; |
| 46 | class MULT_DSP_MM_ENC : POOL32A_2RAC_FMT<"mult", 0b00110010>; |
| 47 | class MULTU_DSP_MM_ENC : POOL32A_2RAC_FMT<"multu", 0b01110010>; |
Zlatko Buljan | 2cf6102 | 2015-10-23 06:39:29 +0000 | [diff] [blame] | 48 | class SHLL_PH_MM_ENC : POOL32A_2RSA4_FMT<"shll.ph", 0b001110110101>; |
| 49 | class SHLL_S_PH_MM_ENC : POOL32A_2RSA4_FMT<"shll_s.ph", 0b101110110101>; |
| 50 | class SHLL_QB_MM_ENC : POOL32A_2RSA3_FMT<"shll.qb", 0b0100001>; |
| 51 | class SHLLV_PH_MM_ENC : POOL32A_3R_FMT<"shllv.ph", 0b00000001110>; |
| 52 | class SHLLV_S_PH_MM_ENC : POOL32A_3R_FMT<"shllv_s.ph", 0b10000001110>; |
| 53 | class SHLLV_QB_MM_ENC : POOL32A_3RB0_FMT<"shllv.qb", 0b1110010101>; |
| 54 | class SHLLV_S_W_MM_ENC : POOL32A_3RB0_FMT<"shllv_s.w", 0b1111010101>; |
| 55 | class SHLL_S_W_MM_ENC : POOL32A_2RSA5B0_FMT<"shll_s.w", 0b1111110101>; |
| 56 | class SHRA_QB_MMR2_ENC : POOL32A_2RSA3_FMT<"shra.qb", 0b0000111>; |
| 57 | class SHRA_R_QB_MMR2_ENC : POOL32A_2RSA3_FMT<"shra_r.qb", 0b1000111>; |
Zoran Jovanovic | 2e386d3 | 2015-10-12 16:07:25 +0000 | [diff] [blame] | 58 | |
Zlatko Buljan | 2cf6102 | 2015-10-23 06:39:29 +0000 | [diff] [blame] | 59 | // Instruction desc. |
Zlatko Buljan | d0a7d6e | 2015-10-19 06:34:44 +0000 | [diff] [blame] | 60 | class ABSQ_S_PH_MM_R2_DESC_BASE<string opstr, SDPatternOperator OpNode, |
| 61 | InstrItinClass itin, RegisterOperand ROD, |
| 62 | RegisterOperand ROS = ROD> { |
| 63 | dag OutOperandList = (outs ROD:$rt); |
| 64 | dag InOperandList = (ins ROS:$rs); |
| 65 | string AsmString = !strconcat(opstr, "\t$rt, $rs"); |
| 66 | list<dag> Pattern = [(set ROD:$rt, (OpNode ROS:$rs))]; |
| 67 | InstrItinClass Itinerary = itin; |
| 68 | } |
| 69 | class ABSQ_S_PH_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< |
| 70 | "absq_s.ph", int_mips_absq_s_ph, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag20]>; |
| 71 | class ABSQ_S_W_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< |
| 72 | "absq_s.w", int_mips_absq_s_w, NoItinerary, GPR32Opnd>, Defs<[DSPOutFlag20]>; |
| 73 | class ABSQ_S_QB_MMR2_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< |
| 74 | "absq_s.qb", int_mips_absq_s_qb, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag20]>; |
| 75 | |
Zlatko Buljan | 2cf6102 | 2015-10-23 06:39:29 +0000 | [diff] [blame] | 76 | class SHLL_R2_MM_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 77 | SDPatternOperator ImmPat, InstrItinClass itin, |
| 78 | RegisterOperand RO, Operand ImmOpnd> { |
| 79 | dag OutOperandList = (outs RO:$rt); |
| 80 | dag InOperandList = (ins RO:$rs, ImmOpnd:$sa); |
| 81 | string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa"); |
| 82 | list<dag> Pattern = [(set RO:$rt, (OpNode RO:$rs, ImmPat:$sa))]; |
| 83 | InstrItinClass Itinerary = itin; |
| 84 | bit hasSideEffects = 1; |
| 85 | } |
| 86 | class SHLL_PH_MM_DESC : SHLL_R2_MM_DESC_BASE< |
| 87 | "shll.ph", null_frag, immZExt4, NoItinerary, DSPROpnd, uimm4>, |
| 88 | Defs<[DSPOutFlag22]>; |
| 89 | class SHLL_S_PH_MM_DESC : SHLL_R2_MM_DESC_BASE< |
| 90 | "shll_s.ph", int_mips_shll_s_ph, immZExt4, NoItinerary, DSPROpnd, uimm4>, |
| 91 | Defs<[DSPOutFlag22]>; |
| 92 | class SHLL_QB_MM_DESC : SHLL_R2_MM_DESC_BASE< |
| 93 | "shll.qb", null_frag, immZExt3, NoItinerary, DSPROpnd, uimm3>, |
| 94 | Defs<[DSPOutFlag22]>; |
| 95 | class SHLL_S_W_MM_DESC : SHLL_R2_MM_DESC_BASE< |
| 96 | "shll_s.w", int_mips_shll_s_w, immZExt5, NoItinerary, GPR32Opnd, uimm5>, |
| 97 | Defs<[DSPOutFlag22]>; |
| 98 | class SHRA_QB_MMR2_DESC : SHLL_R2_MM_DESC_BASE< |
| 99 | "shra.qb", null_frag, immZExt3, NoItinerary, DSPROpnd, uimm3>; |
| 100 | class SHRA_R_QB_MMR2_DESC : SHLL_R2_MM_DESC_BASE< |
| 101 | "shra_r.qb", int_mips_shra_r_qb, immZExt3, NoItinerary, DSPROpnd, uimm3>; |
| 102 | |
| 103 | class SHLLV_R3_MM_DESC_BASE<string instr_asm, SDPatternOperator OpNode, |
| 104 | InstrItinClass itin, RegisterOperand RO> { |
| 105 | dag OutOperandList = (outs RO:$rd); |
| 106 | dag InOperandList = (ins RO:$rt, GPR32Opnd:$rs); |
| 107 | string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs"); |
| 108 | list<dag> Pattern = [(set RO:$rd, (OpNode RO:$rt, GPR32Opnd:$rs))]; |
| 109 | InstrItinClass Itinerary = itin; |
| 110 | } |
| 111 | class SHLLV_PH_MM_DESC : SHLLV_R3_MM_DESC_BASE< |
| 112 | "shllv.ph", int_mips_shll_ph, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag22]>; |
| 113 | class SHLLV_S_PH_MM_DESC : SHLLV_R3_MM_DESC_BASE< |
| 114 | "shllv_s.ph", int_mips_shll_s_ph, NoItinerary, DSPROpnd>, |
| 115 | Defs<[DSPOutFlag22]>; |
| 116 | class SHLLV_QB_MM_DESC : SHLLV_R3_MM_DESC_BASE< |
| 117 | "shllv.qb", int_mips_shll_qb, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag22]>; |
| 118 | class SHLLV_S_W_MM_DESC : SHLLV_R3_MM_DESC_BASE< |
| 119 | "shllv_s.w", int_mips_shll_s_w, NoItinerary, GPR32Opnd>, Defs<[DSPOutFlag22]>; |
| 120 | |
| 121 | // Instruction defs. |
Zlatko Buljan | 54b1eb4 | 2015-10-15 08:59:45 +0000 | [diff] [blame] | 122 | // microMIPS DSP Rev 1 |
Zlatko Buljan | 5292083 | 2015-10-19 07:16:26 +0000 | [diff] [blame] | 123 | def ADDQ_PH_MM : DspMMRel, ADDQ_PH_MM_ENC, ADDQ_PH_DESC; |
| 124 | def ADDQ_S_PH_MM : DspMMRel, ADDQ_S_PH_MM_ENC, ADDQ_S_PH_DESC; |
| 125 | def ADDQ_S_W_MM : DspMMRel, ADDQ_S_W_MM_ENC, ADDQ_S_W_DESC; |
Zlatko Buljan | 54b1eb4 | 2015-10-15 08:59:45 +0000 | [diff] [blame] | 126 | def ADDU_QB_MM : DspMMRel, ADDU_QB_MM_ENC, ADDU_QB_DESC; |
Zlatko Buljan | 5292083 | 2015-10-19 07:16:26 +0000 | [diff] [blame] | 127 | def ADDU_S_QB_MM : DspMMRel, ADDU_S_QB_MM_ENC, ADDU_S_QB_DESC; |
| 128 | def ADDSC_MM : DspMMRel, ADDSC_MM_ENC, ADDSC_DESC; |
| 129 | def ADDWC_MM : DspMMRel, ADDWC_MM_ENC, ADDWC_DESC; |
Zlatko Buljan | 54b1eb4 | 2015-10-15 08:59:45 +0000 | [diff] [blame] | 130 | def DPAQ_S_W_PH_MM : DspMMRel, DPAQ_S_W_PH_MM_ENC, DPAQ_S_W_PH_DESC; |
| 131 | def DPAQ_SA_L_W_MM : DspMMRel, DPAQ_SA_L_W_MM_ENC, DPAQ_SA_L_W_DESC; |
| 132 | def DPAU_H_QBL_MM : DspMMRel, DPAU_H_QBL_MM_ENC, DPAU_H_QBL_DESC; |
| 133 | def DPAU_H_QBR_MM : DspMMRel, DPAU_H_QBR_MM_ENC, DPAU_H_QBR_DESC; |
Zlatko Buljan | d0a7d6e | 2015-10-19 06:34:44 +0000 | [diff] [blame] | 134 | def ABSQ_S_PH_MM : DspMMRel, ABSQ_S_PH_MM_ENC, ABSQ_S_PH_MM_DESC; |
| 135 | def ABSQ_S_W_MM : DspMMRel, ABSQ_S_W_MM_ENC, ABSQ_S_W_MM_DESC; |
| 136 | def INSV_MM : DspMMRel, INSV_MM_ENC, INSV_DESC; |
| 137 | def MADD_DSP_MM : DspMMRel, MADD_DSP_MM_ENC, MADD_DSP_DESC; |
| 138 | def MADDU_DSP_MM : DspMMRel, MADDU_DSP_MM_ENC, MADDU_DSP_DESC; |
| 139 | def MSUB_DSP_MM : DspMMRel, MSUB_DSP_MM_ENC, MSUB_DSP_DESC; |
| 140 | def MSUBU_DSP_MM : DspMMRel, MSUBU_DSP_MM_ENC, MSUBU_DSP_DESC; |
| 141 | def MULT_DSP_MM : DspMMRel, MULT_DSP_MM_ENC, MULT_DSP_DESC; |
| 142 | def MULTU_DSP_MM : DspMMRel, MULTU_DSP_MM_ENC, MULTU_DSP_DESC; |
Zlatko Buljan | 2cf6102 | 2015-10-23 06:39:29 +0000 | [diff] [blame] | 143 | def SHLL_PH_MM : DspMMRel, SHLL_PH_MM_ENC, SHLL_PH_MM_DESC; |
| 144 | def SHLL_S_PH_MM : DspMMRel, SHLL_S_PH_MM_ENC, SHLL_S_PH_MM_DESC; |
| 145 | def SHLL_QB_MM : DspMMRel, SHLL_QB_MM_ENC, SHLL_QB_MM_DESC; |
| 146 | def SHLLV_PH_MM : DspMMRel, SHLLV_PH_MM_ENC, SHLLV_PH_MM_DESC; |
| 147 | def SHLLV_S_PH_MM : DspMMRel, SHLLV_S_PH_MM_ENC, SHLLV_S_PH_MM_DESC; |
| 148 | def SHLLV_QB_MM : DspMMRel, SHLLV_QB_MM_ENC, SHLLV_QB_MM_DESC; |
| 149 | def SHLLV_S_W_MM : DspMMRel, SHLLV_S_W_MM_ENC, SHLLV_S_W_MM_DESC; |
| 150 | def SHLL_S_W_MM : DspMMRel, SHLL_S_W_MM_ENC, SHLL_S_W_MM_DESC; |
Zlatko Buljan | d0a7d6e | 2015-10-19 06:34:44 +0000 | [diff] [blame] | 151 | // microMIPS DSP Rev 2 |
| 152 | def ABSQ_S_QB_MMR2 : DspMMRel, ABSQ_S_QB_MMR2_ENC, ABSQ_S_QB_MMR2_DESC, |
| 153 | ISA_DSPR2; |
Zlatko Buljan | 5292083 | 2015-10-19 07:16:26 +0000 | [diff] [blame] | 154 | def ADDQH_PH_MMR2 : DspMMRel, ADDQH_PH_MMR2_ENC, ADDQH_PH_DESC, ISA_DSPR2; |
| 155 | def ADDQH_R_PH_MMR2 : DspMMRel, ADDQH_R_PH_MMR2_ENC, ADDQH_R_PH_DESC, ISA_DSPR2; |
| 156 | def ADDQH_W_MMR2 : DspMMRel, ADDQH_W_MMR2_ENC, ADDQH_W_DESC, ISA_DSPR2; |
| 157 | def ADDQH_R_W_MMR2 : DspMMRel, ADDQH_R_W_MMR2_ENC, ADDQH_R_W_DESC, ISA_DSPR2; |
| 158 | def ADDU_PH_MMR2 : DspMMRel, ADDU_PH_MMR2_ENC, ADDU_PH_DESC, ISA_DSPR2; |
| 159 | def ADDU_S_PH_MMR2 : DspMMRel, ADDU_S_PH_MMR2_ENC, ADDU_S_PH_DESC, ISA_DSPR2; |
| 160 | def ADDUH_QB_MMR2 : DspMMRel, ADDUH_QB_MMR2_ENC, ADDUH_QB_DESC, ISA_DSPR2; |
| 161 | def ADDUH_R_QB_MMR2 : DspMMRel, ADDUH_R_QB_MMR2_ENC, ADDUH_R_QB_DESC, ISA_DSPR2; |
| 162 | def DPA_W_PH_MMR2 : DspMMRel, DPA_W_PH_MMR2_ENC, DPA_W_PH_DESC, ISA_DSPR2; |
| 163 | def DPAQX_S_W_PH_MMR2 : DspMMRel, DPAQX_S_W_PH_MMR2_ENC, DPAQX_S_W_PH_DESC, |
| 164 | ISA_DSPR2; |
| 165 | def DPAQX_SA_W_PH_MMR2 : DspMMRel, DPAQX_SA_W_PH_MMR2_ENC, DPAQX_SA_W_PH_DESC, |
| 166 | ISA_DSPR2; |
| 167 | def DPAX_W_PH_MMR2 : DspMMRel, DPAX_W_PH_MMR2_ENC, DPAX_W_PH_DESC, ISA_DSPR2; |
Zlatko Buljan | 2cf6102 | 2015-10-23 06:39:29 +0000 | [diff] [blame] | 168 | def SHRA_QB_MMR2 : DspMMRel, SHRA_QB_MMR2_ENC, SHRA_QB_MMR2_DESC, ISA_DSPR2; |
| 169 | def SHRA_R_QB_MMR2 : DspMMRel, SHRA_R_QB_MMR2_ENC, SHRA_R_QB_MMR2_DESC, |
| 170 | ISA_DSPR2; |