blob: dd1baaadf71b9d6e88865a7b1dee650ca0a2addf [file] [log] [blame]
Petar Jovanovicfac93e22018-02-23 11:06:40 +00001//===- MipsCallLowering.cpp -------------------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This file implements the lowering of LLVM calls to machine code calls for
12/// GlobalISel.
13//
14//===----------------------------------------------------------------------===//
15
16#include "MipsCallLowering.h"
Petar Jovanovic366857a2018-04-11 15:12:32 +000017#include "MipsCCState.h"
Petar Jovanovicfac93e22018-02-23 11:06:40 +000018#include "MipsISelLowering.h"
19#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
20
21using namespace llvm;
22
23MipsCallLowering::MipsCallLowering(const MipsTargetLowering &TLI)
24 : CallLowering(&TLI) {}
25
Petar Jovanovic366857a2018-04-11 15:12:32 +000026bool MipsCallLowering::MipsHandler::assign(const CCValAssign &VA,
27 unsigned vreg) {
28 if (VA.isRegLoc()) {
29 assignValueToReg(vreg, VA.getLocReg());
30 } else {
31 return false;
32 }
33 return true;
34}
35
36namespace {
37class IncomingValueHandler : public MipsCallLowering::MipsHandler {
38public:
39 IncomingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI)
40 : MipsHandler(MIRBuilder, MRI) {}
41
42 bool handle(ArrayRef<CCValAssign> ArgLocs,
43 ArrayRef<CallLowering::ArgInfo> Args);
44
45private:
46 virtual void assignValueToReg(unsigned ValVReg, unsigned PhysReg) override;
47
48 void markPhysRegUsed(unsigned PhysReg) {
49 MIRBuilder.getMBB().addLiveIn(PhysReg);
50 }
51};
52} // end anonymous namespace
53
54void IncomingValueHandler::assignValueToReg(unsigned ValVReg,
55 unsigned PhysReg) {
56 MIRBuilder.buildCopy(ValVReg, PhysReg);
57 markPhysRegUsed(PhysReg);
58}
59
60bool IncomingValueHandler::handle(ArrayRef<CCValAssign> ArgLocs,
61 ArrayRef<CallLowering::ArgInfo> Args) {
62 for (unsigned i = 0, ArgsSize = Args.size(); i < ArgsSize; ++i) {
63 if (!assign(ArgLocs[i], Args[i].Reg))
64 return false;
65 }
66 return true;
67}
68
69namespace {
70class OutgoingValueHandler : public MipsCallLowering::MipsHandler {
71public:
72 OutgoingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
73 MachineInstrBuilder &MIB)
74 : MipsHandler(MIRBuilder, MRI), MIB(MIB) {}
75
76 bool handle(ArrayRef<CCValAssign> ArgLocs,
77 ArrayRef<CallLowering::ArgInfo> Args);
78
79private:
80 virtual void assignValueToReg(unsigned ValVReg, unsigned PhysReg) override;
81
82 MachineInstrBuilder &MIB;
83};
84} // end anonymous namespace
85
86void OutgoingValueHandler::assignValueToReg(unsigned ValVReg,
87 unsigned PhysReg) {
88 MIRBuilder.buildCopy(PhysReg, ValVReg);
89 MIB.addUse(PhysReg, RegState::Implicit);
90}
91
92bool OutgoingValueHandler::handle(ArrayRef<CCValAssign> ArgLocs,
93 ArrayRef<CallLowering::ArgInfo> Args) {
94 for (unsigned i = 0; i < Args.size(); ++i) {
95 if (!assign(ArgLocs[i], Args[i].Reg))
96 return false;
97 }
98 return true;
99}
100
101static bool isSupportedType(Type *T) {
102 if (T->isIntegerTy() && T->getScalarSizeInBits() == 32)
103 return true;
104 return false;
105}
106
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000107bool MipsCallLowering::lowerReturn(MachineIRBuilder &MIRBuilder,
108 const Value *Val, unsigned VReg) const {
109
110 MachineInstrBuilder Ret = MIRBuilder.buildInstrNoInsert(Mips::RetRA);
111
112 if (Val != nullptr) {
Petar Jovanovic366857a2018-04-11 15:12:32 +0000113 if (!isSupportedType(Val->getType()))
114 return false;
115
116 MachineFunction &MF = MIRBuilder.getMF();
117 const Function &F = MF.getFunction();
118 const DataLayout &DL = MF.getDataLayout();
119 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
120
121 SmallVector<ArgInfo, 8> RetInfos;
122 SmallVector<unsigned, 8> OrigArgIndices;
123
124 ArgInfo ArgRetInfo(VReg, Val->getType());
125 setArgFlags(ArgRetInfo, AttributeList::ReturnIndex, DL, F);
126 splitToValueTypes(ArgRetInfo, 0, RetInfos, OrigArgIndices);
127
128 SmallVector<ISD::OutputArg, 8> Outs;
129 subTargetRegTypeForCallingConv(
130 MIRBuilder, RetInfos, OrigArgIndices,
131 [&](ISD::ArgFlagsTy flags, EVT vt, EVT argvt, bool used,
132 unsigned origIdx, unsigned partOffs) {
133 Outs.emplace_back(flags, vt, argvt, used, origIdx, partOffs);
134 });
135
136 SmallVector<CCValAssign, 16> ArgLocs;
137 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
138 F.getContext());
139 CCInfo.AnalyzeReturn(Outs, TLI.CCAssignFnForReturn());
140
141 OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), Ret);
142 if (!RetHandler.handle(ArgLocs, RetInfos)) {
143 return false;
144 }
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000145 }
146 MIRBuilder.insertInstr(Ret);
147 return true;
148}
149
150bool MipsCallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder,
151 const Function &F,
152 ArrayRef<unsigned> VRegs) const {
153
154 // Quick exit if there aren't any args.
155 if (F.arg_empty())
156 return true;
157
Petar Jovanovic366857a2018-04-11 15:12:32 +0000158 if (F.isVarArg()) {
159 return false;
160 }
161
162 for (auto &Arg : F.args()) {
163 if (!isSupportedType(Arg.getType()))
164 return false;
165 }
166
167 MachineFunction &MF = MIRBuilder.getMF();
168 const DataLayout &DL = MF.getDataLayout();
169 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
170
171 SmallVector<ArgInfo, 8> ArgInfos;
172 SmallVector<unsigned, 8> OrigArgIndices;
173 unsigned i = 0;
174 for (auto &Arg : F.args()) {
175 ArgInfo AInfo(VRegs[i], Arg.getType());
176 setArgFlags(AInfo, i + AttributeList::FirstArgIndex, DL, F);
177 splitToValueTypes(AInfo, i, ArgInfos, OrigArgIndices);
178 ++i;
179 }
180
181 SmallVector<ISD::InputArg, 8> Ins;
182 subTargetRegTypeForCallingConv(
183 MIRBuilder, ArgInfos, OrigArgIndices,
184 [&](ISD::ArgFlagsTy flags, EVT vt, EVT argvt, bool used, unsigned origIdx,
185 unsigned partOffs) {
186 Ins.emplace_back(flags, vt, argvt, used, origIdx, partOffs);
187 });
188
189 SmallVector<CCValAssign, 16> ArgLocs;
190 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
191 F.getContext());
192
193 CCInfo.AnalyzeFormalArguments(Ins, TLI.CCAssignFnForCall());
194
195 IncomingValueHandler Handler(MIRBuilder, MIRBuilder.getMF().getRegInfo());
196 if (!Handler.handle(ArgLocs, ArgInfos))
197 return false;
198
199 return true;
200}
201
202void MipsCallLowering::subTargetRegTypeForCallingConv(
203 MachineIRBuilder &MIRBuilder, ArrayRef<ArgInfo> Args,
204 ArrayRef<unsigned> OrigArgIndices, const FunTy &PushBack) const {
205 MachineFunction &MF = MIRBuilder.getMF();
206 const Function &F = MF.getFunction();
207 const DataLayout &DL = F.getParent()->getDataLayout();
208 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
209
210 unsigned ArgNo = 0;
211 for (auto &Arg : Args) {
212
213 EVT VT = TLI.getValueType(DL, Arg.Ty);
214 MVT RegisterVT = TLI.getRegisterTypeForCallingConv(F.getContext(), VT);
215
216 ISD::ArgFlagsTy Flags = Arg.Flags;
217 Flags.setOrigAlign(TLI.getABIAlignmentForCallingConv(Arg.Ty, DL));
218
219 PushBack(Flags, RegisterVT, VT, true, OrigArgIndices[ArgNo], 0);
220
221 ++ArgNo;
222 }
223}
224
225void MipsCallLowering::splitToValueTypes(
226 const ArgInfo &OrigArg, unsigned OriginalIndex,
227 SmallVectorImpl<ArgInfo> &SplitArgs,
228 SmallVectorImpl<unsigned> &SplitArgsOrigIndices) const {
229
230 // TODO : perform structure and array split. For now we only deal with
231 // types that pass isSupportedType check.
232 SplitArgs.push_back(OrigArg);
233 SplitArgsOrigIndices.push_back(OriginalIndex);
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000234}