blob: 3d4fcec6078ee608480ab2c27fcb8cb5012611f8 [file] [log] [blame]
Craig Topperf87a2be2011-11-09 09:37:21 +00001; RUN: llc < %s -mtriple=x86_64-apple-darwin -mcpu=core-avx2 -mattr=+avx2 | FileCheck %s
2
Nadav Rotem79135d82011-11-09 13:21:28 +00003; CHECK: vpandn
Craig Topperf87a2be2011-11-09 09:37:21 +00004; CHECK: vpandn %ymm
Nadav Rotem79135d82011-11-09 13:21:28 +00005; CHECK: ret
Craig Topperf87a2be2011-11-09 09:37:21 +00006define <4 x i64> @vpandn(<4 x i64> %a, <4 x i64> %b) nounwind uwtable readnone ssp {
7entry:
8 ; Force the execution domain with an add.
9 %a2 = add <4 x i64> %a, <i64 1, i64 1, i64 1, i64 1>
10 %y = xor <4 x i64> %a2, <i64 -1, i64 -1, i64 -1, i64 -1>
11 %x = and <4 x i64> %a, %y
12 ret <4 x i64> %x
13}
14
Nadav Rotem79135d82011-11-09 13:21:28 +000015; CHECK: vpand
Craig Topperf87a2be2011-11-09 09:37:21 +000016; CHECK: vpand %ymm
Nadav Rotem79135d82011-11-09 13:21:28 +000017; CHECK: ret
Craig Topperf87a2be2011-11-09 09:37:21 +000018define <4 x i64> @vpand(<4 x i64> %a, <4 x i64> %b) nounwind uwtable readnone ssp {
19entry:
20 ; Force the execution domain with an add.
21 %a2 = add <4 x i64> %a, <i64 1, i64 1, i64 1, i64 1>
22 %x = and <4 x i64> %a2, %b
23 ret <4 x i64> %x
24}
25
Nadav Rotem79135d82011-11-09 13:21:28 +000026; CHECK: vpor
Craig Topperf87a2be2011-11-09 09:37:21 +000027; CHECK: vpor %ymm
Nadav Rotem79135d82011-11-09 13:21:28 +000028; CHECK: ret
Craig Topperf87a2be2011-11-09 09:37:21 +000029define <4 x i64> @vpor(<4 x i64> %a, <4 x i64> %b) nounwind uwtable readnone ssp {
30entry:
31 ; Force the execution domain with an add.
32 %a2 = add <4 x i64> %a, <i64 1, i64 1, i64 1, i64 1>
33 %x = or <4 x i64> %a2, %b
34 ret <4 x i64> %x
35}
36
Nadav Rotem79135d82011-11-09 13:21:28 +000037; CHECK: vpxor
Craig Topperf87a2be2011-11-09 09:37:21 +000038; CHECK: vpxor %ymm
Nadav Rotem79135d82011-11-09 13:21:28 +000039; CHECK: ret
Craig Topperf87a2be2011-11-09 09:37:21 +000040define <4 x i64> @vpxor(<4 x i64> %a, <4 x i64> %b) nounwind uwtable readnone ssp {
41entry:
42 ; Force the execution domain with an add.
43 %a2 = add <4 x i64> %a, <i64 1, i64 1, i64 1, i64 1>
44 %x = xor <4 x i64> %a2, %b
45 ret <4 x i64> %x
46}
Nadav Rotem79135d82011-11-09 13:21:28 +000047
Nadav Rotem79135d82011-11-09 13:21:28 +000048; CHECK: vpblendvb
49; CHECK: vpblendvb %ymm
50; CHECK: ret
Benjamin Kramer82d1c372012-12-21 17:46:58 +000051define <32 x i8> @vpblendvb(<32 x i1> %cond, <32 x i8> %x, <32 x i8> %y) {
52 %min = select <32 x i1> %cond, <32 x i8> %x, <32 x i8> %y
Nadav Rotem79135d82011-11-09 13:21:28 +000053 ret <32 x i8> %min
54}
Craig Topperde6b73b2011-11-19 07:07:26 +000055
56define <8 x i32> @signd(<8 x i32> %a, <8 x i32> %b) nounwind {
57entry:
Stephen Lind24ab202013-07-14 06:24:09 +000058; CHECK-LABEL: signd:
Craig Topperde6b73b2011-11-19 07:07:26 +000059; CHECK: psignd
60; CHECK-NOT: sub
61; CHECK: ret
62 %b.lobit = ashr <8 x i32> %b, <i32 31, i32 31, i32 31, i32 31, i32 31, i32 31, i32 31, i32 31>
63 %sub = sub nsw <8 x i32> zeroinitializer, %a
64 %0 = xor <8 x i32> %b.lobit, <i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1>
65 %1 = and <8 x i32> %a, %0
66 %2 = and <8 x i32> %b.lobit, %sub
67 %cond = or <8 x i32> %1, %2
68 ret <8 x i32> %cond
69}
70
71define <8 x i32> @blendvb(<8 x i32> %b, <8 x i32> %a, <8 x i32> %c) nounwind {
72entry:
Stephen Lind24ab202013-07-14 06:24:09 +000073; CHECK-LABEL: blendvb:
Craig Topperde6b73b2011-11-19 07:07:26 +000074; CHECK: pblendvb
75; CHECK: ret
76 %b.lobit = ashr <8 x i32> %b, <i32 31, i32 31, i32 31, i32 31, i32 31, i32 31, i32 31, i32 31>
77 %sub = sub nsw <8 x i32> zeroinitializer, %a
78 %0 = xor <8 x i32> %b.lobit, <i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1>
79 %1 = and <8 x i32> %c, %0
80 %2 = and <8 x i32> %a, %b.lobit
81 %cond = or <8 x i32> %1, %2
82 ret <8 x i32> %cond
83}
Craig Toppera3a65832011-11-19 22:34:59 +000084
85define <8 x i32> @allOnes() nounwind {
86; CHECK: vpcmpeqd
87; CHECK-NOT: vinsert
88 ret <8 x i32> <i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1, i32 -1>
89}
90
91define <16 x i16> @allOnes2() nounwind {
92; CHECK: vpcmpeqd
93; CHECK-NOT: vinsert
94 ret <16 x i16> <i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, i16 -1>
95}