blob: 68c1b2d8b2318d4a12b0fd0631b1edbd7140acfc [file] [log] [blame]
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001//===-- X86AsmInstrumentation.cpp - Instrument X86 inline assembly C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/X86BaseInfo.h"
11#include "X86AsmInstrumentation.h"
12#include "X86Operand.h"
Yuri Gorsheninc107d142014-09-01 12:51:00 +000013#include "X86RegisterInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000014#include "llvm/ADT/StringExtras.h"
Evgeniy Stepanov29865f72014-04-30 14:04:31 +000015#include "llvm/ADT/Triple.h"
Yuri Gorsheninc107d142014-09-01 12:51:00 +000016#include "llvm/CodeGen/MachineValueType.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000017#include "llvm/IR/Function.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000018#include "llvm/MC/MCContext.h"
19#include "llvm/MC/MCInst.h"
20#include "llvm/MC/MCInstBuilder.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000021#include "llvm/MC/MCInstrInfo.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000022#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000023#include "llvm/MC/MCStreamer.h"
24#include "llvm/MC/MCSubtargetInfo.h"
David Blaikie960ea3f2014-06-08 16:18:35 +000025#include "llvm/MC/MCTargetAsmParser.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000026#include "llvm/MC/MCTargetOptions.h"
Evgeniy Stepanov3819f022014-05-07 07:54:11 +000027#include "llvm/Support/CommandLine.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000028
29namespace llvm {
30namespace {
31
Evgeniy Stepanov3819f022014-05-07 07:54:11 +000032static cl::opt<bool> ClAsanInstrumentAssembly(
33 "asan-instrument-assembly",
34 cl::desc("instrument assembly with AddressSanitizer checks"), cl::Hidden,
35 cl::init(false));
36
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000037bool IsStackReg(unsigned Reg) {
38 return Reg == X86::RSP || Reg == X86::ESP || Reg == X86::SP;
39}
40
Yuri Gorsheninc107d142014-09-01 12:51:00 +000041bool IsSmallMemAccess(unsigned AccessSize) { return AccessSize < 8; }
42
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000043std::string FuncName(unsigned AccessSize, bool IsWrite) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +000044 return std::string("__asan_report_") + (IsWrite ? "store" : "load") +
45 utostr(AccessSize);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000046}
47
48class X86AddressSanitizer : public X86AsmInstrumentation {
Evgeniy Stepanov50505532014-08-27 13:11:55 +000049public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +000050 struct RegisterContext {
51 RegisterContext(unsigned AddressReg, unsigned ShadowReg,
52 unsigned ScratchReg)
53 : AddressReg(AddressReg), ShadowReg(ShadowReg), ScratchReg(ScratchReg) {
54 }
55
56 unsigned addressReg(MVT::SimpleValueType VT) const {
57 return getX86SubSuperRegister(AddressReg, VT);
58 }
59
60 unsigned shadowReg(MVT::SimpleValueType VT) const {
61 return getX86SubSuperRegister(ShadowReg, VT);
62 }
63
64 unsigned scratchReg(MVT::SimpleValueType VT) const {
65 return getX86SubSuperRegister(ScratchReg, VT);
66 }
67
68 const unsigned AddressReg;
69 const unsigned ShadowReg;
70 const unsigned ScratchReg;
71 };
72
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +000073 X86AddressSanitizer(const MCSubtargetInfo &STI)
74 : X86AsmInstrumentation(STI), RepPrefix(false) {}
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000075 virtual ~X86AddressSanitizer() {}
76
77 // X86AsmInstrumentation implementation:
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +000078 virtual void InstrumentAndEmitInstruction(const MCInst &Inst,
79 OperandVector &Operands,
80 MCContext &Ctx,
81 const MCInstrInfo &MII,
82 MCStreamer &Out) override {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +000083 InstrumentMOVS(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +000084 if (RepPrefix)
85 EmitInstruction(Out, MCInstBuilder(X86::REP_PREFIX));
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +000086
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000087 InstrumentMOV(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +000088
89 RepPrefix = (Inst.getOpcode() == X86::REP_PREFIX);
Evgeniy Stepanov50505532014-08-27 13:11:55 +000090 if (!RepPrefix)
91 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000092 }
93
94 // Should be implemented differently in x86_32 and x86_64 subclasses.
Yuri Gorsheninc107d142014-09-01 12:51:00 +000095 virtual void StoreFlags(MCStreamer &Out) = 0;
96
97 virtual void RestoreFlags(MCStreamer &Out) = 0;
98
99 // Adjusts up stack and saves all registers used in instrumentation.
100 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
101 MCContext &Ctx,
102 MCStreamer &Out) = 0;
103
104 // Restores all registers used in instrumentation and adjusts stack.
105 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
106 MCContext &Ctx,
107 MCStreamer &Out) = 0;
108
109 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
110 bool IsWrite,
111 const RegisterContext &RegCtx,
112 MCContext &Ctx, MCStreamer &Out) = 0;
113 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
114 bool IsWrite,
115 const RegisterContext &RegCtx,
116 MCContext &Ctx, MCStreamer &Out) = 0;
117
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000118 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
119 MCStreamer &Out) = 0;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000120
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000121 void InstrumentMemOperand(X86Operand &Op, unsigned AccessSize, bool IsWrite,
122 const RegisterContext &RegCtx, MCContext &Ctx,
123 MCStreamer &Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000124 void InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, unsigned CntReg,
125 unsigned AccessSize, MCContext &Ctx, MCStreamer &Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000126
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000127 void InstrumentMOVS(const MCInst &Inst, OperandVector &Operands,
128 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000129 void InstrumentMOV(const MCInst &Inst, OperandVector &Operands,
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000130 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000131
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000132protected:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000133 void EmitLabel(MCStreamer &Out, MCSymbol *Label) { Out.EmitLabel(Label); }
134
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000135 // True when previous instruction was actually REP prefix.
136 bool RepPrefix;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000137};
138
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000139void X86AddressSanitizer::InstrumentMemOperand(
140 X86Operand &Op, unsigned AccessSize, bool IsWrite,
141 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000142 assert(Op.isMem() && "Op should be a memory operand.");
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000143 assert((AccessSize & (AccessSize - 1)) == 0 && AccessSize <= 16 &&
144 "AccessSize should be a power of two, less or equal than 16.");
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000145 // FIXME: take into account load/store alignment.
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000146 if (IsSmallMemAccess(AccessSize))
147 InstrumentMemOperandSmall(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000148 else
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000149 InstrumentMemOperandLarge(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000150}
151
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000152void X86AddressSanitizer::InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg,
153 unsigned CntReg,
154 unsigned AccessSize,
155 MCContext &Ctx, MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000156 // FIXME: check whole ranges [DstReg .. DstReg + AccessSize * (CntReg - 1)]
157 // and [SrcReg .. SrcReg + AccessSize * (CntReg - 1)].
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000158 RegisterContext RegCtx(X86::RDX /* AddressReg */, X86::RAX /* ShadowReg */,
159 IsSmallMemAccess(AccessSize)
160 ? X86::RBX
161 : X86::NoRegister /* ScratchReg */);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000162
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000163 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000164
165 // Test (%SrcReg)
166 {
167 const MCExpr *Disp = MCConstantExpr::Create(0, Ctx);
168 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
169 0, Disp, SrcReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000170 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
171 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000172 }
173
174 // Test -1(%SrcReg, %CntReg, AccessSize)
175 {
176 const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx);
177 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
178 0, Disp, SrcReg, CntReg, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000179 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
180 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000181 }
182
183 // Test (%DstReg)
184 {
185 const MCExpr *Disp = MCConstantExpr::Create(0, Ctx);
186 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
187 0, Disp, DstReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000188 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000189 }
190
191 // Test -1(%DstReg, %CntReg, AccessSize)
192 {
193 const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx);
194 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
195 0, Disp, DstReg, CntReg, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000196 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000197 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000198
199 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000200}
201
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000202void X86AddressSanitizer::InstrumentMOVS(const MCInst &Inst,
203 OperandVector &Operands,
204 MCContext &Ctx, const MCInstrInfo &MII,
205 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000206 // Access size in bytes.
207 unsigned AccessSize = 0;
208
209 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000210 case X86::MOVSB:
211 AccessSize = 1;
212 break;
213 case X86::MOVSW:
214 AccessSize = 2;
215 break;
216 case X86::MOVSL:
217 AccessSize = 4;
218 break;
219 case X86::MOVSQ:
220 AccessSize = 8;
221 break;
222 default:
223 return;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000224 }
225
226 InstrumentMOVSImpl(AccessSize, Ctx, Out);
227}
228
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000229void X86AddressSanitizer::InstrumentMOV(const MCInst &Inst,
230 OperandVector &Operands, MCContext &Ctx,
231 const MCInstrInfo &MII,
232 MCStreamer &Out) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000233 // Access size in bytes.
234 unsigned AccessSize = 0;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000235
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000236 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000237 case X86::MOV8mi:
238 case X86::MOV8mr:
239 case X86::MOV8rm:
240 AccessSize = 1;
241 break;
242 case X86::MOV16mi:
243 case X86::MOV16mr:
244 case X86::MOV16rm:
245 AccessSize = 2;
246 break;
247 case X86::MOV32mi:
248 case X86::MOV32mr:
249 case X86::MOV32rm:
250 AccessSize = 4;
251 break;
252 case X86::MOV64mi32:
253 case X86::MOV64mr:
254 case X86::MOV64rm:
255 AccessSize = 8;
256 break;
257 case X86::MOVAPDmr:
258 case X86::MOVAPSmr:
259 case X86::MOVAPDrm:
260 case X86::MOVAPSrm:
261 AccessSize = 16;
262 break;
263 default:
264 return;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000265 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000266
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000267 const bool IsWrite = MII.get(Inst.getOpcode()).mayStore();
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000268 RegisterContext RegCtx(X86::RDI /* AddressReg */, X86::RAX /* ShadowReg */,
269 IsSmallMemAccess(AccessSize)
270 ? X86::RCX
271 : X86::NoRegister /* ScratchReg */);
272
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000273 for (unsigned Ix = 0; Ix < Operands.size(); ++Ix) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000274 assert(Operands[Ix]);
275 MCParsedAsmOperand &Op = *Operands[Ix];
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000276 if (Op.isMem()) {
277 X86Operand &MemOp = static_cast<X86Operand &>(Op);
278 // FIXME: get rid of this limitation.
279 if (IsStackReg(MemOp.getMemBaseReg()) ||
280 IsStackReg(MemOp.getMemIndexReg())) {
281 continue;
282 }
283
284 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
285 InstrumentMemOperand(MemOp, AccessSize, IsWrite, RegCtx, Ctx, Out);
286 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
287 }
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000288 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000289}
290
291class X86AddressSanitizer32 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000292public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000293 static const long kShadowOffset = 0x20000000;
294
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000295 X86AddressSanitizer32(const MCSubtargetInfo &STI)
296 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000297
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000298 virtual ~X86AddressSanitizer32() {}
299
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000300 virtual void StoreFlags(MCStreamer &Out) override {
301 EmitInstruction(Out, MCInstBuilder(X86::PUSHF32));
302 }
303
304 virtual void RestoreFlags(MCStreamer &Out) override {
305 EmitInstruction(Out, MCInstBuilder(X86::POPF32));
306 }
307
308 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
309 MCContext &Ctx,
310 MCStreamer &Out) override {
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000311 const MCRegisterInfo* MRI = Ctx.getRegisterInfo();
312 if (MRI && FrameReg != X86::NoRegister) {
313 EmitInstruction(
314 Out, MCInstBuilder(X86::PUSH32r).addReg(X86::EBP));
315 if (FrameReg == X86::ESP) {
316 Out.EmitCFIAdjustCfaOffset(4 /* byte size of the FrameReg */);
317 Out.EmitCFIRelOffset(
318 MRI->getDwarfRegNum(X86::EBP, true /* IsEH */), 0);
319 }
320 EmitInstruction(
321 Out, MCInstBuilder(X86::MOV32rr).addReg(X86::EBP).addReg(FrameReg));
322 Out.EmitCFIRememberState();
323 Out.EmitCFIDefCfaRegister(
324 MRI->getDwarfRegNum(X86::EBP, true /* IsEH */));
325 }
326
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000327 EmitInstruction(
328 Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.addressReg(MVT::i32)));
329 EmitInstruction(
330 Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.shadowReg(MVT::i32)));
331 if (RegCtx.ScratchReg != X86::NoRegister) {
332 EmitInstruction(
333 Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.scratchReg(MVT::i32)));
334 }
335 StoreFlags(Out);
336 }
337
338 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
339 MCContext &Ctx,
340 MCStreamer &Out) override {
341 RestoreFlags(Out);
342 if (RegCtx.ScratchReg != X86::NoRegister) {
343 EmitInstruction(
344 Out, MCInstBuilder(X86::POP32r).addReg(RegCtx.scratchReg(MVT::i32)));
345 }
346 EmitInstruction(
347 Out, MCInstBuilder(X86::POP32r).addReg(RegCtx.shadowReg(MVT::i32)));
348 EmitInstruction(
349 Out, MCInstBuilder(X86::POP32r).addReg(RegCtx.addressReg(MVT::i32)));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000350
351 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
352 EmitInstruction(
353 Out, MCInstBuilder(X86::POP32r).addReg(X86::EBP));
354 Out.EmitCFIRestoreState();
355 if (FrameReg == X86::ESP)
356 Out.EmitCFIAdjustCfaOffset(-4 /* byte size of the FrameReg */);
357 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000358 }
359
360 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
361 bool IsWrite,
362 const RegisterContext &RegCtx,
363 MCContext &Ctx,
364 MCStreamer &Out) override;
365 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
366 bool IsWrite,
367 const RegisterContext &RegCtx,
368 MCContext &Ctx,
369 MCStreamer &Out) override;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000370 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
371 MCStreamer &Out) override;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000372
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000373private:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000374 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
375 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000376 EmitInstruction(Out, MCInstBuilder(X86::CLD));
377 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
378
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000379 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
380 .addReg(X86::ESP)
381 .addReg(X86::ESP)
382 .addImm(-16));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000383 EmitInstruction(
384 Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.addressReg(MVT::i32)));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000385
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000386 const std::string &Fn = FuncName(AccessSize, IsWrite);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000387 MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn));
388 const MCSymbolRefExpr *FnExpr =
389 MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
390 EmitInstruction(Out, MCInstBuilder(X86::CALLpcrel32).addExpr(FnExpr));
391 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000392};
393
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000394void X86AddressSanitizer32::InstrumentMemOperandSmall(
395 X86Operand &Op, unsigned AccessSize, bool IsWrite,
396 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
397 unsigned AddressRegI32 = RegCtx.addressReg(MVT::i32);
398 unsigned ShadowRegI32 = RegCtx.shadowReg(MVT::i32);
399 unsigned ShadowRegI8 = RegCtx.shadowReg(MVT::i8);
400
401 assert(RegCtx.ScratchReg != X86::NoRegister);
402 unsigned ScratchRegI32 = RegCtx.scratchReg(MVT::i32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000403
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000404 {
405 MCInst Inst;
406 Inst.setOpcode(X86::LEA32r);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000407 Inst.addOperand(MCOperand::CreateReg(AddressRegI32));
David Blaikie960ea3f2014-06-08 16:18:35 +0000408 Op.addMemOperands(Inst, 5);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000409 EmitInstruction(Out, Inst);
410 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000411
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000412 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
413 AddressRegI32));
414 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
415 .addReg(ShadowRegI32)
416 .addReg(ShadowRegI32)
417 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000418
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000419 {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000420 MCInst Inst;
421 Inst.setOpcode(X86::MOV8rm);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000422 Inst.addOperand(MCOperand::CreateReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000423 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
424 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000425 X86Operand::CreateMem(0, Disp, ShadowRegI32, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000426 Op->addMemOperands(Inst, 5);
427 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000428 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000429
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000430 EmitInstruction(
431 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000432 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
433 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
434 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
435
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000436 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
437 AddressRegI32));
438 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
439 .addReg(ScratchRegI32)
440 .addReg(ScratchRegI32)
441 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000442
443 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000444 case 1:
445 break;
446 case 2: {
447 MCInst Inst;
448 Inst.setOpcode(X86::LEA32r);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000449 Inst.addOperand(MCOperand::CreateReg(ScratchRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000450
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000451 const MCExpr *Disp = MCConstantExpr::Create(1, Ctx);
452 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000453 X86Operand::CreateMem(0, Disp, ScratchRegI32, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000454 Op->addMemOperands(Inst, 5);
455 EmitInstruction(Out, Inst);
456 break;
457 }
458 case 4:
459 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000460 .addReg(ScratchRegI32)
461 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000462 .addImm(3));
463 break;
464 default:
465 assert(false && "Incorrect access size");
466 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000467 }
468
469 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000470 Out,
471 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
472 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
473 ShadowRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000474 EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr));
475
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000476 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000477 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000478}
479
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000480void X86AddressSanitizer32::InstrumentMemOperandLarge(
481 X86Operand &Op, unsigned AccessSize, bool IsWrite,
482 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
483 unsigned AddressRegI32 = RegCtx.addressReg(MVT::i32);
484 unsigned ShadowRegI32 = RegCtx.shadowReg(MVT::i32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000485
486 {
487 MCInst Inst;
488 Inst.setOpcode(X86::LEA32r);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000489 Inst.addOperand(MCOperand::CreateReg(AddressRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000490 Op.addMemOperands(Inst, 5);
491 EmitInstruction(Out, Inst);
492 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000493
494 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
495 AddressRegI32));
496 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
497 .addReg(ShadowRegI32)
498 .addReg(ShadowRegI32)
499 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000500 {
501 MCInst Inst;
502 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000503 case 8:
504 Inst.setOpcode(X86::CMP8mi);
505 break;
506 case 16:
507 Inst.setOpcode(X86::CMP16mi);
508 break;
509 default:
510 assert(false && "Incorrect access size");
511 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000512 }
513 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
514 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000515 X86Operand::CreateMem(0, Disp, ShadowRegI32, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000516 Op->addMemOperands(Inst, 5);
517 Inst.addOperand(MCOperand::CreateImm(0));
518 EmitInstruction(Out, Inst);
519 }
520 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
521 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
522 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
523
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000524 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000525 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000526}
527
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000528void X86AddressSanitizer32::InstrumentMOVSImpl(unsigned AccessSize,
529 MCContext &Ctx,
530 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000531 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000532
533 // No need to test when ECX is equals to zero.
534 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
535 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
536 EmitInstruction(
537 Out, MCInstBuilder(X86::TEST32rr).addReg(X86::ECX).addReg(X86::ECX));
538 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
539
540 // Instrument first and last elements in src and dst range.
541 InstrumentMOVSBase(X86::EDI /* DstReg */, X86::ESI /* SrcReg */,
542 X86::ECX /* CntReg */, AccessSize, Ctx, Out);
543
544 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000545 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000546}
547
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000548class X86AddressSanitizer64 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000549public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000550 static const long kShadowOffset = 0x7fff8000;
551
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000552 X86AddressSanitizer64(const MCSubtargetInfo &STI)
553 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000554
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000555 virtual ~X86AddressSanitizer64() {}
556
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000557 virtual void StoreFlags(MCStreamer &Out) override {
558 EmitInstruction(Out, MCInstBuilder(X86::PUSHF64));
559 }
560
561 virtual void RestoreFlags(MCStreamer &Out) override {
562 EmitInstruction(Out, MCInstBuilder(X86::POPF64));
563 }
564
565 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
566 MCContext &Ctx,
567 MCStreamer &Out) override {
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000568 const MCRegisterInfo *RegisterInfo = Ctx.getRegisterInfo();
569 if (RegisterInfo && FrameReg != X86::NoRegister) {
570 EmitInstruction(Out, MCInstBuilder(X86::PUSH64r).addReg(X86::RBP));
571 if (FrameReg == X86::RSP) {
572 Out.EmitCFIAdjustCfaOffset(8 /* byte size of the FrameReg */);
573 Out.EmitCFIRelOffset(
574 RegisterInfo->getDwarfRegNum(X86::RBP, true /* IsEH */), 0);
575 }
576 EmitInstruction(
577 Out, MCInstBuilder(X86::MOV64rr).addReg(X86::RBP).addReg(FrameReg));
578 Out.EmitCFIRememberState();
579 Out.EmitCFIDefCfaRegister(
580 RegisterInfo->getDwarfRegNum(X86::RBP, true /* IsEH */));
581 }
582
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000583 EmitAdjustRSP(Ctx, Out, -128);
584 EmitInstruction(
585 Out, MCInstBuilder(X86::PUSH64r).addReg(RegCtx.shadowReg(MVT::i64)));
586 EmitInstruction(
587 Out, MCInstBuilder(X86::PUSH64r).addReg(RegCtx.addressReg(MVT::i64)));
588 if (RegCtx.ScratchReg != X86::NoRegister) {
589 EmitInstruction(
590 Out, MCInstBuilder(X86::PUSH64r).addReg(RegCtx.scratchReg(MVT::i64)));
591 }
592 StoreFlags(Out);
593 }
594
595 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
596 MCContext &Ctx,
597 MCStreamer &Out) override {
598 RestoreFlags(Out);
599 if (RegCtx.ScratchReg != X86::NoRegister) {
600 EmitInstruction(
601 Out, MCInstBuilder(X86::POP64r).addReg(RegCtx.scratchReg(MVT::i64)));
602 }
603 EmitInstruction(
604 Out, MCInstBuilder(X86::POP64r).addReg(RegCtx.addressReg(MVT::i64)));
605 EmitInstruction(
606 Out, MCInstBuilder(X86::POP64r).addReg(RegCtx.shadowReg(MVT::i64)));
607 EmitAdjustRSP(Ctx, Out, 128);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000608
609 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
610 EmitInstruction(
611 Out, MCInstBuilder(X86::POP64r).addReg(X86::RBP));
612 Out.EmitCFIRestoreState();
613 if (FrameReg == X86::RSP)
614 Out.EmitCFIAdjustCfaOffset(-8 /* byte size of the FrameReg */);
615 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000616 }
617
618 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
619 bool IsWrite,
620 const RegisterContext &RegCtx,
621 MCContext &Ctx,
622 MCStreamer &Out) override;
623 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
624 bool IsWrite,
625 const RegisterContext &RegCtx,
626 MCContext &Ctx,
627 MCStreamer &Out) override;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000628 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
629 MCStreamer &Out) override;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000630
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000631private:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000632 void EmitAdjustRSP(MCContext &Ctx, MCStreamer &Out, long Offset) {
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000633 MCInst Inst;
634 Inst.setOpcode(X86::LEA64r);
635 Inst.addOperand(MCOperand::CreateReg(X86::RSP));
636
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000637 const MCExpr *Disp = MCConstantExpr::Create(Offset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000638 std::unique_ptr<X86Operand> Op(
639 X86Operand::CreateMem(0, Disp, X86::RSP, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000640 Op->addMemOperands(Inst, 5);
641 EmitInstruction(Out, Inst);
642 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000643
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000644 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
645 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000646 EmitInstruction(Out, MCInstBuilder(X86::CLD));
647 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
648
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000649 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
650 .addReg(X86::RSP)
651 .addReg(X86::RSP)
652 .addImm(-16));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000653
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000654 if (RegCtx.AddressReg != X86::RDI) {
655 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(X86::RDI).addReg(
656 RegCtx.addressReg(MVT::i64)));
657 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000658 const std::string &Fn = FuncName(AccessSize, IsWrite);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000659 MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn));
660 const MCSymbolRefExpr *FnExpr =
661 MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
662 EmitInstruction(Out, MCInstBuilder(X86::CALL64pcrel32).addExpr(FnExpr));
663 }
664};
665
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000666void X86AddressSanitizer64::InstrumentMemOperandSmall(
667 X86Operand &Op, unsigned AccessSize, bool IsWrite,
668 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
669 unsigned AddressRegI64 = RegCtx.addressReg(MVT::i64);
670 unsigned AddressRegI32 = RegCtx.addressReg(MVT::i32);
671 unsigned ShadowRegI64 = RegCtx.shadowReg(MVT::i64);
672 unsigned ShadowRegI32 = RegCtx.shadowReg(MVT::i32);
673 unsigned ShadowRegI8 = RegCtx.shadowReg(MVT::i8);
674
675 assert(RegCtx.ScratchReg != X86::NoRegister);
676 unsigned ScratchRegI32 = RegCtx.scratchReg(MVT::i32);
677
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000678 {
679 MCInst Inst;
680 Inst.setOpcode(X86::LEA64r);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000681 Inst.addOperand(MCOperand::CreateReg(AddressRegI64));
David Blaikie960ea3f2014-06-08 16:18:35 +0000682 Op.addMemOperands(Inst, 5);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000683 EmitInstruction(Out, Inst);
684 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000685 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
686 AddressRegI64));
687 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
688 .addReg(ShadowRegI64)
689 .addReg(ShadowRegI64)
690 .addImm(3));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000691 {
692 MCInst Inst;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000693 Inst.setOpcode(X86::MOV8rm);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000694 Inst.addOperand(MCOperand::CreateReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000695 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000696 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000697 X86Operand::CreateMem(0, Disp, ShadowRegI64, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000698 Op->addMemOperands(Inst, 5);
699 EmitInstruction(Out, Inst);
700 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000701
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000702 EmitInstruction(
703 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000704 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
705 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
706 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
707
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000708 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
709 AddressRegI32));
710 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
711 .addReg(ScratchRegI32)
712 .addReg(ScratchRegI32)
713 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000714
715 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000716 case 1:
717 break;
718 case 2: {
719 MCInst Inst;
720 Inst.setOpcode(X86::LEA32r);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000721 Inst.addOperand(MCOperand::CreateReg(ScratchRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000722
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000723 const MCExpr *Disp = MCConstantExpr::Create(1, Ctx);
724 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000725 X86Operand::CreateMem(0, Disp, ScratchRegI32, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000726 Op->addMemOperands(Inst, 5);
727 EmitInstruction(Out, Inst);
728 break;
729 }
730 case 4:
731 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000732 .addReg(ScratchRegI32)
733 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000734 .addImm(3));
735 break;
736 default:
737 assert(false && "Incorrect access size");
738 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000739 }
740
741 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000742 Out,
743 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
744 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
745 ShadowRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000746 EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr));
747
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000748 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000749 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000750}
751
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000752void X86AddressSanitizer64::InstrumentMemOperandLarge(
753 X86Operand &Op, unsigned AccessSize, bool IsWrite,
754 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
755 unsigned AddressRegI64 = RegCtx.addressReg(MVT::i64);
756 unsigned ShadowRegI64 = RegCtx.shadowReg(MVT::i64);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000757
758 {
759 MCInst Inst;
760 Inst.setOpcode(X86::LEA64r);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000761 Inst.addOperand(MCOperand::CreateReg(AddressRegI64));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000762 Op.addMemOperands(Inst, 5);
763 EmitInstruction(Out, Inst);
764 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000765 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
766 AddressRegI64));
767 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
768 .addReg(ShadowRegI64)
769 .addReg(ShadowRegI64)
770 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000771 {
772 MCInst Inst;
773 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000774 case 8:
775 Inst.setOpcode(X86::CMP8mi);
776 break;
777 case 16:
778 Inst.setOpcode(X86::CMP16mi);
779 break;
780 default:
781 assert(false && "Incorrect access size");
782 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000783 }
784 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
785 std::unique_ptr<X86Operand> Op(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000786 X86Operand::CreateMem(0, Disp, ShadowRegI64, 0, 1, SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000787 Op->addMemOperands(Inst, 5);
788 Inst.addOperand(MCOperand::CreateImm(0));
789 EmitInstruction(Out, Inst);
790 }
791
792 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
793 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
794 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
795
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000796 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000797 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000798}
799
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000800void X86AddressSanitizer64::InstrumentMOVSImpl(unsigned AccessSize,
801 MCContext &Ctx,
802 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000803 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000804
805 // No need to test when RCX is equals to zero.
806 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
807 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
808 EmitInstruction(
809 Out, MCInstBuilder(X86::TEST64rr).addReg(X86::RCX).addReg(X86::RCX));
810 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
811
812 // Instrument first and last elements in src and dst range.
813 InstrumentMOVSBase(X86::RDI /* DstReg */, X86::RSI /* SrcReg */,
814 X86::RCX /* CntReg */, AccessSize, Ctx, Out);
815
816 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000817 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000818}
819
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000820} // End anonymous namespace
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000821
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000822X86AsmInstrumentation::X86AsmInstrumentation(const MCSubtargetInfo &STI)
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000823 : STI(STI), FrameReg(X86::NoRegister) {}
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000824
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000825X86AsmInstrumentation::~X86AsmInstrumentation() {}
826
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000827void X86AsmInstrumentation::InstrumentAndEmitInstruction(
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000828 const MCInst &Inst, OperandVector &Operands, MCContext &Ctx,
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000829 const MCInstrInfo &MII, MCStreamer &Out) {
830 EmitInstruction(Out, Inst);
831}
832
833void X86AsmInstrumentation::EmitInstruction(MCStreamer &Out,
834 const MCInst &Inst) {
835 Out.EmitInstruction(Inst, STI);
836}
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000837
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000838X86AsmInstrumentation *
839CreateX86AsmInstrumentation(const MCTargetOptions &MCOptions,
840 const MCContext &Ctx, const MCSubtargetInfo &STI) {
Evgeniy Stepanov29865f72014-04-30 14:04:31 +0000841 Triple T(STI.getTargetTriple());
842 const bool hasCompilerRTSupport = T.isOSLinux();
Evgeniy Stepanov3819f022014-05-07 07:54:11 +0000843 if (ClAsanInstrumentAssembly && hasCompilerRTSupport &&
844 MCOptions.SanitizeAddress) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000845 if ((STI.getFeatureBits() & X86::Mode32Bit) != 0)
846 return new X86AddressSanitizer32(STI);
847 if ((STI.getFeatureBits() & X86::Mode64Bit) != 0)
848 return new X86AddressSanitizer64(STI);
849 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000850 return new X86AsmInstrumentation(STI);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000851}
852
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000853} // End llvm namespace