blob: 1185941d344d0f35fcca92dc5123f5e02e45a6c5 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrShiftRotate.td - Shift and Rotate Instrs ---*- tablegen -*-===//
2//
Chris Lattner1b3aa862010-10-05 07:00:12 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner1b3aa862010-10-05 07:00:12 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the shift and rotate instructions.
11//
12//===----------------------------------------------------------------------===//
13
14// FIXME: Someone needs to smear multipattern goodness all over this file.
15
16let Defs = [EFLAGS] in {
17
18let Constraints = "$src1 = $dst" in {
19let Uses = [CL] in {
20def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1),
21 "shl{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +000022 [(set GR8:$dst, (shl GR8:$src1, CL))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +000023def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
24 "shl{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +000025 [(set GR16:$dst, (shl GR16:$src1, CL))], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +000026def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
27 "shl{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +000028 [(set GR32:$dst, (shl GR32:$src1, CL))], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +000029def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelc1215322012-01-03 18:22:10 +000030 "shl{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +000031 [(set GR64:$dst, (shl GR64:$src1, CL))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +000032} // Uses = [CL]
33
34def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
35 "shl{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +000036 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +000037
38let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
39def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
40 "shl{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +000041 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))], IIC_SR>,
42 OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +000043def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
44 "shl{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +000045 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +000046def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst),
47 (ins GR64:$src1, i8imm:$src2),
48 "shl{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +000049 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))],
50 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +000051
52// NOTE: We don't include patterns for shifts of a register by one, because
Chris Lattner1818dd52010-10-05 07:13:35 +000053// 'add reg,reg' is cheaper (and we have a Pat pattern for shift-by-one).
Craig Topper396cb792012-12-27 03:35:44 +000054let hasSideEffects = 0 in {
Chris Lattner1b3aa862010-10-05 07:00:12 +000055def SHL8r1 : I<0xD0, MRM4r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +000056 "shl{b}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +000057def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +000058 "shl{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +000059def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +000060 "shl{l}\t$dst", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +000061def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +000062 "shl{q}\t$dst", [], IIC_SR>;
Craig Topper396cb792012-12-27 03:35:44 +000063} // hasSideEffects = 0
Chris Lattner1b3aa862010-10-05 07:00:12 +000064} // isConvertibleToThreeAddress = 1
Craig Topper396cb792012-12-27 03:35:44 +000065} // Constraints = "$src = $dst"
Chris Lattner1b3aa862010-10-05 07:00:12 +000066
67
Chris Lattner1818dd52010-10-05 07:13:35 +000068// FIXME: Why do we need an explicit "Uses = [CL]" when the instr has a pattern
69// using CL?
Chris Lattner1b3aa862010-10-05 07:00:12 +000070let Uses = [CL] in {
71def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
72 "shl{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +000073 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +000074def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
75 "shl{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +000076 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)], IIC_SR>,
77 OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +000078def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
79 "shl{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +000080 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +000081def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Devang Patelc1215322012-01-03 18:22:10 +000082 "shl{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +000083 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +000084}
85def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
86 "shl{b}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +000087 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)],
88 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +000089def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
90 "shl{w}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +000091 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)],
92 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +000093 OpSize;
94def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
95 "shl{l}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +000096 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)],
97 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +000098def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
99 "shl{q}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000100 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)],
101 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000102
103// Shift by 1
104def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
105 "shl{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000106 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)],
107 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000108def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
109 "shl{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000110 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)],
111 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000112 OpSize;
113def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
114 "shl{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000115 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)],
116 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000117def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
118 "shl{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000119 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)],
120 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000121
122let Constraints = "$src1 = $dst" in {
123let Uses = [CL] in {
124def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src1),
125 "shr{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000126 [(set GR8:$dst, (srl GR8:$src1, CL))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000127def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
128 "shr{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000129 [(set GR16:$dst, (srl GR16:$src1, CL))], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000130def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
131 "shr{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000132 [(set GR32:$dst, (srl GR32:$src1, CL))], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000133def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelc1215322012-01-03 18:22:10 +0000134 "shr{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000135 [(set GR64:$dst, (srl GR64:$src1, CL))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000136}
137
138def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
139 "shr{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000140 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000141def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
142 "shr{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000143 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))],
144 IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000145def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
146 "shr{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000147 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))],
148 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000149def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
150 "shr{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000151 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000152
Chris Lattner1818dd52010-10-05 07:13:35 +0000153// Shift right by 1
Chris Lattner1b3aa862010-10-05 07:00:12 +0000154def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
155 "shr{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000156 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000157def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
158 "shr{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000159 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000160def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
161 "shr{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000162 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000163def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
164 "shr{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000165 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000166} // Constraints = "$src = $dst"
167
168
169let Uses = [CL] in {
170def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
171 "shr{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000172 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000173def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
174 "shr{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000175 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)], IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000176 OpSize;
177def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
178 "shr{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000179 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000180def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Devang Patelc1215322012-01-03 18:22:10 +0000181 "shr{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000182 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000183}
184def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
185 "shr{b}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000186 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)],
187 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000188def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
189 "shr{w}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000190 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)],
191 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000192 OpSize;
193def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
194 "shr{l}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000195 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)],
196 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000197def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
198 "shr{q}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000199 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)],
200 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000201
202// Shift by 1
203def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
204 "shr{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000205 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)],
206 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000207def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
208 "shr{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000209 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)],
210 IIC_SR>,OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000211def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
212 "shr{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000213 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)],
214 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000215def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
216 "shr{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000217 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)],
218 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000219
220let Constraints = "$src1 = $dst" in {
221let Uses = [CL] in {
222def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
223 "sar{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000224 [(set GR8:$dst, (sra GR8:$src1, CL))],
225 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000226def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
227 "sar{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000228 [(set GR16:$dst, (sra GR16:$src1, CL))],
229 IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000230def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
231 "sar{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000232 [(set GR32:$dst, (sra GR32:$src1, CL))],
233 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000234def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelc1215322012-01-03 18:22:10 +0000235 "sar{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000236 [(set GR64:$dst, (sra GR64:$src1, CL))],
237 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000238}
239
240def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
241 "sar{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000242 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))],
243 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000244def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
245 "sar{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000246 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))],
247 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000248 OpSize;
249def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
250 "sar{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000251 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))],
252 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000253def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst),
254 (ins GR64:$src1, i8imm:$src2),
255 "sar{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000256 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))],
257 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000258
259// Shift by 1
260def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
261 "sar{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000262 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))],
263 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000264def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
265 "sar{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000266 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))],
267 IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000268def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
269 "sar{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000270 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))],
271 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000272def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
273 "sar{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000274 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))],
275 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000276} // Constraints = "$src = $dst"
277
278
279let Uses = [CL] in {
280def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
281 "sar{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000282 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)],
283 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000284def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
285 "sar{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000286 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)],
287 IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000288def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
289 "sar{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000290 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)],
291 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000292def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Devang Patelc1215322012-01-03 18:22:10 +0000293 "sar{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000294 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)],
295 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000296}
297def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
298 "sar{b}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000299 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)],
300 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000301def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
302 "sar{w}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000303 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)],
304 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000305 OpSize;
306def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
307 "sar{l}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000308 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)],
309 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000310def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
311 "sar{q}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000312 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)],
313 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000314
315// Shift by 1
316def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
317 "sar{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000318 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)],
319 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000320def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
321 "sar{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000322 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)],
323 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000324 OpSize;
325def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
326 "sar{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000327 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)],
328 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000329def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
330 "sar{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000331 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)],
332 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000333
334//===----------------------------------------------------------------------===//
335// Rotate instructions
336//===----------------------------------------------------------------------===//
337
Craig Topper396cb792012-12-27 03:35:44 +0000338let hasSideEffects = 0 in {
Chris Lattner1b3aa862010-10-05 07:00:12 +0000339let Constraints = "$src1 = $dst" in {
340def RCL8r1 : I<0xD0, MRM2r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000341 "rcl{b}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000342def RCL8ri : Ii8<0xC0, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000343 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000344let Uses = [CL] in
345def RCL8rCL : I<0xD2, MRM2r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000346 "rcl{b}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000347
348def RCL16r1 : I<0xD1, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000349 "rcl{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000350def RCL16ri : Ii8<0xC1, MRM2r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000351 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize;
Chris Lattner1818dd52010-10-05 07:13:35 +0000352let Uses = [CL] in
353def RCL16rCL : I<0xD3, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000354 "rcl{w}\t{%cl, $dst|$dst, CL}", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000355
356def RCL32r1 : I<0xD1, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000357 "rcl{l}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000358def RCL32ri : Ii8<0xC1, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000359 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000360let Uses = [CL] in
361def RCL32rCL : I<0xD3, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000362 "rcl{l}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000363
364
365def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000366 "rcl{q}\t$dst", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000367def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000368 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000369let Uses = [CL] in
370def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000371 "rcl{q}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000372
373
Chris Lattner1b3aa862010-10-05 07:00:12 +0000374def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000375 "rcr{b}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000376def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000377 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000378let Uses = [CL] in
379def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000380 "rcr{b}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000381
382def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000383 "rcr{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000384def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000385 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize;
Chris Lattner1818dd52010-10-05 07:13:35 +0000386let Uses = [CL] in
387def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000388 "rcr{w}\t{%cl, $dst|$dst, CL}", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000389
390def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000391 "rcr{l}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000392def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000393 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000394let Uses = [CL] in
395def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000396 "rcr{l}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000397
398def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000399 "rcr{q}\t$dst", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000400def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000401 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000402let Uses = [CL] in
403def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000404 "rcr{q}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000405
Chris Lattner1b3aa862010-10-05 07:00:12 +0000406} // Constraints = "$src = $dst"
407
408def RCL8m1 : I<0xD0, MRM2m, (outs), (ins i8mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000409 "rcl{b}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000410def RCL8mi : Ii8<0xC0, MRM2m, (outs), (ins i8mem:$dst, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000411 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000412def RCL16m1 : I<0xD1, MRM2m, (outs), (ins i16mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000413 "rcl{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000414def RCL16mi : Ii8<0xC1, MRM2m, (outs), (ins i16mem:$dst, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000415 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000416def RCL32m1 : I<0xD1, MRM2m, (outs), (ins i32mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000417 "rcl{l}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000418def RCL32mi : Ii8<0xC1, MRM2m, (outs), (ins i32mem:$dst, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000419 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000420def RCL64m1 : RI<0xD1, MRM2m, (outs), (ins i64mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000421 "rcl{q}\t$dst", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000422def RCL64mi : RIi8<0xC1, MRM2m, (outs), (ins i64mem:$dst, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000423 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000424
Chris Lattner1b3aa862010-10-05 07:00:12 +0000425def RCR8m1 : I<0xD0, MRM3m, (outs), (ins i8mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000426 "rcr{b}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000427def RCR8mi : Ii8<0xC0, MRM3m, (outs), (ins i8mem:$dst, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000428 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000429def RCR16m1 : I<0xD1, MRM3m, (outs), (ins i16mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000430 "rcr{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000431def RCR16mi : Ii8<0xC1, MRM3m, (outs), (ins i16mem:$dst, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000432 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000433def RCR32m1 : I<0xD1, MRM3m, (outs), (ins i32mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000434 "rcr{l}\t$dst", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000435def RCR32mi : Ii8<0xC1, MRM3m, (outs), (ins i32mem:$dst, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000436 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000437def RCR64m1 : RI<0xD1, MRM3m, (outs), (ins i64mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000438 "rcr{q}\t$dst", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000439def RCR64mi : RIi8<0xC1, MRM3m, (outs), (ins i64mem:$dst, i8imm:$cnt),
Andrew Trick8523b162012-02-01 23:20:51 +0000440 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000441
442let Uses = [CL] in {
443def RCL8mCL : I<0xD2, MRM2m, (outs), (ins i8mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000444 "rcl{b}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000445def RCL16mCL : I<0xD3, MRM2m, (outs), (ins i16mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000446 "rcl{w}\t{%cl, $dst|$dst, CL}", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000447def RCL32mCL : I<0xD3, MRM2m, (outs), (ins i32mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000448 "rcl{l}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000449def RCL64mCL : RI<0xD3, MRM2m, (outs), (ins i64mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000450 "rcl{q}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000451
Chris Lattner1b3aa862010-10-05 07:00:12 +0000452def RCR8mCL : I<0xD2, MRM3m, (outs), (ins i8mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000453 "rcr{b}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000454def RCR16mCL : I<0xD3, MRM3m, (outs), (ins i16mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000455 "rcr{w}\t{%cl, $dst|$dst, CL}", [], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000456def RCR32mCL : I<0xD3, MRM3m, (outs), (ins i32mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000457 "rcr{l}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000458def RCR64mCL : RI<0xD3, MRM3m, (outs), (ins i64mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000459 "rcr{q}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000460}
Craig Topper396cb792012-12-27 03:35:44 +0000461} // hasSideEffects = 0
Chris Lattner1b3aa862010-10-05 07:00:12 +0000462
463let Constraints = "$src1 = $dst" in {
464// FIXME: provide shorter instructions when imm8 == 1
465let Uses = [CL] in {
466def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
467 "rol{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000468 [(set GR8:$dst, (rotl GR8:$src1, CL))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000469def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
470 "rol{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000471 [(set GR16:$dst, (rotl GR16:$src1, CL))], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000472def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
473 "rol{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000474 [(set GR32:$dst, (rotl GR32:$src1, CL))], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000475def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelc1215322012-01-03 18:22:10 +0000476 "rol{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000477 [(set GR64:$dst, (rotl GR64:$src1, CL))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000478}
479
480def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
481 "rol{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000482 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000483def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
484 "rol{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000485 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))],
486 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000487 OpSize;
488def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
489 "rol{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000490 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))],
491 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000492def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst),
493 (ins GR64:$src1, i8imm:$src2),
494 "rol{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000495 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))],
496 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000497
498// Rotate by 1
499def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
500 "rol{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000501 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))],
502 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000503def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
504 "rol{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000505 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))],
506 IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000507def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
508 "rol{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000509 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))],
510 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000511def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
512 "rol{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000513 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))],
514 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000515} // Constraints = "$src = $dst"
516
517let Uses = [CL] in {
518def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
519 "rol{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000520 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)],
521 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000522def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
523 "rol{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000524 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)],
525 IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000526def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
527 "rol{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000528 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)],
529 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000530def ROL64mCL : RI<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Devang Patelc1215322012-01-03 18:22:10 +0000531 "rol{q}\t{%cl, $dst|$dst, %cl}",
Andrew Trick8523b162012-02-01 23:20:51 +0000532 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)],
533 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000534}
Chris Lattner1818dd52010-10-05 07:13:35 +0000535def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src1),
536 "rol{b}\t{$src1, $dst|$dst, $src1}",
Andrew Trick8523b162012-02-01 23:20:51 +0000537 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src1)), addr:$dst)],
538 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000539def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src1),
540 "rol{w}\t{$src1, $dst|$dst, $src1}",
Andrew Trick8523b162012-02-01 23:20:51 +0000541 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src1)), addr:$dst)],
542 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000543 OpSize;
Chris Lattner1818dd52010-10-05 07:13:35 +0000544def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src1),
545 "rol{l}\t{$src1, $dst|$dst, $src1}",
Andrew Trick8523b162012-02-01 23:20:51 +0000546 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src1)), addr:$dst)],
547 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000548def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src1),
549 "rol{q}\t{$src1, $dst|$dst, $src1}",
Andrew Trick8523b162012-02-01 23:20:51 +0000550 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src1)), addr:$dst)],
551 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000552
553// Rotate by 1
554def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
555 "rol{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000556 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)],
557 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000558def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
559 "rol{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000560 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)],
561 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000562 OpSize;
563def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
564 "rol{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000565 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)],
566 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000567def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
568 "rol{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000569 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)],
570 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000571
572let Constraints = "$src1 = $dst" in {
573let Uses = [CL] in {
574def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
575 "ror{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000576 [(set GR8:$dst, (rotr GR8:$src1, CL))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000577def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
578 "ror{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000579 [(set GR16:$dst, (rotr GR16:$src1, CL))], IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000580def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
581 "ror{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000582 [(set GR32:$dst, (rotr GR32:$src1, CL))], IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000583def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelc1215322012-01-03 18:22:10 +0000584 "ror{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000585 [(set GR64:$dst, (rotr GR64:$src1, CL))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000586}
587
588def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
589 "ror{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000590 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000591def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
592 "ror{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000593 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))],
594 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000595 OpSize;
596def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
597 "ror{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000598 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))],
599 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000600def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst),
601 (ins GR64:$src1, i8imm:$src2),
602 "ror{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick8523b162012-02-01 23:20:51 +0000603 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))],
604 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000605
606// Rotate by 1
607def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
608 "ror{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000609 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))],
610 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000611def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
612 "ror{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000613 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))],
614 IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000615def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
616 "ror{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000617 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))],
618 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000619def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
620 "ror{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000621 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))],
622 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000623} // Constraints = "$src = $dst"
624
625let Uses = [CL] in {
626def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
627 "ror{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000628 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)],
629 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000630def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
631 "ror{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000632 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)],
633 IIC_SR>, OpSize;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000634def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
635 "ror{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000636 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)],
637 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000638def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Devang Patelc1215322012-01-03 18:22:10 +0000639 "ror{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000640 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)],
641 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000642}
643def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
644 "ror{b}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000645 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)],
646 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000647def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
648 "ror{w}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000649 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)],
650 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000651 OpSize;
652def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
653 "ror{l}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000654 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)],
655 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000656def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
657 "ror{q}\t{$src, $dst|$dst, $src}",
Andrew Trick8523b162012-02-01 23:20:51 +0000658 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)],
659 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000660
661// Rotate by 1
662def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
663 "ror{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000664 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)],
665 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000666def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
667 "ror{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000668 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)],
669 IIC_SR>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000670 OpSize;
671def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
672 "ror{l}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000673 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)],
674 IIC_SR>;
Chris Lattner1818dd52010-10-05 07:13:35 +0000675def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
676 "ror{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000677 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)],
678 IIC_SR>;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000679
680
681//===----------------------------------------------------------------------===//
682// Double shift instructions (generalizations of rotate)
683//===----------------------------------------------------------------------===//
684
685let Constraints = "$src1 = $dst" in {
686
687let Uses = [CL] in {
Chris Lattner1b3aa862010-10-05 07:00:12 +0000688def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst),
689 (ins GR16:$src1, GR16:$src2),
690 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000691 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))],
692 IIC_SHD16_REG_CL>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000693 TB, OpSize;
694def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst),
695 (ins GR16:$src1, GR16:$src2),
696 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000697 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))],
698 IIC_SHD16_REG_CL>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000699 TB, OpSize;
Chris Lattner1818dd52010-10-05 07:13:35 +0000700def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst),
701 (ins GR32:$src1, GR32:$src2),
702 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000703 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))],
704 IIC_SHD32_REG_CL>, TB;
Chris Lattner1818dd52010-10-05 07:13:35 +0000705def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst),
706 (ins GR32:$src1, GR32:$src2),
707 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000708 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))],
709 IIC_SHD32_REG_CL>, TB;
Chris Lattner1818dd52010-10-05 07:13:35 +0000710def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst),
711 (ins GR64:$src1, GR64:$src2),
Devang Patelc1215322012-01-03 18:22:10 +0000712 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000713 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))],
714 IIC_SHD64_REG_CL>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000715 TB;
716def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst),
717 (ins GR64:$src1, GR64:$src2),
Devang Patelc1215322012-01-03 18:22:10 +0000718 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick8523b162012-02-01 23:20:51 +0000719 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))],
720 IIC_SHD64_REG_CL>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000721 TB;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000722}
723
724let isCommutable = 1 in { // These instructions commute to each other.
Chris Lattner1b3aa862010-10-05 07:00:12 +0000725def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
726 (outs GR16:$dst),
727 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
728 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
729 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000730 (i8 imm:$src3)))], IIC_SHD16_REG_IM>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000731 TB, OpSize;
732def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
733 (outs GR16:$dst),
734 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
735 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
736 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000737 (i8 imm:$src3)))], IIC_SHD16_REG_IM>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000738 TB, OpSize;
Chris Lattner1818dd52010-10-05 07:13:35 +0000739def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
740 (outs GR32:$dst),
741 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
742 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
743 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000744 (i8 imm:$src3)))], IIC_SHD32_REG_IM>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000745 TB;
746def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
747 (outs GR32:$dst),
748 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
749 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
750 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000751 (i8 imm:$src3)))], IIC_SHD32_REG_IM>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000752 TB;
753def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
754 (outs GR64:$dst),
755 (ins GR64:$src1, GR64:$src2, i8imm:$src3),
756 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
757 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000758 (i8 imm:$src3)))], IIC_SHD64_REG_IM>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000759 TB;
760def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
761 (outs GR64:$dst),
762 (ins GR64:$src1, GR64:$src2, i8imm:$src3),
763 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
764 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000765 (i8 imm:$src3)))], IIC_SHD64_REG_IM>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000766 TB;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000767}
768} // Constraints = "$src = $dst"
769
770let Uses = [CL] in {
Chris Lattner1818dd52010-10-05 07:13:35 +0000771def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
772 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
773 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Andrew Trick8523b162012-02-01 23:20:51 +0000774 addr:$dst)], IIC_SHD16_MEM_CL>, TB, OpSize;
Chris Lattner1818dd52010-10-05 07:13:35 +0000775def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
776 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
777 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Andrew Trick8523b162012-02-01 23:20:51 +0000778 addr:$dst)], IIC_SHD16_MEM_CL>, TB, OpSize;
Chris Lattner1818dd52010-10-05 07:13:35 +0000779
Chris Lattner1b3aa862010-10-05 07:00:12 +0000780def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
781 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
782 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Andrew Trick8523b162012-02-01 23:20:51 +0000783 addr:$dst)], IIC_SHD32_MEM_CL>, TB;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000784def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
785 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
786 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Andrew Trick8523b162012-02-01 23:20:51 +0000787 addr:$dst)], IIC_SHD32_MEM_CL>, TB;
Chris Lattner1818dd52010-10-05 07:13:35 +0000788
789def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Devang Patelc1215322012-01-03 18:22:10 +0000790 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Chris Lattner1818dd52010-10-05 07:13:35 +0000791 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
Andrew Trick8523b162012-02-01 23:20:51 +0000792 addr:$dst)], IIC_SHD64_MEM_CL>, TB;
Chris Lattner1818dd52010-10-05 07:13:35 +0000793def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Devang Patelc1215322012-01-03 18:22:10 +0000794 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Chris Lattner1818dd52010-10-05 07:13:35 +0000795 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
Andrew Trick8523b162012-02-01 23:20:51 +0000796 addr:$dst)], IIC_SHD64_MEM_CL>, TB;
Chris Lattner1b3aa862010-10-05 07:00:12 +0000797}
Chris Lattner1818dd52010-10-05 07:13:35 +0000798
799def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
800 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
801 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
802 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000803 (i8 imm:$src3)), addr:$dst)],
804 IIC_SHD16_MEM_IM>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000805 TB, OpSize;
806def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
807 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
808 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
809 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000810 (i8 imm:$src3)), addr:$dst)],
811 IIC_SHD16_MEM_IM>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000812 TB, OpSize;
813
Chris Lattner1b3aa862010-10-05 07:00:12 +0000814def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
815 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
816 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
817 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000818 (i8 imm:$src3)), addr:$dst)],
819 IIC_SHD32_MEM_IM>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000820 TB;
821def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
822 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
823 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
824 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000825 (i8 imm:$src3)), addr:$dst)],
826 IIC_SHD32_MEM_IM>,
Chris Lattner1b3aa862010-10-05 07:00:12 +0000827 TB;
828
Chris Lattner1818dd52010-10-05 07:13:35 +0000829def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
830 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
831 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
832 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000833 (i8 imm:$src3)), addr:$dst)],
834 IIC_SHD64_MEM_IM>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000835 TB;
836def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
837 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
838 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
839 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
Andrew Trick8523b162012-02-01 23:20:51 +0000840 (i8 imm:$src3)), addr:$dst)],
841 IIC_SHD64_MEM_IM>,
Chris Lattner1818dd52010-10-05 07:13:35 +0000842 TB;
843
Chris Lattner1b3aa862010-10-05 07:00:12 +0000844} // Defs = [EFLAGS]
845
Michael Liao2de86af2012-09-26 08:24:51 +0000846def ROT32L2R_imm8 : SDNodeXForm<imm, [{
847 // Convert a ROTL shamt to a ROTR shamt on 32-bit integer.
848 return getI8Imm(32 - N->getZExtValue());
849}]>;
850
851def ROT64L2R_imm8 : SDNodeXForm<imm, [{
852 // Convert a ROTL shamt to a ROTR shamt on 64-bit integer.
853 return getI8Imm(64 - N->getZExtValue());
854}]>;
855
Craig Topperb05d9e92011-10-23 22:18:24 +0000856multiclass bmi_rotate<string asm, RegisterClass RC, X86MemOperand x86memop> {
857let neverHasSideEffects = 1 in {
858 def ri : Ii8<0xF0, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, i8imm:$src2),
859 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
860 []>, TAXD, VEX;
Craig Topper980d5982011-10-23 07:34:00 +0000861 let mayLoad = 1 in
Craig Topperb05d9e92011-10-23 22:18:24 +0000862 def mi : Ii8<0xF0, MRMSrcMem, (outs RC:$dst),
863 (ins x86memop:$src1, i8imm:$src2),
864 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
865 []>, TAXD, VEX;
866}
867}
Craig Topper980d5982011-10-23 07:34:00 +0000868
Craig Topperb05d9e92011-10-23 22:18:24 +0000869multiclass bmi_shift<string asm, RegisterClass RC, X86MemOperand x86memop> {
870let neverHasSideEffects = 1 in {
871 def rr : I<0xF7, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
872 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
873 VEX_4VOp3;
Craig Topper980d5982011-10-23 07:34:00 +0000874 let mayLoad = 1 in
Craig Topperb05d9e92011-10-23 22:18:24 +0000875 def rm : I<0xF7, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src1, RC:$src2),
876 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
877 VEX_4VOp3;
878}
879}
880
881let Predicates = [HasBMI2] in {
882 defm RORX32 : bmi_rotate<"rorx{l}", GR32, i32mem>;
883 defm RORX64 : bmi_rotate<"rorx{q}", GR64, i64mem>, VEX_W;
884 defm SARX32 : bmi_shift<"sarx{l}", GR32, i32mem>, T8XS;
885 defm SARX64 : bmi_shift<"sarx{q}", GR64, i64mem>, T8XS, VEX_W;
886 defm SHRX32 : bmi_shift<"shrx{l}", GR32, i32mem>, T8XD;
887 defm SHRX64 : bmi_shift<"shrx{q}", GR64, i64mem>, T8XD, VEX_W;
888 defm SHLX32 : bmi_shift<"shlx{l}", GR32, i32mem>, T8, OpSize;
889 defm SHLX64 : bmi_shift<"shlx{q}", GR64, i64mem>, T8, OpSize, VEX_W;
Michael Liao2de86af2012-09-26 08:24:51 +0000890
891 // Prefer RORX which is non-destructive and doesn't update EFLAGS.
892 let AddedComplexity = 10 in {
893 def : Pat<(rotl GR32:$src, (i8 imm:$shamt)),
894 (RORX32ri GR32:$src, (ROT32L2R_imm8 imm:$shamt))>;
895 def : Pat<(rotl GR64:$src, (i8 imm:$shamt)),
896 (RORX64ri GR64:$src, (ROT64L2R_imm8 imm:$shamt))>;
897 }
898
899 def : Pat<(rotl (loadi32 addr:$src), (i8 imm:$shamt)),
900 (RORX32mi addr:$src, (ROT32L2R_imm8 imm:$shamt))>;
901 def : Pat<(rotl (loadi64 addr:$src), (i8 imm:$shamt)),
902 (RORX64mi addr:$src, (ROT64L2R_imm8 imm:$shamt))>;
Michael Liao2b425e12012-09-26 08:26:25 +0000903
904 // Prefer SARX/SHRX/SHLX over SAR/SHR/SHL with variable shift BUT not
905 // immedidate shift, i.e. the following code is considered better
906 //
907 // mov %edi, %esi
908 // shl $imm, %esi
909 // ... %edi, ...
910 //
911 // than
912 //
913 // movb $imm, %sil
914 // shlx %sil, %edi, %esi
915 // ... %edi, ...
916 //
917 let AddedComplexity = 1 in {
918 def : Pat<(sra GR32:$src1, GR8:$src2),
919 (SARX32rr GR32:$src1,
920 (INSERT_SUBREG
921 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
922 def : Pat<(sra GR64:$src1, GR8:$src2),
923 (SARX64rr GR64:$src1,
924 (INSERT_SUBREG
925 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
926
927 def : Pat<(srl GR32:$src1, GR8:$src2),
928 (SHRX32rr GR32:$src1,
929 (INSERT_SUBREG
930 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
931 def : Pat<(srl GR64:$src1, GR8:$src2),
932 (SHRX64rr GR64:$src1,
933 (INSERT_SUBREG
934 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
935
936 def : Pat<(shl GR32:$src1, GR8:$src2),
937 (SHLX32rr GR32:$src1,
938 (INSERT_SUBREG
939 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
940 def : Pat<(shl GR64:$src1, GR8:$src2),
941 (SHLX64rr GR64:$src1,
942 (INSERT_SUBREG
943 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
944 }
945
946 // Patterns on SARXrm/SHRXrm/SHLXrm are explicitly omitted to favor
947 //
948 // mov (%ecx), %esi
949 // shl $imm, $esi
950 //
951 // over
952 //
953 // movb $imm %al
954 // shlx %al, (%ecx), %esi
955 //
956 // As SARXrr/SHRXrr/SHLXrr is favored on variable shift, the peephole
957 // optimization will fold them into SARXrm/SHRXrm/SHLXrm if possible.
Craig Topper980d5982011-10-23 07:34:00 +0000958}