blob: 8fa10dcae1143121ade65a69897a9de8abbcf750 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- SparcFrameLowering.cpp - Sparc Frame Information ------------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Sparc implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "SparcFrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "SparcInstrInfo.h"
16#include "SparcMachineFunctionInfo.h"
Eric Christopher55414d42014-06-26 22:33:50 +000017#include "SparcSubtarget.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineModuleInfo.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/DataLayout.h"
24#include "llvm/IR/Function.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000025#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Target/TargetOptions.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000027
28using namespace llvm;
29
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000030static cl::opt<bool>
31DisableLeafProc("disable-sparc-leaf-proc",
Venkatraman Govindaraju3e8c7d92013-06-02 02:24:27 +000032 cl::init(false),
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000033 cl::desc("Disable Sparc leaf procedure optimization."),
34 cl::Hidden);
35
Eric Christopher55414d42014-06-26 22:33:50 +000036SparcFrameLowering::SparcFrameLowering(const SparcSubtarget &ST)
37 : TargetFrameLowering(TargetFrameLowering::StackGrowsDown,
38 ST.is64Bit() ? 16 : 8, 0, ST.is64Bit() ? 16 : 8) {}
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000039
Venkatraman Govindaraju11168682013-11-24 20:23:25 +000040void SparcFrameLowering::emitSPAdjustment(MachineFunction &MF,
41 MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator MBBI,
43 int NumBytes,
44 unsigned ADDrr,
45 unsigned ADDri) const {
46
47 DebugLoc dl = (MBBI != MBB.end()) ? MBBI->getDebugLoc() : DebugLoc();
48 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +000049 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
Venkatraman Govindaraju11168682013-11-24 20:23:25 +000050
51 if (NumBytes >= -4096 && NumBytes < 4096) {
52 BuildMI(MBB, MBBI, dl, TII.get(ADDri), SP::O6)
53 .addReg(SP::O6).addImm(NumBytes);
54 return;
55 }
56
57 // Emit this the hard way. This clobbers G1 which we always know is
58 // available here.
59 if (NumBytes >= 0) {
60 // Emit nonnegative numbers with sethi + or.
61 // sethi %hi(NumBytes), %g1
62 // or %g1, %lo(NumBytes), %g1
63 // add %sp, %g1, %sp
64 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1)
65 .addImm(HI22(NumBytes));
66 BuildMI(MBB, MBBI, dl, TII.get(SP::ORri), SP::G1)
67 .addReg(SP::G1).addImm(LO10(NumBytes));
68 BuildMI(MBB, MBBI, dl, TII.get(ADDrr), SP::O6)
69 .addReg(SP::O6).addReg(SP::G1);
70 return ;
71 }
72
73 // Emit negative numbers with sethi + xor.
74 // sethi %hix(NumBytes), %g1
75 // xor %g1, %lox(NumBytes), %g1
76 // add %sp, %g1, %sp
77 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1)
78 .addImm(HIX22(NumBytes));
79 BuildMI(MBB, MBBI, dl, TII.get(SP::XORri), SP::G1)
80 .addReg(SP::G1).addImm(LOX10(NumBytes));
81 BuildMI(MBB, MBBI, dl, TII.get(ADDrr), SP::O6)
82 .addReg(SP::O6).addReg(SP::G1);
83}
84
Quentin Colombet61b305e2015-05-05 17:38:16 +000085void SparcFrameLowering::emitPrologue(MachineFunction &MF,
86 MachineBasicBlock &MBB) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000087 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000088
Quentin Colombet61b305e2015-05-05 17:38:16 +000089 assert(&MF.front() == &MBB && "Shrink-wrapping not yet supported");
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000090 MachineFrameInfo *MFI = MF.getFrameInfo();
91 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +000092 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000093 MachineBasicBlock::iterator MBBI = MBB.begin();
94 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
95
96 // Get the number of bytes to allocate from the FrameInfo
97 int NumBytes = (int) MFI->getStackSize();
98
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +000099 unsigned SAVEri = SP::SAVEri;
100 unsigned SAVErr = SP::SAVErr;
101 if (FuncInfo->isLeafProc()) {
102 if (NumBytes == 0)
103 return;
104 SAVEri = SP::ADDri;
105 SAVErr = SP::ADDrr;
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000106 }
Eric Christopherf5e94062015-01-30 23:46:43 +0000107 NumBytes = -MF.getSubtarget<SparcSubtarget>().getAdjustedFrameSize(NumBytes);
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000108 emitSPAdjustment(MF, MBB, MBBI, NumBytes, SAVErr, SAVEri);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000109
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000110 MachineModuleInfo &MMI = MF.getMMI();
111 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000112 unsigned regFP = MRI->getDwarfRegNum(SP::I6, true);
113
114 // Emit ".cfi_def_cfa_register 30".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000115 unsigned CFIIndex =
116 MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister(nullptr, regFP));
Eric Christopher612bb692014-04-29 00:16:46 +0000117 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
118 .addCFIIndex(CFIIndex);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000119
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000120 // Emit ".cfi_window_save".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000121 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createWindowSave(nullptr));
Eric Christopher612bb692014-04-29 00:16:46 +0000122 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
123 .addCFIIndex(CFIIndex);
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000124
125 unsigned regInRA = MRI->getDwarfRegNum(SP::I7, true);
126 unsigned regOutRA = MRI->getDwarfRegNum(SP::O7, true);
127 // Emit ".cfi_register 15, 31".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000128 CFIIndex = MMI.addFrameInst(
129 MCCFIInstruction::createRegister(nullptr, regOutRA, regInRA));
Eric Christopher612bb692014-04-29 00:16:46 +0000130 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
131 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000132}
133
Eli Bendersky8da87162013-02-21 20:05:00 +0000134void SparcFrameLowering::
135eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
136 MachineBasicBlock::iterator I) const {
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000137 if (!hasReservedCallFrame(MF)) {
138 MachineInstr &MI = *I;
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000139 int Size = MI.getOperand(0).getImm();
140 if (MI.getOpcode() == SP::ADJCALLSTACKDOWN)
141 Size = -Size;
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000142
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000143 if (Size)
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000144 emitSPAdjustment(MF, MBB, I, Size, SP::ADDrr, SP::ADDri);
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000145 }
Eli Bendersky8da87162013-02-21 20:05:00 +0000146 MBB.erase(I);
147}
148
149
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000150void SparcFrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000151 MachineBasicBlock &MBB) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000152 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000153 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000154 const SparcInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +0000155 *static_cast<const SparcInstrInfo *>(MF.getSubtarget().getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000156 DebugLoc dl = MBBI->getDebugLoc();
157 assert(MBBI->getOpcode() == SP::RETL &&
158 "Can only put epilog before 'retl' instruction!");
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +0000159 if (!FuncInfo->isLeafProc()) {
160 BuildMI(MBB, MBBI, dl, TII.get(SP::RESTORErr), SP::G0).addReg(SP::G0)
161 .addReg(SP::G0);
162 return;
163 }
164 MachineFrameInfo *MFI = MF.getFrameInfo();
165
166 int NumBytes = (int) MFI->getStackSize();
167 if (NumBytes == 0)
168 return;
169
Eric Christopherf5e94062015-01-30 23:46:43 +0000170 NumBytes = MF.getSubtarget<SparcSubtarget>().getAdjustedFrameSize(NumBytes);
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000171 emitSPAdjustment(MF, MBB, MBBI, NumBytes, SP::ADDrr, SP::ADDri);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000172}
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000173
174bool SparcFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000175 // Reserve call frame if there are no variable sized objects on the stack.
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000176 return !MF.getFrameInfo()->hasVarSizedObjects();
177}
178
179// hasFP - Return true if the specified function should have a dedicated frame
180// pointer register. This is true if the function has variable sized allocas or
181// if frame pointer elimination is disabled.
182bool SparcFrameLowering::hasFP(const MachineFunction &MF) const {
183 const MachineFrameInfo *MFI = MF.getFrameInfo();
184 return MF.getTarget().Options.DisableFramePointerElim(MF) ||
185 MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken();
186}
187
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000188
NAKAMURA Takumidbd3bbe2013-05-29 12:10:42 +0000189static bool LLVM_ATTRIBUTE_UNUSED verifyLeafProcRegUse(MachineRegisterInfo *MRI)
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000190{
191
192 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg)
Matthias Braun9912bb82015-07-14 17:52:07 +0000193 if (!MRI->reg_nodbg_empty(reg))
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000194 return false;
195
196 for (unsigned reg = SP::L0; reg <= SP::L7; ++reg)
Matthias Braun9912bb82015-07-14 17:52:07 +0000197 if (!MRI->reg_nodbg_empty(reg))
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000198 return false;
199
200 return true;
201}
202
203bool SparcFrameLowering::isLeafProc(MachineFunction &MF) const
204{
205
206 MachineRegisterInfo &MRI = MF.getRegInfo();
207 MachineFrameInfo *MFI = MF.getFrameInfo();
208
Matthias Braun9912bb82015-07-14 17:52:07 +0000209 return !(MFI->hasCalls() // has calls
210 || !MRI.reg_nodbg_empty(SP::L0) // Too many registers needed
211 || !MRI.reg_nodbg_empty(SP::O6) // %SP is used
212 || hasFP(MF)); // need %FP
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000213}
214
215void SparcFrameLowering::remapRegsForLeafProc(MachineFunction &MF) const {
216
217 MachineRegisterInfo &MRI = MF.getRegInfo();
218
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000219 // Remap %i[0-7] to %o[0-7].
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000220 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg) {
Matthias Braun9912bb82015-07-14 17:52:07 +0000221 if (MRI.reg_nodbg_empty(reg))
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000222 continue;
223 unsigned mapped_reg = (reg - SP::I0 + SP::O0);
Matthias Braun9912bb82015-07-14 17:52:07 +0000224 assert(MRI.reg_nodbg_empty(mapped_reg));
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000225
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000226 // Replace I register with O register.
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000227 MRI.replaceRegWith(reg, mapped_reg);
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000228 }
229
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +0000230 // Rewrite MBB's Live-ins.
231 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
232 MBB != E; ++MBB) {
233 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg) {
234 if (!MBB->isLiveIn(reg))
235 continue;
236 MBB->removeLiveIn(reg);
237 MBB->addLiveIn(reg - SP::I0 + SP::O0);
238 }
239 }
240
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000241 assert(verifyLeafProcRegUse(&MRI));
242#ifdef XDEBUG
243 MF.verify(0, "After LeafProc Remapping");
244#endif
245}
246
Matthias Braun02564862015-07-14 17:17:13 +0000247void SparcFrameLowering::determineCalleeSaves(MachineFunction &MF,
248 BitVector &SavedRegs,
249 RegScavenger *RS) const {
250 TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000251 if (!DisableLeafProc && isLeafProc(MF)) {
252 SparcMachineFunctionInfo *MFI = MF.getInfo<SparcMachineFunctionInfo>();
253 MFI->setLeafProc(true);
254
255 remapRegsForLeafProc(MF);
256 }
257
258}