blob: 6ef0bdd6ed7bf3a6c04f66b2922777c05e436874 [file] [log] [blame]
Misha Brukman92ca8ec2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukmancd4f51b2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Misha Brukmane05203f2004-06-21 16:55:25 +000017let isTerminator = 1, isReturn = 1 in
Chris Lattnerec1cc1b2004-08-14 23:27:29 +000018 def BLR : XLForm_2_ext<"blr", 19, 16, 20, 31, 1, 0, 0>;
19
20class II<dag OL, string asmstr> {
21 dag OperandList = OL;
22 string AsmString = asmstr;
23}
24
Nate Begeman3ad3ad42004-08-21 05:56:39 +000025def u5imm : Operand<i8> {
26 let PrintMethod = "printU5ImmOperand";
27}
Chris Lattner8a796852004-08-15 05:20:16 +000028def u16imm : Operand<i16> {
29 let PrintMethod = "printU16ImmOperand";
30}
31
Misha Brukmane05203f2004-06-21 16:55:25 +000032
33// Pseudo-instructions:
Misha Brukman5295e1d2004-08-09 17:24:04 +000034def PHI : Pseudo<"PHI">; // PHI node...
35def ADJCALLSTACKDOWN : Pseudo<"ADJCALLSTACKDOWN">;
36def ADJCALLSTACKUP : Pseudo<"ADJCALLSTACKUP">;
Misha Brukmanf1a7e942004-07-27 17:15:05 +000037let Defs = [LR] in
Misha Brukman5295e1d2004-08-09 17:24:04 +000038 def MovePCtoLR : Pseudo<"MovePCtoLR">;
39def IMPLICIT_DEF : Pseudo<"IMPLICIT_DEF">;
Misha Brukmane05203f2004-06-21 16:55:25 +000040
Nate Begemane4e6d922004-08-19 05:20:54 +000041def LA : DForm_2<"la", 14, 0, 0>;
Misha Brukman570dcf62004-08-02 21:58:52 +000042def LOADHiAddr : DForm_2_r0<"addis", 15, 0, 0>;
Misha Brukmane05203f2004-06-21 16:55:25 +000043
Misha Brukman5295e1d2004-08-09 17:24:04 +000044def ADDI : DForm_2<"addi", 14, 0, 0>;
45def ADDIS : DForm_2<"addis", 15, 0, 0>;
46def SUBI : DForm_2<"subi", 14, 0, 0>;
47def LI : DForm_2_r0<"li", 14, 0, 0>;
48def LIS : DForm_2_r0<"lis", 15, 0, 0>;
49def ADDIC : DForm_2<"addic", 12, 0, 0>;
50def ADD : XOForm_1<"add", 31, 266, 0, 0, 0, 0>;
51def ADDC : XOForm_1<"addc", 31, 10, 0, 0, 0, 0>;
52def ADDE : XOForm_1<"adde", 31, 138, 0, 0, 0, 0>;
53def ADDZE : XOForm_3<"addze", 31, 202, 0, 0, 0, 0>;
Chris Lattner8a796852004-08-15 05:20:16 +000054def ANDIo : DForm_4<28, 0, 0,
55 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
56 "andi. $dst, $src1, $src2">;
Misha Brukman767fa112004-06-28 18:23:35 +000057
58let isBranch = 1, isTerminator = 1 in {
Misha Brukman5295e1d2004-08-09 17:24:04 +000059 def COND_BRANCH : Pseudo<"COND_BRANCH">;
60 def B : IForm<"b", 18, 0, 0, 0, 0>;
61 // FIXME: 4*CR# needs to be added to the BI field!
62 // This will only work for CR0 as it stands now
63 def BLT : BForm_ext<"blt", 16, 0, 0, 12, 0, 0, 0>;
64 def BLE : BForm_ext<"ble", 16, 0, 0, 4, 1, 0, 0>;
65 def BEQ : BForm_ext<"beq", 16, 0, 0, 12, 2, 0, 0>;
66 def BGE : BForm_ext<"bge", 16, 0, 0, 4, 0, 0, 0>;
67 def BGT : BForm_ext<"bgt", 16, 0, 0, 12, 1, 0, 0>;
68 def BNE : BForm_ext<"bne", 16, 0, 0, 4, 2, 0, 0>;
Misha Brukman767fa112004-06-28 18:23:35 +000069}
70
Misha Brukman7454c6f2004-06-29 23:37:36 +000071let isBranch = 1, isTerminator = 1, isCall = 1,
72 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +000073 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
74 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
75 LR,XER,CTR,
76 CR0,CR1,CR5,CR6,CR7] in {
77 // Convenient aliases for call instructions
Misha Brukman5295e1d2004-08-09 17:24:04 +000078 def CALLpcrel : IForm<"bl", 18, 0, 1, 0, 0>;
79 def CALLindirect : XLForm_2_ext<"bctrl", 19, 528, 20, 31, 1, 0, 0>;
Misha Brukman7454c6f2004-06-29 23:37:36 +000080}
81
Misha Brukman5295e1d2004-08-09 17:24:04 +000082def CMPI : DForm_5<"cmpi", 11, 0, 0>;
83def CMPWI : DForm_5_ext<"cmpwi", 11, 0, 0>;
Misha Brukmand7344dc2004-08-11 23:33:34 +000084def CMPDI : DForm_5_ext<"cmpdi", 11, 1, 0>;
85def CMP : XForm_16<"cmp", 31, 0, 0, 0>;
86def CMPW : XForm_16_ext<"cmpw", 31, 0, 0, 0>;
87def CMPD : XForm_16_ext<"cmpd", 31, 0, 1, 0>;
Chris Lattnerda2e56f2004-08-15 05:46:14 +000088def CMPLI : DForm_6<10, 0, 0,
89 (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
90 "cmpli $dst, $size, $src1, $src2">;
91def CMPLWI : DForm_6_ext<10, 0, 0,
92 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
93 "cmplwi $dst, $src1, $src2">;
94def CMPLDI : DForm_6_ext<10, 1, 0,
95 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
96 "cmpldi $dst, $src1, $src2">;
Misha Brukman5295e1d2004-08-09 17:24:04 +000097def CMPL : XForm_16<"cmpl", 31, 32, 0, 0>;
98def CMPLW : XForm_16_ext<"cmplw", 31, 32, 0, 0>;
Misha Brukmand7344dc2004-08-11 23:33:34 +000099def CMPLD : XForm_16_ext<"cmpld", 31, 32, 1, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000100def DIVW : XOForm_1<"divw", 31, 491, 0, 0, 0, 0>;
101def DIVWU : XOForm_1<"divwu", 31, 459, 0, 0, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000102def FADD : AForm_2<"fadd", 63, 21, 0, 0, 0>;
103def FADDS : AForm_2<"fadds", 59, 21, 0, 0, 0>;
104def FSUB : AForm_2<"fsub", 63, 20, 0, 0, 0>;
105def FSUBS : AForm_2<"fsubs", 59, 20, 0, 0, 0>;
106def FMUL : AForm_3<"fmul", 63, 25, 0, 0, 0>;
107def FMULS : AForm_3<"fmuls", 59, 25, 0, 0, 0>;
108def FDIV : AForm_2<"fdiv", 63, 18, 0, 0, 0>;
109def FDIVS : AForm_2<"fdivs", 59, 18, 0, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000110def FSEL : AForm_1<"fsel", 63, 23, 0, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000111def FCMPU : XForm_17<"fcmpu", 63, 0, 0, 0>;
112def LBZ : DForm_1<"lbz", 35, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000113def LHA : DForm_1<"lha", 42, 0, 0>;
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000114def LHZ : DForm_1<"lhz", 40, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000115def LWZ : DForm_1<"lwz", 32, 0, 0>;
Misha Brukmand7344dc2004-08-11 23:33:34 +0000116def LWA : DSForm_1<"lwa", 58, 2, 1, 0>;
Misha Brukman28beda92004-08-11 15:54:36 +0000117def LD : DSForm_2<"ld", 58, 0, 1, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000118def LMW : DForm_1<"lmw", 46, 0, 0>;
119def STMW : DForm_3<"stmw", 47, 0, 0>;
120def LFS : DForm_8<"lfs", 48, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000121def LFD : DForm_8<"lfd", 50, 0, 0>;
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000122def MFLR : XFXForm_1_ext<"", 31, 399, 8, 0, 0>,
123 II<(ops GPRC:$reg), "mflr $reg">;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000124def MFCTR : XFXForm_1_ext<"mfctr", 31, 399, 9, 0, 0>;
125def MTLR : XFXForm_7_ext<"mtlr", 31, 467, 8, 0, 0>;
126def MTCTR : XFXForm_7_ext<"mtctr", 31, 467, 9, 0, 0>;
Nate Begeman765cb5f2004-08-13 02:19:26 +0000127def MULLD : XOForm_1<"mulld", 31, 233, 0, 0, 1, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000128def MULLW : XOForm_1<"mullw", 31, 235, 0, 0, 0, 0>;
129def MULHWU : XOForm_2<"mulhwu", 31, 11, 0, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000130def NEG : XOForm_3<"neg", 31, 104, 0, 0, 0, 0>;
Chris Lattnerda2e56f2004-08-15 05:46:14 +0000131def NOP : DForm_4_zero<"nop", 24, 0, 0, (ops), "nop">;
Chris Lattner8a796852004-08-15 05:20:16 +0000132def ORI : DForm_4<24, 0, 0,
133 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
134 "ori $dst, $src1, $src2">;
135def ORIS : DForm_4<25, 0, 0,
136 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
137 "oris $dst, $src1, $src2">;
Nate Begeman765cb5f2004-08-13 02:19:26 +0000138def RLDICL : MDForm_1<"rldicl", 30, 0, 0, 1, 0>;
139def RLDICR : MDForm_1<"rldicr", 30, 1, 0, 1, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000140def RLWINM : MForm_2<"rlwinm", 21, 0, 0, 0>;
141def RLWNM : MForm_1<"rlwnm", 23, 0, 0, 0>;
142def RLWIMI : MForm_2<"rlwimi", 20, 0, 0, 0>;
Nate Begeman765cb5f2004-08-13 02:19:26 +0000143def SRADI : XSForm_1<"sradi", 31, 413, 0, 1, 0>;
Nate Begeman1b1a7842004-08-20 09:56:22 +0000144def SRWI : MForm_2<"srwi", 21, 0, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000145def STB : DForm_3<"stb", 38, 0, 0>;
146def STBU : DForm_3<"stbu", 39, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000147def STH : DForm_3<"sth", 44, 0, 0>;
148def STHU : DForm_3<"sthu", 45, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000149def STW : DForm_3<"stw", 36, 0, 0>;
150def STWU : DForm_3<"stwu", 37, 0, 0>;
Misha Brukman28beda92004-08-11 15:54:36 +0000151def STD : DSForm_2<"std", 62, 0, 1, 0>;
Misha Brukmand7344dc2004-08-11 23:33:34 +0000152def STDU : DSForm_2<"stdu", 62, 1, 1, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000153def STFS : DForm_9<"stfs", 52, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000154def STFD : DForm_9<"stfd", 54, 0, 0>;
Misha Brukman570dcf62004-08-02 21:58:52 +0000155def SUBFIC : DForm_2<"subfic", 8, 0, 0>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000156def SUB : XOForm_1_rev<"sub", 31, 40, 0, 0, 0, 0>;
157def SUBF : XOForm_1<"subf", 31, 40, 0, 0, 0, 0>;
158def SUBC : XOForm_1_rev<"subc", 31, 8, 0, 0, 0, 0>;
159def SUBFC : XOForm_1<"subfc", 31, 8, 0, 0, 0, 0>;
160def SUBFE : XOForm_1<"subfe", 31, 136, 0, 0, 0, 0>;
161def SUBFZE : XOForm_3<"subfze", 31, 200, 0, 0, 0, 0>;
Chris Lattner8a796852004-08-15 05:20:16 +0000162def XORI : DForm_4<26, 0, 0,
163 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
164 "xori $dst, $src1, $src2">;
165def XORIS : DForm_4<27, 0, 0,
166 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
167 "xoris $dst, $src1, $src2">;
Chris Lattner8a796852004-08-15 05:20:16 +0000168def MULLI : DForm_2<"mulli", 7, 0, 0>;
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000169
170
171def LBZX : XForm_1<31, 87, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
172 "lbzx $dst, $base, $index">;
173def LHAX : XForm_1<31, 343, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
174 "lhax $dst, $base, $index">;
175def LHZX : XForm_1<31, 279, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
176 "lhzx $dst, $base, $index">;
177def LWAX : XForm_1<31, 341, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
178 "lwax $dst, $base, $index">;
179def LWZX : XForm_1<31, 23, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
180 "lwzx $dst, $base, $index">;
181def LDX : XForm_1<31, 21, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
182 "ldx $dst, $base, $index">;
183def MFCR : XForm_5<31, 19, 0, 0, (ops GPRC:$dst), "mfcr $dst">;
184def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
185 "and $rA, $rS, $rB">;
186def ANDC : XForm_6<31, 60, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
187 "andc $rA, $rS, $rB">;
188def EQV : XForm_6<31, 284, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
189 "eqv $rA, $rS, $rB">;
190def NAND : XForm_6<31, 476, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
191 "nand $rA, $rS, $rB">;
192def NOR : XForm_6<31, 124, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
193 "nor $rA, $rS, $rB">;
194def OR : XForm_6<31, 444, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
195 "or $rA, $rS, $rB">;
196def ORo : XForm_6<31, 444, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
197 "or. $rA, $rS, $rB">;
198def ORC : XForm_6<31, 412, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
199 "orc $rA, $rS, $rB">;
200def SLD : XForm_6<31, 27, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
201 "sld $rA, $rS, $rB">;
202def SLW : XForm_6<31, 24, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
203 "slw $rA, $rS, $rB">;
204def SRD : XForm_6<31, 539, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
205 "srd $rA, $rS, $rB">;
206def SRW : XForm_6<31, 536, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
207 "srw $rA, $rS, $rB">;
208def SRAD : XForm_6<31, 794, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
209 "srad $rA, $rS, $rB">;
210def SRAW : XForm_6<31, 792, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
211 "sraw $rA, $rS, $rB">;
212def XOR : XForm_6<31, 316, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
213 "xor $rA, $rS, $rB">;
214def STBX : XForm_8<31, 215, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
215 "stbx $rS, $rA, $rB">;
216def STHX : XForm_8<31, 407, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
217 "sthx $rS, $rA, $rB">;
218def STWX : XForm_8<31, 151, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
219 "stwx $rS, $rA, $rB">;
220def STWUX : XForm_8<31, 183, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
221 "stwux $rS, $rA, $rB">;
222def STDX : XForm_8<31, 149, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
223 "stdx $rS, $rA, $rB">;
224def STDUX : XForm_8<31, 181, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
225 "stdux $rS, $rA, $rB">;
226def SRAWI : XForm_10<31, 824, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
227 "srawi $rA, $rS, $SH">;
228def CNTLZW : XForm_11<31, 26, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
229 "cntlzw $rA, $rS">;
230def EXTSB : XForm_11<31, 954, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
231 "extsb $rA, $rS">;
232def EXTSH : XForm_11<31, 922, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
233 "extsh $rA, $rS">;
234def LFSX : XForm_25<31, 535, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
235 "lfsx $dst, $base, $index">;
236def LFDX : XForm_25<31, 599, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
237 "lfdx $dst, $base, $index">;
238def FMR : XForm_26<63, 72, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
239 "fmr $frD, $frB">;
240def FNEG : XForm_26<63, 80, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
241 "fneg $frD, $frB">;
242def FRSP : XForm_26<63, 12, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
243 "frsp $frD, $frB">;
244def FCTIWZ : XForm_26<63, 15, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
245 "fctiwz $frD, $frB">;
246def STFSX : XForm_28<31, 663, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
247 "stfsx $frS, $rA, $rB">;
248def STFDX : XForm_28<31, 727, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
249 "stfdx $frS, $rA, $rB">;
250def CRAND : XLForm_1<19, 257, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
251 "crand $D, $A, $B">;
252def CRANDC : XLForm_1<19, 129, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
253 "crandc $D, $A, $B">;
254def CRNOR : XLForm_1<19, 33, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
255 "crnor $D, $A, $B">;
256def CROR : XLForm_1<19, 449, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
257 "cror $D, $A, $B">;