blob: 0e9a62e22ccbfc6832c36c6c39054a1027b123c6 [file] [log] [blame]
Daniel Dunbare52e6bf2008-10-02 01:17:28 +00001//===-- Host.cpp - Implement OS Host Concept --------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Hans Wennborgcfe341f2014-06-20 01:36:00 +000010// This file implements the operating system Host concept.
Daniel Dunbare52e6bf2008-10-02 01:17:28 +000011//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "llvm/Support/Host.h"
Benjamin Kramerefe40282012-06-26 21:36:32 +000015#include "llvm/ADT/SmallVector.h"
Hal Finkel59b0ee82012-06-12 03:03:13 +000016#include "llvm/ADT/StringRef.h"
17#include "llvm/ADT/StringSwitch.h"
Peter Collingbournea51c6ed2013-01-16 17:27:22 +000018#include "llvm/ADT/Triple.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/Config/config.h"
Hal Finkel59b0ee82012-06-12 03:03:13 +000020#include "llvm/Support/Debug.h"
Rafael Espindola97935a92014-12-17 02:32:44 +000021#include "llvm/Support/FileSystem.h"
Hal Finkel59b0ee82012-06-12 03:03:13 +000022#include "llvm/Support/raw_ostream.h"
Daniel Dunbar241d01b2009-11-14 10:09:12 +000023#include <string.h>
Daniel Dunbare52e6bf2008-10-02 01:17:28 +000024
25// Include the platform-specific parts of this class.
26#ifdef LLVM_ON_UNIX
27#include "Unix/Host.inc"
28#endif
29#ifdef LLVM_ON_WIN32
Michael J. Spencer447762d2010-11-29 18:16:10 +000030#include "Windows/Host.inc"
Daniel Dunbare52e6bf2008-10-02 01:17:28 +000031#endif
Benjamin Kramer38465062009-11-19 12:17:31 +000032#ifdef _MSC_VER
33#include <intrin.h>
34#endif
Hal Finkel59b0ee82012-06-12 03:03:13 +000035#if defined(__APPLE__) && (defined(__ppc__) || defined(__powerpc__))
36#include <mach/mach.h>
37#include <mach/mach_host.h>
38#include <mach/host_info.h>
39#include <mach/machine.h>
40#endif
Daniel Dunbare52e6bf2008-10-02 01:17:28 +000041
Chandler Carruth66f38db2014-04-21 23:58:10 +000042#define DEBUG_TYPE "host-detection"
43
Daniel Dunbar241d01b2009-11-14 10:09:12 +000044//===----------------------------------------------------------------------===//
45//
46// Implementations of the CPU detection routines
47//
48//===----------------------------------------------------------------------===//
49
50using namespace llvm;
51
Rafael Espindola81adfb52014-12-17 02:42:20 +000052#if defined(__linux__)
Rafael Espindola97935a92014-12-17 02:32:44 +000053static ssize_t LLVM_ATTRIBUTE_UNUSED readCpuInfo(void *Buf, size_t Size) {
Rafael Espindola97935a92014-12-17 02:32:44 +000054 // Note: We cannot mmap /proc/cpuinfo here and then process the resulting
55 // memory buffer because the 'file' has 0 size (it can be read from only
56 // as a stream).
57
58 int FD;
59 std::error_code EC = sys::fs::openFileForRead("/proc/cpuinfo", FD);
60 if (EC) {
61 DEBUG(dbgs() << "Unable to open /proc/cpuinfo: " << EC.message() << "\n");
62 return -1;
63 }
64 int Ret = read(FD, Buf, Size);
65 int CloseStatus = close(FD);
66 if (CloseStatus)
67 return -1;
68 return Ret;
69}
Rafael Espindola81adfb52014-12-17 02:42:20 +000070#endif
Rafael Espindola97935a92014-12-17 02:32:44 +000071
Daniel Dunbar241d01b2009-11-14 10:09:12 +000072#if defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)\
73 || defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
74
75/// GetX86CpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
76/// specified arguments. If we can't run cpuid on the host, return true.
Reid Klecknerbe85cb92013-08-14 18:21:51 +000077static bool GetX86CpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
78 unsigned *rECX, unsigned *rEDX) {
Reid Klecknerbf4f9eb2013-08-16 22:42:42 +000079#if defined(__GNUC__) || defined(__clang__)
Reid Klecknerbe85cb92013-08-14 18:21:51 +000080 #if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
Daniel Dunbar241d01b2009-11-14 10:09:12 +000081 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
82 asm ("movq\t%%rbx, %%rsi\n\t"
83 "cpuid\n\t"
84 "xchgq\t%%rbx, %%rsi\n\t"
85 : "=a" (*rEAX),
86 "=S" (*rEBX),
87 "=c" (*rECX),
88 "=d" (*rEDX)
89 : "a" (value));
90 return false;
Reid Klecknerbe85cb92013-08-14 18:21:51 +000091 #elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
Daniel Dunbar241d01b2009-11-14 10:09:12 +000092 asm ("movl\t%%ebx, %%esi\n\t"
93 "cpuid\n\t"
94 "xchgl\t%%ebx, %%esi\n\t"
95 : "=a" (*rEAX),
96 "=S" (*rEBX),
97 "=c" (*rECX),
98 "=d" (*rEDX)
99 : "a" (value));
100 return false;
David Blaikieb48ed1a2012-01-17 04:43:56 +0000101// pedantic #else returns to appease -Wunreachable-code (so we don't generate
102// postprocessed code that looks like "return true; return false;")
103 #else
104 return true;
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000105 #endif
Reid Klecknerbf4f9eb2013-08-16 22:42:42 +0000106#elif defined(_MSC_VER)
107 // The MSVC intrinsic is portable across x86 and x64.
108 int registers[4];
109 __cpuid(registers, value);
110 *rEAX = registers[0];
111 *rEBX = registers[1];
112 *rECX = registers[2];
113 *rEDX = registers[3];
114 return false;
David Blaikieb48ed1a2012-01-17 04:43:56 +0000115#else
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000116 return true;
David Blaikieb48ed1a2012-01-17 04:43:56 +0000117#endif
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000118}
119
Tim Northover89ccb612013-11-25 09:52:59 +0000120/// GetX86CpuIDAndInfoEx - Execute the specified cpuid with subleaf and return the
121/// 4 values in the specified arguments. If we can't run cpuid on the host,
122/// return true.
Benjamin Kramer583b00e2013-11-25 15:40:24 +0000123static bool GetX86CpuIDAndInfoEx(unsigned value, unsigned subleaf,
124 unsigned *rEAX, unsigned *rEBX, unsigned *rECX,
125 unsigned *rEDX) {
Tim Northover89ccb612013-11-25 09:52:59 +0000126#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
127 #if defined(__GNUC__)
128 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
129 asm ("movq\t%%rbx, %%rsi\n\t"
130 "cpuid\n\t"
131 "xchgq\t%%rbx, %%rsi\n\t"
132 : "=a" (*rEAX),
133 "=S" (*rEBX),
134 "=c" (*rECX),
135 "=d" (*rEDX)
136 : "a" (value),
137 "c" (subleaf));
138 return false;
139 #elif defined(_MSC_VER)
Aaron Ballmanb664e2a2015-02-16 18:23:00 +0000140 int registers[4];
141 __cpuidex(registers, value, subleaf);
142 *rEAX = registers[0];
143 *rEBX = registers[1];
144 *rECX = registers[2];
145 *rEDX = registers[3];
146 return false;
Tim Northover89ccb612013-11-25 09:52:59 +0000147 #else
148 return true;
149 #endif
150#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
151 #if defined(__GNUC__)
152 asm ("movl\t%%ebx, %%esi\n\t"
153 "cpuid\n\t"
154 "xchgl\t%%ebx, %%esi\n\t"
155 : "=a" (*rEAX),
156 "=S" (*rEBX),
157 "=c" (*rECX),
158 "=d" (*rEDX)
159 : "a" (value),
160 "c" (subleaf));
161 return false;
162 #elif defined(_MSC_VER)
163 __asm {
164 mov eax,value
165 mov ecx,subleaf
166 cpuid
167 mov esi,rEAX
168 mov dword ptr [esi],eax
169 mov esi,rEBX
170 mov dword ptr [esi],ebx
171 mov esi,rECX
172 mov dword ptr [esi],ecx
173 mov esi,rEDX
174 mov dword ptr [esi],edx
175 }
176 return false;
177 #else
178 return true;
179 #endif
180#else
181 return true;
182#endif
183}
184
Craig Topper7af39d72013-04-22 05:38:01 +0000185static bool OSHasAVXSupport() {
186#if defined(__GNUC__)
187 // Check xgetbv; this uses a .byte sequence instead of the instruction
188 // directly because older assemblers do not include support for xgetbv and
189 // there is no easy way to conditionally compile based on the assembler used.
190 int rEAX, rEDX;
191 __asm__ (".byte 0x0f, 0x01, 0xd0" : "=a" (rEAX), "=d" (rEDX) : "c" (0));
Aaron Ballman31c0adc2013-04-23 17:38:44 +0000192#elif defined(_MSC_FULL_VER) && defined(_XCR_XFEATURE_ENABLED_MASK)
Craig Topper7af39d72013-04-22 05:38:01 +0000193 unsigned long long rEAX = _xgetbv(_XCR_XFEATURE_ENABLED_MASK);
194#else
195 int rEAX = 0; // Ensures we return false
196#endif
197 return (rEAX & 6) == 6;
Aaron Ballman5f7c6802013-04-03 12:25:06 +0000198}
199
Chris Lattner963debc2010-09-06 05:19:44 +0000200static void DetectX86FamilyModel(unsigned EAX, unsigned &Family,
201 unsigned &Model) {
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000202 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
203 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
204 if (Family == 6 || Family == 0xf) {
205 if (Family == 0xf)
206 // Examine extended family ID if family ID is F.
207 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
208 // Examine extended model ID if family ID is 6 or F.
209 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
210 }
211}
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000212
Rafael Espindola74f444c2013-12-12 15:45:32 +0000213StringRef sys::getHostCPUName() {
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000214 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
215 if (GetX86CpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
216 return "generic";
217 unsigned Family = 0;
218 unsigned Model = 0;
219 DetectX86FamilyModel(EAX, Family, Model);
220
Tim Northover89ccb612013-11-25 09:52:59 +0000221 union {
222 unsigned u[3];
223 char c[12];
224 } text;
225
226 GetX86CpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
227
228 unsigned MaxLeaf = EAX;
Chris Lattner963debc2010-09-06 05:19:44 +0000229 bool HasSSE3 = (ECX & 0x1);
Benjamin Kramerfb349892013-07-29 11:02:08 +0000230 bool HasSSE41 = (ECX & 0x80000);
Aaron Ballman5f7c6802013-04-03 12:25:06 +0000231 // If CPUID indicates support for XSAVE, XRESTORE and AVX, and XGETBV
232 // indicates that the AVX registers will be saved and restored on context
233 // switch, then we have full AVX support.
Aaron Ballman5e6d2052013-04-03 18:00:22 +0000234 const unsigned AVXBits = (1 << 27) | (1 << 28);
235 bool HasAVX = ((ECX & AVXBits) == AVXBits) && OSHasAVXSupport();
Tim Northover89ccb612013-11-25 09:52:59 +0000236 bool HasAVX2 = HasAVX && MaxLeaf >= 0x7 &&
237 !GetX86CpuIDAndInfoEx(0x7, 0x0, &EAX, &EBX, &ECX, &EDX) &&
238 (EBX & 0x20);
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000239 GetX86CpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
240 bool Em64T = (EDX >> 29) & 0x1;
Kaelyn Takataa39d2a02014-05-05 16:32:10 +0000241 bool HasTBM = (ECX >> 21) & 0x1;
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000242
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000243 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
244 switch (Family) {
Daniel Dunbar397235f2009-11-14 21:36:19 +0000245 case 3:
246 return "i386";
247 case 4:
248 switch (Model) {
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000249 case 0: // Intel486 DX processors
250 case 1: // Intel486 DX processors
Daniel Dunbar397235f2009-11-14 21:36:19 +0000251 case 2: // Intel486 SX processors
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000252 case 3: // Intel487 processors, IntelDX2 OverDrive processors,
253 // IntelDX2 processors
Daniel Dunbar397235f2009-11-14 21:36:19 +0000254 case 4: // Intel486 SL processor
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000255 case 5: // IntelSX2 processors
Daniel Dunbar397235f2009-11-14 21:36:19 +0000256 case 7: // Write-Back Enhanced IntelDX2 processors
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000257 case 8: // IntelDX4 OverDrive processors, IntelDX4 processors
Daniel Dunbar397235f2009-11-14 21:36:19 +0000258 default: return "i486";
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000259 }
Daniel Dunbar397235f2009-11-14 21:36:19 +0000260 case 5:
261 switch (Model) {
262 case 1: // Pentium OverDrive processor for Pentium processor (60, 66),
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000263 // Pentium processors (60, 66)
Daniel Dunbar397235f2009-11-14 21:36:19 +0000264 case 2: // Pentium OverDrive processor for Pentium processor (75, 90,
265 // 100, 120, 133), Pentium processors (75, 90, 100, 120, 133,
266 // 150, 166, 200)
267 case 3: // Pentium OverDrive processors for Intel486 processor-based
268 // systems
269 return "pentium";
270
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000271 case 4: // Pentium OverDrive processor with MMX technology for Pentium
Daniel Dunbar397235f2009-11-14 21:36:19 +0000272 // processor (75, 90, 100, 120, 133), Pentium processor with
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000273 // MMX technology (166, 200)
Daniel Dunbar397235f2009-11-14 21:36:19 +0000274 return "pentium-mmx";
275
276 default: return "pentium";
277 }
278 case 6:
279 switch (Model) {
280 case 1: // Pentium Pro processor
281 return "pentiumpro";
282
283 case 3: // Intel Pentium II OverDrive processor, Pentium II processor,
284 // model 03
285 case 5: // Pentium II processor, model 05, Pentium II Xeon processor,
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000286 // model 05, and Intel Celeron processor, model 05
Daniel Dunbar397235f2009-11-14 21:36:19 +0000287 case 6: // Celeron processor, model 06
288 return "pentium2";
289
290 case 7: // Pentium III processor, model 07, and Pentium III Xeon
291 // processor, model 07
292 case 8: // Pentium III processor, model 08, Pentium III Xeon processor,
293 // model 08, and Celeron processor, model 08
294 case 10: // Pentium III Xeon processor, model 0Ah
295 case 11: // Pentium III processor, model 0Bh
296 return "pentium3";
297
298 case 9: // Intel Pentium M processor, Intel Celeron M processor model 09.
299 case 13: // Intel Pentium M processor, Intel Celeron M processor, model
300 // 0Dh. All processors are manufactured using the 90 nm process.
301 return "pentium-m";
302
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000303 case 14: // Intel Core Duo processor, Intel Core Solo processor, model
Daniel Dunbar397235f2009-11-14 21:36:19 +0000304 // 0Eh. All processors are manufactured using the 65 nm process.
305 return "yonah";
306
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000307 case 15: // Intel Core 2 Duo processor, Intel Core 2 Duo mobile
308 // processor, Intel Core 2 Quad processor, Intel Core 2 Quad
309 // mobile processor, Intel Core 2 Extreme processor, Intel
Daniel Dunbar397235f2009-11-14 21:36:19 +0000310 // Pentium Dual-Core processor, Intel Xeon processor, model
311 // 0Fh. All processors are manufactured using the 65 nm process.
312 case 22: // Intel Celeron processor model 16h. All processors are
313 // manufactured using the 65 nm process
314 return "core2";
315
316 case 21: // Intel EP80579 Integrated Processor and Intel EP80579
317 // Integrated Processor with Intel QuickAssist Technology
318 return "i686"; // FIXME: ???
319
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000320 case 23: // Intel Core 2 Extreme processor, Intel Xeon processor, model
Daniel Dunbar397235f2009-11-14 21:36:19 +0000321 // 17h. All processors are manufactured using the 45 nm process.
322 //
323 // 45nm: Penryn , Wolfdale, Yorkfield (XE)
Benjamin Kramerfb349892013-07-29 11:02:08 +0000324 // Not all Penryn processors support SSE 4.1 (such as the Pentium brand)
325 return HasSSE41 ? "penryn" : "core2";
Daniel Dunbar397235f2009-11-14 21:36:19 +0000326
327 case 26: // Intel Core i7 processor and Intel Xeon processor. All
328 // processors are manufactured using the 45 nm process.
329 case 29: // Intel Xeon processor MP. All processors are manufactured using
330 // the 45 nm process.
Jakob Stoklund Olesen49e58a92010-09-19 17:54:28 +0000331 case 30: // Intel(R) Core(TM) i7 CPU 870 @ 2.93GHz.
332 // As found in a Summer 2010 model iMac.
Chris Lattnerb737bac2010-09-19 00:31:58 +0000333 case 37: // Intel Core i7, laptop version.
Benjamin Kramer5a122f32011-08-25 18:05:56 +0000334 case 44: // Intel Core i7 processor and Intel Xeon processor. All
335 // processors are manufactured using the 32 nm process.
Benjamin Kramer9d6063a2012-09-26 18:21:47 +0000336 case 46: // Nehalem EX
337 case 47: // Westmere EX
Daniel Dunbar397235f2009-11-14 21:36:19 +0000338 return "corei7";
Bob Wilsond0f06002011-07-08 22:33:59 +0000339
340 // SandyBridge:
341 case 42: // Intel Core i7 processor. All processors are manufactured
342 // using the 32 nm process.
Chris Lattner889c40e2011-06-09 06:38:17 +0000343 case 45:
Aaron Ballman5f7c6802013-04-03 12:25:06 +0000344 // Not all Sandy Bridge processors support AVX (such as the Pentium
345 // versions instead of the i7 versions).
346 return HasAVX ? "corei7-avx" : "corei7";
Daniel Dunbar397235f2009-11-14 21:36:19 +0000347
Evan Cheng7fd16072012-04-23 22:41:39 +0000348 // Ivy Bridge:
349 case 58:
Tim Northover89ccb612013-11-25 09:52:59 +0000350 case 62: // Ivy Bridge EP
Aaron Ballman5f7c6802013-04-03 12:25:06 +0000351 // Not all Ivy Bridge processors support AVX (such as the Pentium
352 // versions instead of the i7 versions).
353 return HasAVX ? "core-avx-i" : "corei7";
Evan Cheng7fd16072012-04-23 22:41:39 +0000354
Tim Northover89ccb612013-11-25 09:52:59 +0000355 // Haswell:
356 case 60:
357 case 63:
358 case 69:
359 case 70:
Craig Topper3b1c3502015-03-23 04:17:11 +0000360 // Not all Haswell processors support AVX2 (such as the Pentium
Tim Northover89ccb612013-11-25 09:52:59 +0000361 // versions instead of the i7 versions).
362 return HasAVX2 ? "core-avx2" : "corei7";
363
Craig Topper1e1b0f72015-03-23 00:15:06 +0000364 // Broadwell:
365 case 61:
Craig Topper3b1c3502015-03-23 04:17:11 +0000366 // Not all Broadwell processors support AVX2 (such as the Pentium
Craig Topper1e1b0f72015-03-23 00:15:06 +0000367 // versions instead of the i7 versions).
368 return HasAVX2 ? "broadwell" : "corei7";
369
Preston Gurdc0b976c2012-05-02 21:38:46 +0000370 case 28: // Most 45 nm Intel Atom processors
371 case 38: // 45 nm Atom Lincroft
372 case 39: // 32 nm Atom Medfield
Preston Gurd8e082682012-07-19 19:05:37 +0000373 case 53: // 32 nm Atom Midview
374 case 54: // 32 nm Atom Midview
Daniel Dunbar397235f2009-11-14 21:36:19 +0000375 return "atom";
376
Preston Gurd3fe264d2013-09-13 19:23:28 +0000377 // Atom Silvermont codes from the Intel software optimization guide.
378 case 55:
Benjamin Kramer8f429382013-08-30 14:05:32 +0000379 case 74:
380 case 77:
381 return "slm";
382
Bob Wilson8d4e2fa2012-05-09 17:47:03 +0000383 default: return (Em64T) ? "x86-64" : "i686";
Daniel Dunbar397235f2009-11-14 21:36:19 +0000384 }
385 case 15: {
386 switch (Model) {
387 case 0: // Pentium 4 processor, Intel Xeon processor. All processors are
388 // model 00h and manufactured using the 0.18 micron process.
389 case 1: // Pentium 4 processor, Intel Xeon processor, Intel Xeon
390 // processor MP, and Intel Celeron processor. All processors are
391 // model 01h and manufactured using the 0.18 micron process.
NAKAMURA Takumi19e11f12010-09-09 13:30:48 +0000392 case 2: // Pentium 4 processor, Mobile Intel Pentium 4 processor - M,
Daniel Dunbar397235f2009-11-14 21:36:19 +0000393 // Intel Xeon processor, Intel Xeon processor MP, Intel Celeron
394 // processor, and Mobile Intel Celeron processor. All processors
395 // are model 02h and manufactured using the 0.13 micron process.
396 return (Em64T) ? "x86-64" : "pentium4";
397
398 case 3: // Pentium 4 processor, Intel Xeon processor, Intel Celeron D
399 // processor. All processors are model 03h and manufactured using
400 // the 90 nm process.
401 case 4: // Pentium 4 processor, Pentium 4 processor Extreme Edition,
402 // Pentium D processor, Intel Xeon processor, Intel Xeon
403 // processor MP, Intel Celeron D processor. All processors are
404 // model 04h and manufactured using the 90 nm process.
405 case 6: // Pentium 4 processor, Pentium D processor, Pentium processor
406 // Extreme Edition, Intel Xeon processor, Intel Xeon processor
407 // MP, Intel Celeron D processor. All processors are model 06h
408 // and manufactured using the 65 nm process.
409 return (Em64T) ? "nocona" : "prescott";
410
Daniel Dunbar397235f2009-11-14 21:36:19 +0000411 default:
412 return (Em64T) ? "x86-64" : "pentium4";
413 }
414 }
415
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000416 default:
Benjamin Kramer713fd352009-11-17 17:57:04 +0000417 return "generic";
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000418 }
419 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
420 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
421 // appears to be no way to generate the wide variety of AMD-specific targets
422 // from the information returned from CPUID.
423 switch (Family) {
424 case 4:
425 return "i486";
426 case 5:
427 switch (Model) {
428 case 6:
429 case 7: return "k6";
430 case 8: return "k6-2";
431 case 9:
432 case 13: return "k6-3";
Roman Divackyfd690092012-09-12 14:36:02 +0000433 case 10: return "geode";
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000434 default: return "pentium";
435 }
436 case 6:
437 switch (Model) {
438 case 4: return "athlon-tbird";
439 case 6:
440 case 7:
441 case 8: return "athlon-mp";
442 case 10: return "athlon-xp";
443 default: return "athlon";
444 }
445 case 15:
Chris Lattner963debc2010-09-06 05:19:44 +0000446 if (HasSSE3)
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000447 return "k8-sse3";
Chris Lattner963debc2010-09-06 05:19:44 +0000448 switch (Model) {
449 case 1: return "opteron";
450 case 5: return "athlon-fx"; // also opteron
451 default: return "athlon64";
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000452 }
453 case 16:
454 return "amdfam10";
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000455 case 20:
456 return "btver1";
Benjamin Kramer3ced5452011-12-01 18:24:17 +0000457 case 21:
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000458 if (!HasAVX) // If the OS doesn't support AVX provide a sane fallback.
459 return "btver1";
Benjamin Kramer60045732014-05-02 15:47:07 +0000460 if (Model >= 0x50)
461 return "bdver4"; // 50h-6Fh: Excavator
Benjamin Kramerd114def2013-11-04 10:29:20 +0000462 if (Model >= 0x30)
463 return "bdver3"; // 30h-3Fh: Steamroller
Kaelyn Takataa39d2a02014-05-05 16:32:10 +0000464 if (Model >= 0x10 || HasTBM)
Benjamin Kramerd114def2013-11-04 10:29:20 +0000465 return "bdver2"; // 10h-1Fh: Piledriver
466 return "bdver1"; // 00h-0Fh: Bulldozer
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000467 case 22:
468 if (!HasAVX) // If the OS doesn't support AVX provide a sane fallback.
469 return "btver1";
470 return "btver2";
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000471 default:
Benjamin Kramer713fd352009-11-17 17:57:04 +0000472 return "generic";
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000473 }
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000474 }
Torok Edwin022336a2009-12-14 12:38:18 +0000475 return "generic";
Torok Edwinabdc1c22009-12-13 08:59:40 +0000476}
Hal Finkel59b0ee82012-06-12 03:03:13 +0000477#elif defined(__APPLE__) && (defined(__ppc__) || defined(__powerpc__))
Rafael Espindola1f58e4d2013-12-12 16:10:48 +0000478StringRef sys::getHostCPUName() {
Hal Finkel59b0ee82012-06-12 03:03:13 +0000479 host_basic_info_data_t hostInfo;
480 mach_msg_type_number_t infoCount;
481
482 infoCount = HOST_BASIC_INFO_COUNT;
483 host_info(mach_host_self(), HOST_BASIC_INFO, (host_info_t)&hostInfo,
484 &infoCount);
485
486 if (hostInfo.cpu_type != CPU_TYPE_POWERPC) return "generic";
487
488 switch(hostInfo.cpu_subtype) {
489 case CPU_SUBTYPE_POWERPC_601: return "601";
490 case CPU_SUBTYPE_POWERPC_602: return "602";
491 case CPU_SUBTYPE_POWERPC_603: return "603";
492 case CPU_SUBTYPE_POWERPC_603e: return "603e";
493 case CPU_SUBTYPE_POWERPC_603ev: return "603ev";
494 case CPU_SUBTYPE_POWERPC_604: return "604";
495 case CPU_SUBTYPE_POWERPC_604e: return "604e";
496 case CPU_SUBTYPE_POWERPC_620: return "620";
497 case CPU_SUBTYPE_POWERPC_750: return "750";
498 case CPU_SUBTYPE_POWERPC_7400: return "7400";
499 case CPU_SUBTYPE_POWERPC_7450: return "7450";
500 case CPU_SUBTYPE_POWERPC_970: return "970";
501 default: ;
502 }
503
504 return "generic";
505}
506#elif defined(__linux__) && (defined(__ppc__) || defined(__powerpc__))
Rafael Espindolab75ea012013-12-12 16:17:40 +0000507StringRef sys::getHostCPUName() {
Hal Finkel59b0ee82012-06-12 03:03:13 +0000508 // Access to the Processor Version Register (PVR) on PowerPC is privileged,
509 // and so we must use an operating-system interface to determine the current
510 // processor type. On Linux, this is exposed through the /proc/cpuinfo file.
511 const char *generic = "generic";
512
Hal Finkel59b0ee82012-06-12 03:03:13 +0000513 // The cpu line is second (after the 'processor: 0' line), so if this
514 // buffer is too small then something has changed (or is wrong).
515 char buffer[1024];
Rafael Espindola97935a92014-12-17 02:32:44 +0000516 ssize_t CPUInfoSize = readCpuInfo(buffer, sizeof(buffer));
517 if (CPUInfoSize == -1)
518 return generic;
Hal Finkel59b0ee82012-06-12 03:03:13 +0000519
520 const char *CPUInfoStart = buffer;
521 const char *CPUInfoEnd = buffer + CPUInfoSize;
522
523 const char *CIP = CPUInfoStart;
524
525 const char *CPUStart = 0;
526 size_t CPULen = 0;
527
528 // We need to find the first line which starts with cpu, spaces, and a colon.
529 // After the colon, there may be some additional spaces and then the cpu type.
530 while (CIP < CPUInfoEnd && CPUStart == 0) {
531 if (CIP < CPUInfoEnd && *CIP == '\n')
532 ++CIP;
533
534 if (CIP < CPUInfoEnd && *CIP == 'c') {
535 ++CIP;
536 if (CIP < CPUInfoEnd && *CIP == 'p') {
537 ++CIP;
538 if (CIP < CPUInfoEnd && *CIP == 'u') {
539 ++CIP;
540 while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
541 ++CIP;
542
543 if (CIP < CPUInfoEnd && *CIP == ':') {
544 ++CIP;
545 while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
546 ++CIP;
547
548 if (CIP < CPUInfoEnd) {
549 CPUStart = CIP;
550 while (CIP < CPUInfoEnd && (*CIP != ' ' && *CIP != '\t' &&
551 *CIP != ',' && *CIP != '\n'))
552 ++CIP;
553 CPULen = CIP - CPUStart;
554 }
555 }
556 }
557 }
558 }
559
560 if (CPUStart == 0)
561 while (CIP < CPUInfoEnd && *CIP != '\n')
562 ++CIP;
563 }
564
565 if (CPUStart == 0)
566 return generic;
567
568 return StringSwitch<const char *>(StringRef(CPUStart, CPULen))
569 .Case("604e", "604e")
570 .Case("604", "604")
571 .Case("7400", "7400")
572 .Case("7410", "7400")
573 .Case("7447", "7400")
574 .Case("7455", "7450")
575 .Case("G4", "g4")
Hal Finkelf1cc96a2012-06-12 16:39:23 +0000576 .Case("POWER4", "970")
Hal Finkel59b0ee82012-06-12 03:03:13 +0000577 .Case("PPC970FX", "970")
578 .Case("PPC970MP", "970")
579 .Case("G5", "g5")
580 .Case("POWER5", "g5")
581 .Case("A2", "a2")
582 .Case("POWER6", "pwr6")
583 .Case("POWER7", "pwr7")
Will Schmidt579e4022014-06-26 13:37:03 +0000584 .Case("POWER8", "pwr8")
585 .Case("POWER8E", "pwr8")
Hal Finkel59b0ee82012-06-12 03:03:13 +0000586 .Default(generic);
587}
Benjamin Kramerefe40282012-06-26 21:36:32 +0000588#elif defined(__linux__) && defined(__arm__)
Rafael Espindola1f58e4d2013-12-12 16:10:48 +0000589StringRef sys::getHostCPUName() {
Benjamin Kramerefe40282012-06-26 21:36:32 +0000590 // The cpuid register on arm is not accessible from user space. On Linux,
591 // it is exposed through the /proc/cpuinfo file.
Benjamin Kramerefe40282012-06-26 21:36:32 +0000592
593 // Read 1024 bytes from /proc/cpuinfo, which should contain the CPU part line
594 // in all cases.
595 char buffer[1024];
Rafael Espindola97935a92014-12-17 02:32:44 +0000596 ssize_t CPUInfoSize = readCpuInfo(buffer, sizeof(buffer));
597 if (CPUInfoSize == -1)
598 return "generic";
Benjamin Kramerefe40282012-06-26 21:36:32 +0000599
600 StringRef Str(buffer, CPUInfoSize);
601
602 SmallVector<StringRef, 32> Lines;
603 Str.split(Lines, "\n");
604
605 // Look for the CPU implementer line.
606 StringRef Implementer;
607 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
608 if (Lines[I].startswith("CPU implementer"))
609 Implementer = Lines[I].substr(15).ltrim("\t :");
610
611 if (Implementer == "0x41") // ARM Ltd.
612 // Look for the CPU part line.
613 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
614 if (Lines[I].startswith("CPU part"))
615 // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
616 // values correspond to the "Part number" in the CP15/c0 register. The
617 // contents are specified in the various processor manuals.
618 return StringSwitch<const char *>(Lines[I].substr(8).ltrim("\t :"))
619 .Case("0x926", "arm926ej-s")
620 .Case("0xb02", "mpcore")
621 .Case("0xb36", "arm1136j-s")
622 .Case("0xb56", "arm1156t2-s")
623 .Case("0xb76", "arm1176jz-s")
624 .Case("0xc08", "cortex-a8")
625 .Case("0xc09", "cortex-a9")
James Molloy3ebe7a52012-10-31 09:07:37 +0000626 .Case("0xc0f", "cortex-a15")
Benjamin Kramerefe40282012-06-26 21:36:32 +0000627 .Case("0xc20", "cortex-m0")
628 .Case("0xc23", "cortex-m3")
629 .Case("0xc24", "cortex-m4")
630 .Default("generic");
631
Kai Nackeb38bf962013-12-20 09:24:13 +0000632 if (Implementer == "0x51") // Qualcomm Technologies, Inc.
633 // Look for the CPU part line.
634 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
635 if (Lines[I].startswith("CPU part"))
636 // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
637 // values correspond to the "Part number" in the CP15/c0 register. The
638 // contents are specified in the various processor manuals.
639 return StringSwitch<const char *>(Lines[I].substr(8).ltrim("\t :"))
640 .Case("0x06f", "krait") // APQ8064
641 .Default("generic");
642
Benjamin Kramerefe40282012-06-26 21:36:32 +0000643 return "generic";
644}
Richard Sandifordf834ea12013-10-31 12:14:17 +0000645#elif defined(__linux__) && defined(__s390x__)
Rafael Espindola1f58e4d2013-12-12 16:10:48 +0000646StringRef sys::getHostCPUName() {
Richard Sandifordf834ea12013-10-31 12:14:17 +0000647 // STIDP is a privileged operation, so use /proc/cpuinfo instead.
Richard Sandifordf834ea12013-10-31 12:14:17 +0000648
649 // The "processor 0:" line comes after a fair amount of other information,
650 // including a cache breakdown, but this should be plenty.
651 char buffer[2048];
Rafael Espindola97935a92014-12-17 02:32:44 +0000652 ssize_t CPUInfoSize = readCpuInfo(buffer, sizeof(buffer));
653 if (CPUInfoSize == -1)
654 return "generic";
Richard Sandifordf834ea12013-10-31 12:14:17 +0000655
656 StringRef Str(buffer, CPUInfoSize);
657 SmallVector<StringRef, 32> Lines;
658 Str.split(Lines, "\n");
659 for (unsigned I = 0, E = Lines.size(); I != E; ++I) {
660 if (Lines[I].startswith("processor ")) {
661 size_t Pos = Lines[I].find("machine = ");
662 if (Pos != StringRef::npos) {
663 Pos += sizeof("machine = ") - 1;
664 unsigned int Id;
665 if (!Lines[I].drop_front(Pos).getAsInteger(10, Id)) {
666 if (Id >= 2827)
667 return "zEC12";
668 if (Id >= 2817)
669 return "z196";
670 }
671 }
672 break;
673 }
674 }
675
676 return "generic";
677}
Torok Edwinabdc1c22009-12-13 08:59:40 +0000678#else
Rafael Espindola1f58e4d2013-12-12 16:10:48 +0000679StringRef sys::getHostCPUName() {
Benjamin Kramer713fd352009-11-17 17:57:04 +0000680 return "generic";
Daniel Dunbar241d01b2009-11-14 10:09:12 +0000681}
Torok Edwinabdc1c22009-12-13 08:59:40 +0000682#endif
Xerxes Ranby17dc3a02010-01-19 21:26:05 +0000683
Bradley Smith9288b212014-05-22 11:44:34 +0000684#if defined(__linux__) && (defined(__arm__) || defined(__aarch64__))
Hao Liu10be3b22012-12-13 02:40:20 +0000685bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
Hao Liu10be3b22012-12-13 02:40:20 +0000686 // Read 1024 bytes from /proc/cpuinfo, which should contain the Features line
687 // in all cases.
688 char buffer[1024];
Rafael Espindola97935a92014-12-17 02:32:44 +0000689 ssize_t CPUInfoSize = readCpuInfo(buffer, sizeof(buffer));
690 if (CPUInfoSize == -1)
691 return false;
Hao Liu10be3b22012-12-13 02:40:20 +0000692
693 StringRef Str(buffer, CPUInfoSize);
694
695 SmallVector<StringRef, 32> Lines;
696 Str.split(Lines, "\n");
697
Tobias Grosserbd9e5492013-06-11 21:45:01 +0000698 SmallVector<StringRef, 32> CPUFeatures;
699
700 // Look for the CPU features.
Hao Liu10be3b22012-12-13 02:40:20 +0000701 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
Tobias Grosserbd9e5492013-06-11 21:45:01 +0000702 if (Lines[I].startswith("Features")) {
703 Lines[I].split(CPUFeatures, " ");
704 break;
Hao Liu10be3b22012-12-13 02:40:20 +0000705 }
706
Bradley Smith9288b212014-05-22 11:44:34 +0000707#if defined(__aarch64__)
708 // Keep track of which crypto features we have seen
709 enum {
Bradley Smith63c8b1b2014-05-23 10:14:13 +0000710 CAP_AES = 0x1,
711 CAP_PMULL = 0x2,
712 CAP_SHA1 = 0x4,
713 CAP_SHA2 = 0x8
Bradley Smith9288b212014-05-22 11:44:34 +0000714 };
715 uint32_t crypto = 0;
716#endif
717
Tobias Grosserbd9e5492013-06-11 21:45:01 +0000718 for (unsigned I = 0, E = CPUFeatures.size(); I != E; ++I) {
719 StringRef LLVMFeatureStr = StringSwitch<StringRef>(CPUFeatures[I])
Bradley Smith9288b212014-05-22 11:44:34 +0000720#if defined(__aarch64__)
721 .Case("asimd", "neon")
722 .Case("fp", "fp-armv8")
723 .Case("crc32", "crc")
724#else
Tobias Grosserbd9e5492013-06-11 21:45:01 +0000725 .Case("half", "fp16")
726 .Case("neon", "neon")
727 .Case("vfpv3", "vfp3")
728 .Case("vfpv3d16", "d16")
729 .Case("vfpv4", "vfp4")
730 .Case("idiva", "hwdiv-arm")
731 .Case("idivt", "hwdiv")
Bradley Smith9288b212014-05-22 11:44:34 +0000732#endif
Tobias Grosserbd9e5492013-06-11 21:45:01 +0000733 .Default("");
734
Bradley Smith9288b212014-05-22 11:44:34 +0000735#if defined(__aarch64__)
Alp Tokerda0c7932014-05-31 21:26:28 +0000736 // We need to check crypto separately since we need all of the crypto
Bradley Smith9288b212014-05-22 11:44:34 +0000737 // extensions to enable the subtarget feature
738 if (CPUFeatures[I] == "aes")
Bradley Smith63c8b1b2014-05-23 10:14:13 +0000739 crypto |= CAP_AES;
Bradley Smith9288b212014-05-22 11:44:34 +0000740 else if (CPUFeatures[I] == "pmull")
Bradley Smith63c8b1b2014-05-23 10:14:13 +0000741 crypto |= CAP_PMULL;
Bradley Smith9288b212014-05-22 11:44:34 +0000742 else if (CPUFeatures[I] == "sha1")
Bradley Smith63c8b1b2014-05-23 10:14:13 +0000743 crypto |= CAP_SHA1;
Bradley Smith9288b212014-05-22 11:44:34 +0000744 else if (CPUFeatures[I] == "sha2")
Bradley Smith63c8b1b2014-05-23 10:14:13 +0000745 crypto |= CAP_SHA2;
Bradley Smith9288b212014-05-22 11:44:34 +0000746#endif
747
Tobias Grosserbd9e5492013-06-11 21:45:01 +0000748 if (LLVMFeatureStr != "")
David Blaikie5106ce72014-11-19 05:49:42 +0000749 Features[LLVMFeatureStr] = true;
Hao Liu10be3b22012-12-13 02:40:20 +0000750 }
751
Bradley Smith9288b212014-05-22 11:44:34 +0000752#if defined(__aarch64__)
753 // If we have all crypto bits we can add the feature
Bradley Smith63c8b1b2014-05-23 10:14:13 +0000754 if (crypto == (CAP_AES | CAP_PMULL | CAP_SHA1 | CAP_SHA2))
David Blaikie5106ce72014-11-19 05:49:42 +0000755 Features["crypto"] = true;
Bradley Smith9288b212014-05-22 11:44:34 +0000756#endif
757
Tobias Grosserbd9e5492013-06-11 21:45:01 +0000758 return true;
Hao Liu10be3b22012-12-13 02:40:20 +0000759}
760#else
Xerxes Ranby17dc3a02010-01-19 21:26:05 +0000761bool sys::getHostCPUFeatures(StringMap<bool> &Features){
762 return false;
763}
Hao Liu10be3b22012-12-13 02:40:20 +0000764#endif
Peter Collingbournea51c6ed2013-01-16 17:27:22 +0000765
766std::string sys::getProcessTriple() {
Duncan Sandse2cd1392013-07-17 11:01:05 +0000767 Triple PT(Triple::normalize(LLVM_HOST_TRIPLE));
Peter Collingbournea51c6ed2013-01-16 17:27:22 +0000768
769 if (sizeof(void *) == 8 && PT.isArch32Bit())
770 PT = PT.get64BitArchVariant();
771 if (sizeof(void *) == 4 && PT.isArch64Bit())
772 PT = PT.get32BitArchVariant();
773
774 return PT.str();
775}