blob: a37da94df1a924fd3d6a5159e5eab46b6e60c75c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- SparcFrameLowering.cpp - Sparc Frame Information ------------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Sparc implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "SparcFrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "SparcInstrInfo.h"
16#include "SparcMachineFunctionInfo.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineModuleInfo.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/Function.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000024#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/Target/TargetOptions.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000026
27using namespace llvm;
28
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000029static cl::opt<bool>
30DisableLeafProc("disable-sparc-leaf-proc",
Venkatraman Govindaraju3e8c7d92013-06-02 02:24:27 +000031 cl::init(false),
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000032 cl::desc("Disable Sparc leaf procedure optimization."),
33 cl::Hidden);
34
35
Venkatraman Govindaraju11168682013-11-24 20:23:25 +000036void SparcFrameLowering::emitSPAdjustment(MachineFunction &MF,
37 MachineBasicBlock &MBB,
38 MachineBasicBlock::iterator MBBI,
39 int NumBytes,
40 unsigned ADDrr,
41 unsigned ADDri) const {
42
43 DebugLoc dl = (MBBI != MBB.end()) ? MBBI->getDebugLoc() : DebugLoc();
44 const SparcInstrInfo &TII =
45 *static_cast<const SparcInstrInfo*>(MF.getTarget().getInstrInfo());
46
47 if (NumBytes >= -4096 && NumBytes < 4096) {
48 BuildMI(MBB, MBBI, dl, TII.get(ADDri), SP::O6)
49 .addReg(SP::O6).addImm(NumBytes);
50 return;
51 }
52
53 // Emit this the hard way. This clobbers G1 which we always know is
54 // available here.
55 if (NumBytes >= 0) {
56 // Emit nonnegative numbers with sethi + or.
57 // sethi %hi(NumBytes), %g1
58 // or %g1, %lo(NumBytes), %g1
59 // add %sp, %g1, %sp
60 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1)
61 .addImm(HI22(NumBytes));
62 BuildMI(MBB, MBBI, dl, TII.get(SP::ORri), SP::G1)
63 .addReg(SP::G1).addImm(LO10(NumBytes));
64 BuildMI(MBB, MBBI, dl, TII.get(ADDrr), SP::O6)
65 .addReg(SP::O6).addReg(SP::G1);
66 return ;
67 }
68
69 // Emit negative numbers with sethi + xor.
70 // sethi %hix(NumBytes), %g1
71 // xor %g1, %lox(NumBytes), %g1
72 // add %sp, %g1, %sp
73 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1)
74 .addImm(HIX22(NumBytes));
75 BuildMI(MBB, MBBI, dl, TII.get(SP::XORri), SP::G1)
76 .addReg(SP::G1).addImm(LOX10(NumBytes));
77 BuildMI(MBB, MBBI, dl, TII.get(ADDrr), SP::O6)
78 .addReg(SP::O6).addReg(SP::G1);
79}
80
Anton Korobeynikov2f931282011-01-10 12:39:04 +000081void SparcFrameLowering::emitPrologue(MachineFunction &MF) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000082 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +000083
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000084 MachineBasicBlock &MBB = MF.front();
85 MachineFrameInfo *MFI = MF.getFrameInfo();
86 const SparcInstrInfo &TII =
87 *static_cast<const SparcInstrInfo*>(MF.getTarget().getInstrInfo());
88 MachineBasicBlock::iterator MBBI = MBB.begin();
89 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
90
91 // Get the number of bytes to allocate from the FrameInfo
92 int NumBytes = (int) MFI->getStackSize();
93
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +000094 unsigned SAVEri = SP::SAVEri;
95 unsigned SAVErr = SP::SAVErr;
96 if (FuncInfo->isLeafProc()) {
97 if (NumBytes == 0)
98 return;
99 SAVEri = SP::ADDri;
100 SAVErr = SP::ADDrr;
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000101 }
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +0000102 NumBytes = - SubTarget.getAdjustedFrameSize(NumBytes);
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000103 emitSPAdjustment(MF, MBB, MBBI, NumBytes, SAVErr, SAVEri);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000104
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000105 MachineModuleInfo &MMI = MF.getMMI();
106 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000107 unsigned regFP = MRI->getDwarfRegNum(SP::I6, true);
108
109 // Emit ".cfi_def_cfa_register 30".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000110 unsigned CFIIndex =
111 MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister(nullptr, regFP));
Eric Christopher612bb692014-04-29 00:16:46 +0000112 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
113 .addCFIIndex(CFIIndex);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000114
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000115 // Emit ".cfi_window_save".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000116 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createWindowSave(nullptr));
Eric Christopher612bb692014-04-29 00:16:46 +0000117 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
118 .addCFIIndex(CFIIndex);
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +0000119
120 unsigned regInRA = MRI->getDwarfRegNum(SP::I7, true);
121 unsigned regOutRA = MRI->getDwarfRegNum(SP::O7, true);
122 // Emit ".cfi_register 15, 31".
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000123 CFIIndex = MMI.addFrameInst(
124 MCCFIInstruction::createRegister(nullptr, regOutRA, regInRA));
Eric Christopher612bb692014-04-29 00:16:46 +0000125 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
126 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000127}
128
Eli Bendersky8da87162013-02-21 20:05:00 +0000129void SparcFrameLowering::
130eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
131 MachineBasicBlock::iterator I) const {
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000132 if (!hasReservedCallFrame(MF)) {
133 MachineInstr &MI = *I;
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000134 int Size = MI.getOperand(0).getImm();
135 if (MI.getOpcode() == SP::ADJCALLSTACKDOWN)
136 Size = -Size;
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000137
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000138 if (Size)
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000139 emitSPAdjustment(MF, MBB, I, Size, SP::ADDrr, SP::ADDri);
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +0000140 }
Eli Bendersky8da87162013-02-21 20:05:00 +0000141 MBB.erase(I);
142}
143
144
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000145void SparcFrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000146 MachineBasicBlock &MBB) const {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000147 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000148 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000149 const SparcInstrInfo &TII =
150 *static_cast<const SparcInstrInfo*>(MF.getTarget().getInstrInfo());
151 DebugLoc dl = MBBI->getDebugLoc();
152 assert(MBBI->getOpcode() == SP::RETL &&
153 "Can only put epilog before 'retl' instruction!");
Venkatraman Govindaraju3521dcd2013-06-01 04:51:18 +0000154 if (!FuncInfo->isLeafProc()) {
155 BuildMI(MBB, MBBI, dl, TII.get(SP::RESTORErr), SP::G0).addReg(SP::G0)
156 .addReg(SP::G0);
157 return;
158 }
159 MachineFrameInfo *MFI = MF.getFrameInfo();
160
161 int NumBytes = (int) MFI->getStackSize();
162 if (NumBytes == 0)
163 return;
164
165 NumBytes = SubTarget.getAdjustedFrameSize(NumBytes);
Venkatraman Govindaraju11168682013-11-24 20:23:25 +0000166 emitSPAdjustment(MF, MBB, MBBI, NumBytes, SP::ADDrr, SP::ADDri);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000167}
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000168
169bool SparcFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000170 // Reserve call frame if there are no variable sized objects on the stack.
Venkatraman Govindaraju641b0b52013-05-17 15:14:34 +0000171 return !MF.getFrameInfo()->hasVarSizedObjects();
172}
173
174// hasFP - Return true if the specified function should have a dedicated frame
175// pointer register. This is true if the function has variable sized allocas or
176// if frame pointer elimination is disabled.
177bool SparcFrameLowering::hasFP(const MachineFunction &MF) const {
178 const MachineFrameInfo *MFI = MF.getFrameInfo();
179 return MF.getTarget().Options.DisableFramePointerElim(MF) ||
180 MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken();
181}
182
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000183
NAKAMURA Takumidbd3bbe2013-05-29 12:10:42 +0000184static bool LLVM_ATTRIBUTE_UNUSED verifyLeafProcRegUse(MachineRegisterInfo *MRI)
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000185{
186
187 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg)
188 if (MRI->isPhysRegUsed(reg))
189 return false;
190
191 for (unsigned reg = SP::L0; reg <= SP::L7; ++reg)
192 if (MRI->isPhysRegUsed(reg))
193 return false;
194
195 return true;
196}
197
198bool SparcFrameLowering::isLeafProc(MachineFunction &MF) const
199{
200
201 MachineRegisterInfo &MRI = MF.getRegInfo();
202 MachineFrameInfo *MFI = MF.getFrameInfo();
203
204 return !(MFI->hasCalls() // has calls
205 || MRI.isPhysRegUsed(SP::L0) // Too many registers needed
206 || MRI.isPhysRegUsed(SP::O6) // %SP is used
207 || hasFP(MF)); // need %FP
208}
209
210void SparcFrameLowering::remapRegsForLeafProc(MachineFunction &MF) const {
211
212 MachineRegisterInfo &MRI = MF.getRegInfo();
213
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000214 // Remap %i[0-7] to %o[0-7].
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000215 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg) {
216 if (!MRI.isPhysRegUsed(reg))
217 continue;
218 unsigned mapped_reg = (reg - SP::I0 + SP::O0);
219 assert(!MRI.isPhysRegUsed(mapped_reg));
220
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000221 // Replace I register with O register.
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000222 MRI.replaceRegWith(reg, mapped_reg);
223
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000224 // Mark the reg unused.
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000225 MRI.setPhysRegUnused(reg);
226 }
227
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +0000228 // Rewrite MBB's Live-ins.
229 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
230 MBB != E; ++MBB) {
231 for (unsigned reg = SP::I0; reg <= SP::I7; ++reg) {
232 if (!MBB->isLiveIn(reg))
233 continue;
234 MBB->removeLiveIn(reg);
235 MBB->addLiveIn(reg - SP::I0 + SP::O0);
236 }
237 }
238
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000239 assert(verifyLeafProcRegUse(&MRI));
240#ifdef XDEBUG
241 MF.verify(0, "After LeafProc Remapping");
242#endif
243}
244
245void SparcFrameLowering::processFunctionBeforeCalleeSavedScan
246 (MachineFunction &MF, RegScavenger *RS) const {
247
248 if (!DisableLeafProc && isLeafProc(MF)) {
249 SparcMachineFunctionInfo *MFI = MF.getInfo<SparcMachineFunctionInfo>();
250 MFI->setLeafProc(true);
251
252 remapRegsForLeafProc(MF);
253 }
254
255}