blob: 83054eec0e478edd626ee3577b416cecf1737ce3 [file] [log] [blame]
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +00001//===--- AArch64CallLowering.cpp - Call lowering --------------------------===//
Quentin Colombetba2a0162016-02-16 19:26:02 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Quentin Colombetba2a0162016-02-16 19:26:02 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// \file
10/// This file implements the lowering of LLVM calls to machine code calls for
11/// GlobalISel.
12///
13//===----------------------------------------------------------------------===//
14
15#include "AArch64CallLowering.h"
16#include "AArch64ISelLowering.h"
Tim Northovere9600d82017-02-08 17:57:27 +000017#include "AArch64MachineFunctionInfo.h"
18#include "AArch64Subtarget.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000019#include "llvm/ADT/ArrayRef.h"
20#include "llvm/ADT/SmallVector.h"
Tim Northoverb18ea162016-09-20 15:20:36 +000021#include "llvm/CodeGen/Analysis.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000022#include "llvm/CodeGen/CallingConvLower.h"
Quentin Colombetf38015e2016-12-22 21:56:31 +000023#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Quentin Colombetf38015e2016-12-22 21:56:31 +000024#include "llvm/CodeGen/GlobalISel/Utils.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000025#include "llvm/CodeGen/LowLevelType.h"
26#include "llvm/CodeGen/MachineBasicBlock.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000030#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineOperand.h"
Tim Northoverb18ea162016-09-20 15:20:36 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000033#include "llvm/CodeGen/TargetRegisterInfo.h"
34#include "llvm/CodeGen/TargetSubtargetInfo.h"
Craig Topper2fa14362018-03-29 17:21:10 +000035#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000036#include "llvm/IR/Argument.h"
37#include "llvm/IR/Attributes.h"
38#include "llvm/IR/Function.h"
39#include "llvm/IR/Type.h"
40#include "llvm/IR/Value.h"
David Blaikie13e77db2018-03-23 23:58:25 +000041#include "llvm/Support/MachineValueType.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000042#include <algorithm>
43#include <cassert>
44#include <cstdint>
45#include <iterator>
46
Amara Emerson2b523f82019-04-09 21:22:33 +000047#define DEBUG_TYPE "aarch64-call-lowering"
48
Quentin Colombetba2a0162016-02-16 19:26:02 +000049using namespace llvm;
50
51AArch64CallLowering::AArch64CallLowering(const AArch64TargetLowering &TLI)
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000052 : CallLowering(&TLI) {}
Quentin Colombetba2a0162016-02-16 19:26:02 +000053
Benjamin Kramer49a49fe2017-08-20 13:03:48 +000054namespace {
Diana Picusf11f0422016-12-05 10:40:33 +000055struct IncomingArgHandler : public CallLowering::ValueHandler {
Tim Northoverd9433542017-01-17 22:30:10 +000056 IncomingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
57 CCAssignFn *AssignFn)
Tim Northovere9600d82017-02-08 17:57:27 +000058 : ValueHandler(MIRBuilder, MRI, AssignFn), StackUsed(0) {}
Tim Northovera5e38fa2016-09-22 13:49:25 +000059
60 unsigned getStackAddress(uint64_t Size, int64_t Offset,
61 MachinePointerInfo &MPO) override {
62 auto &MFI = MIRBuilder.getMF().getFrameInfo();
63 int FI = MFI.CreateFixedObject(Size, Offset, true);
64 MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI);
65 unsigned AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 64));
66 MIRBuilder.buildFrameIndex(AddrReg, FI);
Tim Northovere9600d82017-02-08 17:57:27 +000067 StackUsed = std::max(StackUsed, Size + Offset);
Tim Northovera5e38fa2016-09-22 13:49:25 +000068 return AddrReg;
69 }
70
71 void assignValueToReg(unsigned ValVReg, unsigned PhysReg,
72 CCValAssign &VA) override {
73 markPhysRegUsed(PhysReg);
Aditya Nandakumarc3bfc812017-10-09 20:07:43 +000074 switch (VA.getLocInfo()) {
75 default:
76 MIRBuilder.buildCopy(ValVReg, PhysReg);
77 break;
78 case CCValAssign::LocInfo::SExt:
79 case CCValAssign::LocInfo::ZExt:
80 case CCValAssign::LocInfo::AExt: {
81 auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg);
82 MIRBuilder.buildTrunc(ValVReg, Copy);
83 break;
84 }
85 }
Tim Northovera5e38fa2016-09-22 13:49:25 +000086 }
87
88 void assignValueToAddress(unsigned ValVReg, unsigned Addr, uint64_t Size,
89 MachinePointerInfo &MPO, CCValAssign &VA) override {
Matt Arsenault2a645982019-01-31 01:38:47 +000090 // FIXME: Get alignment
Tim Northovera5e38fa2016-09-22 13:49:25 +000091 auto MMO = MIRBuilder.getMF().getMachineMemOperand(
92 MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, Size,
Matt Arsenault2a645982019-01-31 01:38:47 +000093 1);
Tim Northovera5e38fa2016-09-22 13:49:25 +000094 MIRBuilder.buildLoad(ValVReg, Addr, *MMO);
95 }
96
97 /// How the physical register gets marked varies between formal
98 /// parameters (it's a basic-block live-in), and a call instruction
99 /// (it's an implicit-def of the BL).
100 virtual void markPhysRegUsed(unsigned PhysReg) = 0;
Tim Northovere9600d82017-02-08 17:57:27 +0000101
Amara Emerson2b523f82019-04-09 21:22:33 +0000102 bool isArgumentHandler() const override { return true; }
103
Tim Northovere9600d82017-02-08 17:57:27 +0000104 uint64_t StackUsed;
Tim Northovera5e38fa2016-09-22 13:49:25 +0000105};
106
107struct FormalArgHandler : public IncomingArgHandler {
Tim Northoverd9433542017-01-17 22:30:10 +0000108 FormalArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
109 CCAssignFn *AssignFn)
110 : IncomingArgHandler(MIRBuilder, MRI, AssignFn) {}
Tim Northovera5e38fa2016-09-22 13:49:25 +0000111
112 void markPhysRegUsed(unsigned PhysReg) override {
113 MIRBuilder.getMBB().addLiveIn(PhysReg);
114 }
115};
116
117struct CallReturnHandler : public IncomingArgHandler {
118 CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
Tim Northoverd9433542017-01-17 22:30:10 +0000119 MachineInstrBuilder MIB, CCAssignFn *AssignFn)
120 : IncomingArgHandler(MIRBuilder, MRI, AssignFn), MIB(MIB) {}
Tim Northovera5e38fa2016-09-22 13:49:25 +0000121
122 void markPhysRegUsed(unsigned PhysReg) override {
123 MIB.addDef(PhysReg, RegState::Implicit);
124 }
125
126 MachineInstrBuilder MIB;
127};
128
Diana Picusf11f0422016-12-05 10:40:33 +0000129struct OutgoingArgHandler : public CallLowering::ValueHandler {
Tim Northovera5e38fa2016-09-22 13:49:25 +0000130 OutgoingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
Tim Northoverd9433542017-01-17 22:30:10 +0000131 MachineInstrBuilder MIB, CCAssignFn *AssignFn,
132 CCAssignFn *AssignFnVarArg)
133 : ValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB),
Tim Northover509091f2017-01-17 22:43:34 +0000134 AssignFnVarArg(AssignFnVarArg), StackSize(0) {}
Tim Northovera5e38fa2016-09-22 13:49:25 +0000135
136 unsigned getStackAddress(uint64_t Size, int64_t Offset,
137 MachinePointerInfo &MPO) override {
138 LLT p0 = LLT::pointer(0, 64);
139 LLT s64 = LLT::scalar(64);
140 unsigned SPReg = MRI.createGenericVirtualRegister(p0);
141 MIRBuilder.buildCopy(SPReg, AArch64::SP);
142
143 unsigned OffsetReg = MRI.createGenericVirtualRegister(s64);
144 MIRBuilder.buildConstant(OffsetReg, Offset);
145
146 unsigned AddrReg = MRI.createGenericVirtualRegister(p0);
147 MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg);
148
149 MPO = MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset);
150 return AddrReg;
151 }
152
153 void assignValueToReg(unsigned ValVReg, unsigned PhysReg,
154 CCValAssign &VA) override {
155 MIB.addUse(PhysReg, RegState::Implicit);
156 unsigned ExtReg = extendRegister(ValVReg, VA);
157 MIRBuilder.buildCopy(PhysReg, ExtReg);
158 }
159
160 void assignValueToAddress(unsigned ValVReg, unsigned Addr, uint64_t Size,
161 MachinePointerInfo &MPO, CCValAssign &VA) override {
Amara Emersond912ffa2018-07-03 15:59:26 +0000162 if (VA.getLocInfo() == CCValAssign::LocInfo::AExt) {
Amara Emerson846f2432018-07-02 16:39:09 +0000163 Size = VA.getLocVT().getSizeInBits() / 8;
Amara Emersond912ffa2018-07-03 15:59:26 +0000164 ValVReg = MIRBuilder.buildAnyExt(LLT::scalar(Size * 8), ValVReg)
165 ->getOperand(0)
166 .getReg();
167 }
Tim Northovera5e38fa2016-09-22 13:49:25 +0000168 auto MMO = MIRBuilder.getMF().getMachineMemOperand(
Matt Arsenault2a645982019-01-31 01:38:47 +0000169 MPO, MachineMemOperand::MOStore, Size, 1);
Tim Northovera5e38fa2016-09-22 13:49:25 +0000170 MIRBuilder.buildStore(ValVReg, Addr, *MMO);
171 }
172
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +0000173 bool assignArg(unsigned ValNo, MVT ValVT, MVT LocVT,
174 CCValAssign::LocInfo LocInfo,
175 const CallLowering::ArgInfo &Info,
176 CCState &State) override {
Tim Northovere80d6d12017-03-02 15:34:18 +0000177 bool Res;
Tim Northoverd9433542017-01-17 22:30:10 +0000178 if (Info.IsFixed)
Tim Northovere80d6d12017-03-02 15:34:18 +0000179 Res = AssignFn(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State);
180 else
181 Res = AssignFnVarArg(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State);
182
183 StackSize = State.getNextStackOffset();
184 return Res;
Tim Northoverd9433542017-01-17 22:30:10 +0000185 }
186
Tim Northovera5e38fa2016-09-22 13:49:25 +0000187 MachineInstrBuilder MIB;
Tim Northoverd9433542017-01-17 22:30:10 +0000188 CCAssignFn *AssignFnVarArg;
Tim Northover509091f2017-01-17 22:43:34 +0000189 uint64_t StackSize;
Tim Northovera5e38fa2016-09-22 13:49:25 +0000190};
Benjamin Kramer49a49fe2017-08-20 13:03:48 +0000191} // namespace
Tim Northovera5e38fa2016-09-22 13:49:25 +0000192
Benjamin Kramer061f4a52017-01-13 14:39:03 +0000193void AArch64CallLowering::splitToValueTypes(
194 const ArgInfo &OrigArg, SmallVectorImpl<ArgInfo> &SplitArgs,
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000195 const DataLayout &DL, MachineRegisterInfo &MRI, CallingConv::ID CallConv,
Benjamin Kramer061f4a52017-01-13 14:39:03 +0000196 const SplitArgTy &PerformArgSplit) const {
Tim Northoverb18ea162016-09-20 15:20:36 +0000197 const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>();
Tim Northover9a467182016-09-21 12:57:45 +0000198 LLVMContext &Ctx = OrigArg.Ty->getContext();
Tim Northoverb18ea162016-09-20 15:20:36 +0000199
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000200 if (OrigArg.Ty->isVoidTy())
201 return;
202
Tim Northoverb18ea162016-09-20 15:20:36 +0000203 SmallVector<EVT, 4> SplitVTs;
204 SmallVector<uint64_t, 4> Offsets;
Tim Northover9a467182016-09-21 12:57:45 +0000205 ComputeValueVTs(TLI, DL, OrigArg.Ty, SplitVTs, &Offsets, 0);
Tim Northoverb18ea162016-09-20 15:20:36 +0000206
207 if (SplitVTs.size() == 1) {
Tim Northoverd1fd3832016-12-05 21:25:33 +0000208 // No splitting to do, but we want to replace the original type (e.g. [1 x
209 // double] -> double).
210 SplitArgs.emplace_back(OrigArg.Reg, SplitVTs[0].getTypeForEVT(Ctx),
Tim Northoverd9433542017-01-17 22:30:10 +0000211 OrigArg.Flags, OrigArg.IsFixed);
Tim Northoverb18ea162016-09-20 15:20:36 +0000212 return;
213 }
214
Tim Northover9a467182016-09-21 12:57:45 +0000215 unsigned FirstRegIdx = SplitArgs.size();
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000216 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
217 OrigArg.Ty, CallConv, false);
Tim Northoverb18ea162016-09-20 15:20:36 +0000218 for (auto SplitVT : SplitVTs) {
219 Type *SplitTy = SplitVT.getTypeForEVT(Ctx);
Tim Northover9a467182016-09-21 12:57:45 +0000220 SplitArgs.push_back(
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000221 ArgInfo{MRI.createGenericVirtualRegister(getLLTForType(*SplitTy, DL)),
222 SplitTy, OrigArg.Flags, OrigArg.IsFixed});
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000223 if (NeedsRegBlock)
224 SplitArgs.back().Flags.setInConsecutiveRegs();
Tim Northoverb18ea162016-09-20 15:20:36 +0000225 }
226
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000227 SplitArgs.back().Flags.setInConsecutiveRegsLast();
228
Tim Northoverc2c545b2017-03-06 23:50:28 +0000229 for (unsigned i = 0; i < Offsets.size(); ++i)
230 PerformArgSplit(SplitArgs[FirstRegIdx + i].Reg, Offsets[i] * 8);
Tim Northoverb18ea162016-09-20 15:20:36 +0000231}
232
233bool AArch64CallLowering::lowerReturn(MachineIRBuilder &MIRBuilder,
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000234 const Value *Val,
235 ArrayRef<unsigned> VRegs) const {
Tim Northover05cc4852016-12-07 21:05:38 +0000236 auto MIB = MIRBuilder.buildInstrNoInsert(AArch64::RET_ReallyLR);
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000237 assert(((Val && !VRegs.empty()) || (!Val && VRegs.empty())) &&
238 "Return value without a vreg");
239
Tim Northover05cc4852016-12-07 21:05:38 +0000240 bool Success = true;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000241 if (!VRegs.empty()) {
242 MachineFunction &MF = MIRBuilder.getMF();
243 const Function &F = MF.getFunction();
244
Amara Emerson5a3bb682018-06-01 13:20:32 +0000245 MachineRegisterInfo &MRI = MF.getRegInfo();
Tim Northoverb18ea162016-09-20 15:20:36 +0000246 const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>();
247 CCAssignFn *AssignFn = TLI.CCAssignFnForReturn(F.getCallingConv());
Tim Northoverb18ea162016-09-20 15:20:36 +0000248 auto &DL = F.getParent()->getDataLayout();
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000249 LLVMContext &Ctx = Val->getType()->getContext();
Tim Northoverb18ea162016-09-20 15:20:36 +0000250
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000251 SmallVector<EVT, 4> SplitEVTs;
252 ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs);
253 assert(VRegs.size() == SplitEVTs.size() &&
254 "For each split Type there should be exactly one VReg.");
Tim Northover9a467182016-09-21 12:57:45 +0000255
256 SmallVector<ArgInfo, 8> SplitArgs;
Amara Emerson2b523f82019-04-09 21:22:33 +0000257 CallingConv::ID CC = F.getCallingConv();
258
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000259 for (unsigned i = 0; i < SplitEVTs.size(); ++i) {
Amara Emerson2b523f82019-04-09 21:22:33 +0000260 if (TLI.getNumRegistersForCallingConv(Ctx, CC, SplitEVTs[i]) > 1) {
261 LLVM_DEBUG(dbgs() << "Can't handle extended arg types which need split");
262 return false;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000263 }
264
Amara Emerson2b523f82019-04-09 21:22:33 +0000265 unsigned CurVReg = VRegs[i];
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000266 ArgInfo CurArgInfo = ArgInfo{CurVReg, SplitEVTs[i].getTypeForEVT(Ctx)};
267 setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F);
Amara Emerson2b523f82019-04-09 21:22:33 +0000268
269 // i1 is a special case because SDAG i1 true is naturally zero extended
270 // when widened using ANYEXT. We need to do it explicitly here.
271 if (MRI.getType(CurVReg).getSizeInBits() == 1) {
272 CurVReg = MIRBuilder.buildZExt(LLT::scalar(8), CurVReg).getReg(0);
273 } else {
274 // Some types will need extending as specified by the CC.
275 MVT NewVT = TLI.getRegisterTypeForCallingConv(Ctx, CC, SplitEVTs[i]);
276 if (EVT(NewVT) != SplitEVTs[i]) {
277 unsigned ExtendOp = TargetOpcode::G_ANYEXT;
278 if (F.getAttributes().hasAttribute(AttributeList::ReturnIndex,
279 Attribute::SExt))
280 ExtendOp = TargetOpcode::G_SEXT;
281 else if (F.getAttributes().hasAttribute(AttributeList::ReturnIndex,
282 Attribute::ZExt))
283 ExtendOp = TargetOpcode::G_ZEXT;
284
285 LLT NewLLT(NewVT);
286 LLT OldLLT(MVT::getVT(CurArgInfo.Ty));
287 CurArgInfo.Ty = EVT(NewVT).getTypeForEVT(Ctx);
288 // Instead of an extend, we might have a vector type which needs
289 // padding with more elements, e.g. <2 x half> -> <4 x half>
290 if (NewVT.isVector() &&
291 NewLLT.getNumElements() > OldLLT.getNumElements()) {
292 // We don't handle VA types which are not exactly twice the size,
293 // but can easily be done in future.
294 if (NewLLT.getNumElements() != OldLLT.getNumElements() * 2) {
295 LLVM_DEBUG(dbgs() << "Outgoing vector ret has too many elts");
296 return false;
297 }
298 auto Undef = MIRBuilder.buildUndef({OldLLT});
299 CurVReg =
300 MIRBuilder.buildMerge({NewLLT}, {CurVReg, Undef.getReg(0)})
301 .getReg(0);
302 } else {
303 CurVReg =
304 MIRBuilder.buildInstr(ExtendOp, {NewLLT}, {CurVReg}).getReg(0);
305 }
306 }
307 }
308 if (CurVReg != CurArgInfo.Reg) {
309 CurArgInfo.Reg = CurVReg;
310 // Reset the arg flags after modifying CurVReg.
311 setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F);
312 }
313 splitToValueTypes(CurArgInfo, SplitArgs, DL, MRI, CC,
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000314 [&](unsigned Reg, uint64_t Offset) {
315 MIRBuilder.buildExtract(Reg, CurVReg, Offset);
316 });
317 }
Tim Northoverb18ea162016-09-20 15:20:36 +0000318
Tim Northoverd9433542017-01-17 22:30:10 +0000319 OutgoingArgHandler Handler(MIRBuilder, MRI, MIB, AssignFn, AssignFn);
320 Success = handleAssignments(MIRBuilder, SplitArgs, Handler);
Tim Northoverb18ea162016-09-20 15:20:36 +0000321 }
Tim Northover05cc4852016-12-07 21:05:38 +0000322
323 MIRBuilder.insertInstr(MIB);
324 return Success;
Tim Northoverb18ea162016-09-20 15:20:36 +0000325}
326
Tim Northover862758ec2016-09-21 12:57:35 +0000327bool AArch64CallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder,
328 const Function &F,
329 ArrayRef<unsigned> VRegs) const {
Tim Northover406024a2016-08-10 21:44:01 +0000330 MachineFunction &MF = MIRBuilder.getMF();
Tim Northoverb18ea162016-09-20 15:20:36 +0000331 MachineBasicBlock &MBB = MIRBuilder.getMBB();
332 MachineRegisterInfo &MRI = MF.getRegInfo();
Tim Northoverb18ea162016-09-20 15:20:36 +0000333 auto &DL = F.getParent()->getDataLayout();
Tim Northover406024a2016-08-10 21:44:01 +0000334
Tim Northover9a467182016-09-21 12:57:45 +0000335 SmallVector<ArgInfo, 8> SplitArgs;
Tim Northoverb18ea162016-09-20 15:20:36 +0000336 unsigned i = 0;
Reid Kleckner45707d42017-03-16 22:59:15 +0000337 for (auto &Arg : F.args()) {
Amara Emersond78d65c2017-11-30 20:06:02 +0000338 if (DL.getTypeStoreSize(Arg.getType()) == 0)
339 continue;
Tim Northover9a467182016-09-21 12:57:45 +0000340 ArgInfo OrigArg{VRegs[i], Arg.getType()};
Reid Klecknera0b45f42017-05-03 18:17:31 +0000341 setArgFlags(OrigArg, i + AttributeList::FirstArgIndex, DL, F);
Tim Northoverc2c545b2017-03-06 23:50:28 +0000342 bool Split = false;
343 LLT Ty = MRI.getType(VRegs[i]);
344 unsigned Dst = VRegs[i];
345
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000346 splitToValueTypes(OrigArg, SplitArgs, DL, MRI, F.getCallingConv(),
Tim Northoverc2c545b2017-03-06 23:50:28 +0000347 [&](unsigned Reg, uint64_t Offset) {
348 if (!Split) {
349 Split = true;
350 Dst = MRI.createGenericVirtualRegister(Ty);
351 MIRBuilder.buildUndef(Dst);
352 }
353 unsigned Tmp = MRI.createGenericVirtualRegister(Ty);
354 MIRBuilder.buildInsert(Tmp, Dst, Reg, Offset);
355 Dst = Tmp;
Tim Northoverb18ea162016-09-20 15:20:36 +0000356 });
Tim Northoverc2c545b2017-03-06 23:50:28 +0000357
358 if (Dst != VRegs[i])
359 MIRBuilder.buildCopy(VRegs[i], Dst);
Tim Northoverb18ea162016-09-20 15:20:36 +0000360 ++i;
361 }
362
363 if (!MBB.empty())
364 MIRBuilder.setInstr(*MBB.begin());
Tim Northover406024a2016-08-10 21:44:01 +0000365
366 const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>();
367 CCAssignFn *AssignFn =
368 TLI.CCAssignFnForCall(F.getCallingConv(), /*IsVarArg=*/false);
369
Tim Northoverd9433542017-01-17 22:30:10 +0000370 FormalArgHandler Handler(MIRBuilder, MRI, AssignFn);
371 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
Tim Northover9a467182016-09-21 12:57:45 +0000372 return false;
Tim Northoverb18ea162016-09-20 15:20:36 +0000373
Tim Northovere9600d82017-02-08 17:57:27 +0000374 if (F.isVarArg()) {
375 if (!MF.getSubtarget<AArch64Subtarget>().isTargetDarwin()) {
376 // FIXME: we need to reimplement saveVarArgsRegisters from
377 // AArch64ISelLowering.
378 return false;
379 }
380
381 // We currently pass all varargs at 8-byte alignment.
382 uint64_t StackOffset = alignTo(Handler.StackUsed, 8);
383
384 auto &MFI = MIRBuilder.getMF().getFrameInfo();
385 AArch64FunctionInfo *FuncInfo = MF.getInfo<AArch64FunctionInfo>();
386 FuncInfo->setVarArgsStackIndex(MFI.CreateFixedObject(4, StackOffset, true));
387 }
388
Tri Vo6c47c622018-09-22 22:17:50 +0000389 auto &Subtarget = MF.getSubtarget<AArch64Subtarget>();
390 if (Subtarget.hasCustomCallingConv())
391 Subtarget.getRegisterInfo()->UpdateCustomCalleeSavedRegs(MF);
392
Tim Northoverb18ea162016-09-20 15:20:36 +0000393 // Move back to the end of the basic block.
394 MIRBuilder.setMBB(MBB);
395
Tim Northover9a467182016-09-21 12:57:45 +0000396 return true;
Tim Northover406024a2016-08-10 21:44:01 +0000397}
398
399bool AArch64CallLowering::lowerCall(MachineIRBuilder &MIRBuilder,
Diana Picusd79253a2017-03-20 14:40:18 +0000400 CallingConv::ID CallConv,
Tim Northover9a467182016-09-21 12:57:45 +0000401 const MachineOperand &Callee,
402 const ArgInfo &OrigRet,
403 ArrayRef<ArgInfo> OrigArgs) const {
Tim Northover406024a2016-08-10 21:44:01 +0000404 MachineFunction &MF = MIRBuilder.getMF();
Matthias Braunf1caa282017-12-15 22:22:58 +0000405 const Function &F = MF.getFunction();
Tim Northoverb18ea162016-09-20 15:20:36 +0000406 MachineRegisterInfo &MRI = MF.getRegInfo();
407 auto &DL = F.getParent()->getDataLayout();
408
Tim Northover9a467182016-09-21 12:57:45 +0000409 SmallVector<ArgInfo, 8> SplitArgs;
410 for (auto &OrigArg : OrigArgs) {
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000411 splitToValueTypes(OrigArg, SplitArgs, DL, MRI, CallConv,
Tim Northoverc2c545b2017-03-06 23:50:28 +0000412 [&](unsigned Reg, uint64_t Offset) {
413 MIRBuilder.buildExtract(Reg, OrigArg.Reg, Offset);
Tim Northoverb18ea162016-09-20 15:20:36 +0000414 });
Amara Emerson7a05d1c2019-03-08 22:17:00 +0000415 // AAPCS requires that we zero-extend i1 to 8 bits by the caller.
416 if (OrigArg.Ty->isIntegerTy(1))
417 SplitArgs.back().Flags.setZExt();
Tim Northoverb18ea162016-09-20 15:20:36 +0000418 }
Tim Northover406024a2016-08-10 21:44:01 +0000419
Tim Northover406024a2016-08-10 21:44:01 +0000420 // Find out which ABI gets to decide where things go.
421 const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>();
Tim Northoverd9433542017-01-17 22:30:10 +0000422 CCAssignFn *AssignFnFixed =
Diana Picusd79253a2017-03-20 14:40:18 +0000423 TLI.CCAssignFnForCall(CallConv, /*IsVarArg=*/false);
Tim Northoverd9433542017-01-17 22:30:10 +0000424 CCAssignFn *AssignFnVarArg =
Diana Picusd79253a2017-03-20 14:40:18 +0000425 TLI.CCAssignFnForCall(CallConv, /*IsVarArg=*/true);
Tim Northover406024a2016-08-10 21:44:01 +0000426
Tim Northover509091f2017-01-17 22:43:34 +0000427 auto CallSeqStart = MIRBuilder.buildInstr(AArch64::ADJCALLSTACKDOWN);
428
Tim Northovera5e38fa2016-09-22 13:49:25 +0000429 // Create a temporarily-floating call instruction so we can add the implicit
430 // uses of arg registers.
431 auto MIB = MIRBuilder.buildInstrNoInsert(Callee.isReg() ? AArch64::BLR
432 : AArch64::BL);
Diana Picus116bbab2017-01-13 09:58:52 +0000433 MIB.add(Callee);
Tim Northover406024a2016-08-10 21:44:01 +0000434
435 // Tell the call which registers are clobbered.
Nick Desaulniers287a3be2018-09-07 20:58:57 +0000436 auto TRI = MF.getSubtarget<AArch64Subtarget>().getRegisterInfo();
Tri Vo6c47c622018-09-22 22:17:50 +0000437 const uint32_t *Mask = TRI->getCallPreservedMask(MF, F.getCallingConv());
438 if (MF.getSubtarget<AArch64Subtarget>().hasCustomCallingConv())
439 TRI->UpdateCustomCallPreservedMask(MF, &Mask);
440 MIB.addRegMask(Mask);
Tim Northover406024a2016-08-10 21:44:01 +0000441
Nick Desaulniers287a3be2018-09-07 20:58:57 +0000442 if (TRI->isAnyArgRegReserved(MF))
443 TRI->emitReservedArgRegCallError(MF);
444
Tim Northovera5e38fa2016-09-22 13:49:25 +0000445 // Do the actual argument marshalling.
446 SmallVector<unsigned, 8> PhysRegs;
Tim Northoverd9433542017-01-17 22:30:10 +0000447 OutgoingArgHandler Handler(MIRBuilder, MRI, MIB, AssignFnFixed,
448 AssignFnVarArg);
449 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
Tim Northovera5e38fa2016-09-22 13:49:25 +0000450 return false;
451
452 // Now we can add the actual call instruction to the correct basic block.
453 MIRBuilder.insertInstr(MIB);
Tim Northover406024a2016-08-10 21:44:01 +0000454
Quentin Colombetf38015e2016-12-22 21:56:31 +0000455 // If Callee is a reg, since it is used by a target specific
456 // instruction, it must have a register class matching the
457 // constraint of that instruction.
458 if (Callee.isReg())
459 MIB->getOperand(0).setReg(constrainOperandRegClass(
460 MF, *TRI, MRI, *MF.getSubtarget().getInstrInfo(),
Aditya Nandakumar59999052018-02-26 22:56:21 +0000461 *MF.getSubtarget().getRegBankInfo(), *MIB, MIB->getDesc(), Callee, 0));
Quentin Colombetf38015e2016-12-22 21:56:31 +0000462
Tim Northover406024a2016-08-10 21:44:01 +0000463 // Finally we can copy the returned value back into its virtual-register. In
464 // symmetry with the arugments, the physical register must be an
465 // implicit-define of the call instruction.
466 CCAssignFn *RetAssignFn = TLI.CCAssignFnForReturn(F.getCallingConv());
Tim Northover9a467182016-09-21 12:57:45 +0000467 if (OrigRet.Reg) {
468 SplitArgs.clear();
Tim Northoverb18ea162016-09-20 15:20:36 +0000469
470 SmallVector<uint64_t, 8> RegOffsets;
Tim Northover9a467182016-09-21 12:57:45 +0000471 SmallVector<unsigned, 8> SplitRegs;
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000472 splitToValueTypes(OrigRet, SplitArgs, DL, MRI, F.getCallingConv(),
Tim Northoverc2c545b2017-03-06 23:50:28 +0000473 [&](unsigned Reg, uint64_t Offset) {
474 RegOffsets.push_back(Offset);
475 SplitRegs.push_back(Reg);
Tim Northoverb18ea162016-09-20 15:20:36 +0000476 });
477
Tim Northoverd9433542017-01-17 22:30:10 +0000478 CallReturnHandler Handler(MIRBuilder, MRI, MIB, RetAssignFn);
479 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
Tim Northover9a467182016-09-21 12:57:45 +0000480 return false;
Tim Northover406024a2016-08-10 21:44:01 +0000481
Tim Northoverb18ea162016-09-20 15:20:36 +0000482 if (!RegOffsets.empty())
Tim Northover9a467182016-09-21 12:57:45 +0000483 MIRBuilder.buildSequence(OrigRet.Reg, SplitRegs, RegOffsets);
Tim Northoverb18ea162016-09-20 15:20:36 +0000484 }
485
Serge Pavlovd526b132017-05-09 13:35:13 +0000486 CallSeqStart.addImm(Handler.StackSize).addImm(0);
Tim Northover509091f2017-01-17 22:43:34 +0000487 MIRBuilder.buildInstr(AArch64::ADJCALLSTACKUP)
488 .addImm(Handler.StackSize)
489 .addImm(0);
490
Tim Northover406024a2016-08-10 21:44:01 +0000491 return true;
492}