| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 1 | //===--- AArch64CallLowering.cpp - Call lowering --------------------------===// | 
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | /// | 
|  | 10 | /// \file | 
|  | 11 | /// This file implements the lowering of LLVM calls to machine code calls for | 
|  | 12 | /// GlobalISel. | 
|  | 13 | /// | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 |  | 
|  | 16 | #include "AArch64CallLowering.h" | 
|  | 17 | #include "AArch64ISelLowering.h" | 
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 18 | #include "AArch64MachineFunctionInfo.h" | 
|  | 19 | #include "AArch64Subtarget.h" | 
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/ArrayRef.h" | 
|  | 21 | #include "llvm/ADT/SmallVector.h" | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/Analysis.h" | 
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/CallingConvLower.h" | 
| Quentin Colombet | f38015e | 2016-12-22 21:56:31 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" | 
| Quentin Colombet | f38015e | 2016-12-22 21:56:31 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/GlobalISel/Utils.h" | 
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/LowLevelType.h" | 
|  | 27 | #include "llvm/CodeGen/MachineBasicBlock.h" | 
|  | 28 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
|  | 29 | #include "llvm/CodeGen/MachineFunction.h" | 
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineMemOperand.h" | 
|  | 32 | #include "llvm/CodeGen/MachineOperand.h" | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/TargetRegisterInfo.h" | 
|  | 35 | #include "llvm/CodeGen/TargetSubtargetInfo.h" | 
| Craig Topper | 2fa1436 | 2018-03-29 17:21:10 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/ValueTypes.h" | 
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 37 | #include "llvm/IR/Argument.h" | 
|  | 38 | #include "llvm/IR/Attributes.h" | 
|  | 39 | #include "llvm/IR/Function.h" | 
|  | 40 | #include "llvm/IR/Type.h" | 
|  | 41 | #include "llvm/IR/Value.h" | 
| David Blaikie | 13e77db | 2018-03-23 23:58:25 +0000 | [diff] [blame] | 42 | #include "llvm/Support/MachineValueType.h" | 
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 43 | #include <algorithm> | 
|  | 44 | #include <cassert> | 
|  | 45 | #include <cstdint> | 
|  | 46 | #include <iterator> | 
|  | 47 |  | 
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 48 | using namespace llvm; | 
|  | 49 |  | 
|  | 50 | AArch64CallLowering::AArch64CallLowering(const AArch64TargetLowering &TLI) | 
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 51 | : CallLowering(&TLI) {} | 
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 52 |  | 
| Benjamin Kramer | 49a49fe | 2017-08-20 13:03:48 +0000 | [diff] [blame] | 53 | namespace { | 
| Diana Picus | f11f042 | 2016-12-05 10:40:33 +0000 | [diff] [blame] | 54 | struct IncomingArgHandler : public CallLowering::ValueHandler { | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 55 | IncomingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, | 
|  | 56 | CCAssignFn *AssignFn) | 
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 57 | : ValueHandler(MIRBuilder, MRI, AssignFn), StackUsed(0) {} | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 58 |  | 
|  | 59 | unsigned getStackAddress(uint64_t Size, int64_t Offset, | 
|  | 60 | MachinePointerInfo &MPO) override { | 
|  | 61 | auto &MFI = MIRBuilder.getMF().getFrameInfo(); | 
|  | 62 | int FI = MFI.CreateFixedObject(Size, Offset, true); | 
|  | 63 | MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI); | 
|  | 64 | unsigned AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 64)); | 
|  | 65 | MIRBuilder.buildFrameIndex(AddrReg, FI); | 
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 66 | StackUsed = std::max(StackUsed, Size + Offset); | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 67 | return AddrReg; | 
|  | 68 | } | 
|  | 69 |  | 
|  | 70 | void assignValueToReg(unsigned ValVReg, unsigned PhysReg, | 
|  | 71 | CCValAssign &VA) override { | 
|  | 72 | markPhysRegUsed(PhysReg); | 
| Aditya Nandakumar | c3bfc81 | 2017-10-09 20:07:43 +0000 | [diff] [blame] | 73 | switch (VA.getLocInfo()) { | 
|  | 74 | default: | 
|  | 75 | MIRBuilder.buildCopy(ValVReg, PhysReg); | 
|  | 76 | break; | 
|  | 77 | case CCValAssign::LocInfo::SExt: | 
|  | 78 | case CCValAssign::LocInfo::ZExt: | 
|  | 79 | case CCValAssign::LocInfo::AExt: { | 
|  | 80 | auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg); | 
|  | 81 | MIRBuilder.buildTrunc(ValVReg, Copy); | 
|  | 82 | break; | 
|  | 83 | } | 
|  | 84 | } | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 85 | } | 
|  | 86 |  | 
|  | 87 | void assignValueToAddress(unsigned ValVReg, unsigned Addr, uint64_t Size, | 
|  | 88 | MachinePointerInfo &MPO, CCValAssign &VA) override { | 
|  | 89 | auto MMO = MIRBuilder.getMF().getMachineMemOperand( | 
|  | 90 | MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, Size, | 
|  | 91 | 0); | 
|  | 92 | MIRBuilder.buildLoad(ValVReg, Addr, *MMO); | 
|  | 93 | } | 
|  | 94 |  | 
|  | 95 | /// How the physical register gets marked varies between formal | 
|  | 96 | /// parameters (it's a basic-block live-in), and a call instruction | 
|  | 97 | /// (it's an implicit-def of the BL). | 
|  | 98 | virtual void markPhysRegUsed(unsigned PhysReg) = 0; | 
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 99 |  | 
|  | 100 | uint64_t StackUsed; | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 101 | }; | 
|  | 102 |  | 
|  | 103 | struct FormalArgHandler : public IncomingArgHandler { | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 104 | FormalArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, | 
|  | 105 | CCAssignFn *AssignFn) | 
|  | 106 | : IncomingArgHandler(MIRBuilder, MRI, AssignFn) {} | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 107 |  | 
|  | 108 | void markPhysRegUsed(unsigned PhysReg) override { | 
|  | 109 | MIRBuilder.getMBB().addLiveIn(PhysReg); | 
|  | 110 | } | 
|  | 111 | }; | 
|  | 112 |  | 
|  | 113 | struct CallReturnHandler : public IncomingArgHandler { | 
|  | 114 | CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 115 | MachineInstrBuilder MIB, CCAssignFn *AssignFn) | 
|  | 116 | : IncomingArgHandler(MIRBuilder, MRI, AssignFn), MIB(MIB) {} | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 117 |  | 
|  | 118 | void markPhysRegUsed(unsigned PhysReg) override { | 
|  | 119 | MIB.addDef(PhysReg, RegState::Implicit); | 
|  | 120 | } | 
|  | 121 |  | 
|  | 122 | MachineInstrBuilder MIB; | 
|  | 123 | }; | 
|  | 124 |  | 
| Diana Picus | f11f042 | 2016-12-05 10:40:33 +0000 | [diff] [blame] | 125 | struct OutgoingArgHandler : public CallLowering::ValueHandler { | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 126 | OutgoingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 127 | MachineInstrBuilder MIB, CCAssignFn *AssignFn, | 
|  | 128 | CCAssignFn *AssignFnVarArg) | 
|  | 129 | : ValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB), | 
| Tim Northover | 509091f | 2017-01-17 22:43:34 +0000 | [diff] [blame] | 130 | AssignFnVarArg(AssignFnVarArg), StackSize(0) {} | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 131 |  | 
|  | 132 | unsigned getStackAddress(uint64_t Size, int64_t Offset, | 
|  | 133 | MachinePointerInfo &MPO) override { | 
|  | 134 | LLT p0 = LLT::pointer(0, 64); | 
|  | 135 | LLT s64 = LLT::scalar(64); | 
|  | 136 | unsigned SPReg = MRI.createGenericVirtualRegister(p0); | 
|  | 137 | MIRBuilder.buildCopy(SPReg, AArch64::SP); | 
|  | 138 |  | 
|  | 139 | unsigned OffsetReg = MRI.createGenericVirtualRegister(s64); | 
|  | 140 | MIRBuilder.buildConstant(OffsetReg, Offset); | 
|  | 141 |  | 
|  | 142 | unsigned AddrReg = MRI.createGenericVirtualRegister(p0); | 
|  | 143 | MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg); | 
|  | 144 |  | 
|  | 145 | MPO = MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset); | 
|  | 146 | return AddrReg; | 
|  | 147 | } | 
|  | 148 |  | 
|  | 149 | void assignValueToReg(unsigned ValVReg, unsigned PhysReg, | 
|  | 150 | CCValAssign &VA) override { | 
|  | 151 | MIB.addUse(PhysReg, RegState::Implicit); | 
|  | 152 | unsigned ExtReg = extendRegister(ValVReg, VA); | 
|  | 153 | MIRBuilder.buildCopy(PhysReg, ExtReg); | 
|  | 154 | } | 
|  | 155 |  | 
|  | 156 | void assignValueToAddress(unsigned ValVReg, unsigned Addr, uint64_t Size, | 
|  | 157 | MachinePointerInfo &MPO, CCValAssign &VA) override { | 
| Amara Emerson | d912ffa | 2018-07-03 15:59:26 +0000 | [diff] [blame] | 158 | if (VA.getLocInfo() == CCValAssign::LocInfo::AExt) { | 
| Amara Emerson | 846f243 | 2018-07-02 16:39:09 +0000 | [diff] [blame] | 159 | Size = VA.getLocVT().getSizeInBits() / 8; | 
| Amara Emerson | d912ffa | 2018-07-03 15:59:26 +0000 | [diff] [blame] | 160 | ValVReg = MIRBuilder.buildAnyExt(LLT::scalar(Size * 8), ValVReg) | 
|  | 161 | ->getOperand(0) | 
|  | 162 | .getReg(); | 
|  | 163 | } | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 164 | auto MMO = MIRBuilder.getMF().getMachineMemOperand( | 
|  | 165 | MPO, MachineMemOperand::MOStore, Size, 0); | 
|  | 166 | MIRBuilder.buildStore(ValVReg, Addr, *MMO); | 
|  | 167 | } | 
|  | 168 |  | 
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 169 | bool assignArg(unsigned ValNo, MVT ValVT, MVT LocVT, | 
|  | 170 | CCValAssign::LocInfo LocInfo, | 
|  | 171 | const CallLowering::ArgInfo &Info, | 
|  | 172 | CCState &State) override { | 
| Tim Northover | e80d6d1 | 2017-03-02 15:34:18 +0000 | [diff] [blame] | 173 | bool Res; | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 174 | if (Info.IsFixed) | 
| Tim Northover | e80d6d1 | 2017-03-02 15:34:18 +0000 | [diff] [blame] | 175 | Res = AssignFn(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State); | 
|  | 176 | else | 
|  | 177 | Res = AssignFnVarArg(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State); | 
|  | 178 |  | 
|  | 179 | StackSize = State.getNextStackOffset(); | 
|  | 180 | return Res; | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 181 | } | 
|  | 182 |  | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 183 | MachineInstrBuilder MIB; | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 184 | CCAssignFn *AssignFnVarArg; | 
| Tim Northover | 509091f | 2017-01-17 22:43:34 +0000 | [diff] [blame] | 185 | uint64_t StackSize; | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 186 | }; | 
| Benjamin Kramer | 49a49fe | 2017-08-20 13:03:48 +0000 | [diff] [blame] | 187 | } // namespace | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 188 |  | 
| Benjamin Kramer | 061f4a5 | 2017-01-13 14:39:03 +0000 | [diff] [blame] | 189 | void AArch64CallLowering::splitToValueTypes( | 
|  | 190 | const ArgInfo &OrigArg, SmallVectorImpl<ArgInfo> &SplitArgs, | 
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 191 | const DataLayout &DL, MachineRegisterInfo &MRI, CallingConv::ID CallConv, | 
| Benjamin Kramer | 061f4a5 | 2017-01-13 14:39:03 +0000 | [diff] [blame] | 192 | const SplitArgTy &PerformArgSplit) const { | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 193 | const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>(); | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 194 | LLVMContext &Ctx = OrigArg.Ty->getContext(); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 195 |  | 
| Amara Emerson | 0d6a26d | 2018-05-16 10:32:02 +0000 | [diff] [blame] | 196 | if (OrigArg.Ty->isVoidTy()) | 
|  | 197 | return; | 
|  | 198 |  | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 199 | SmallVector<EVT, 4> SplitVTs; | 
|  | 200 | SmallVector<uint64_t, 4> Offsets; | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 201 | ComputeValueVTs(TLI, DL, OrigArg.Ty, SplitVTs, &Offsets, 0); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 202 |  | 
|  | 203 | if (SplitVTs.size() == 1) { | 
| Tim Northover | d1fd383 | 2016-12-05 21:25:33 +0000 | [diff] [blame] | 204 | // No splitting to do, but we want to replace the original type (e.g. [1 x | 
|  | 205 | // double] -> double). | 
|  | 206 | SplitArgs.emplace_back(OrigArg.Reg, SplitVTs[0].getTypeForEVT(Ctx), | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 207 | OrigArg.Flags, OrigArg.IsFixed); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 208 | return; | 
|  | 209 | } | 
|  | 210 |  | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 211 | unsigned FirstRegIdx = SplitArgs.size(); | 
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 212 | bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( | 
|  | 213 | OrigArg.Ty, CallConv, false); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 214 | for (auto SplitVT : SplitVTs) { | 
|  | 215 | Type *SplitTy = SplitVT.getTypeForEVT(Ctx); | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 216 | SplitArgs.push_back( | 
| Daniel Sanders | 52b4ce7 | 2017-03-07 23:20:35 +0000 | [diff] [blame] | 217 | ArgInfo{MRI.createGenericVirtualRegister(getLLTForType(*SplitTy, DL)), | 
|  | 218 | SplitTy, OrigArg.Flags, OrigArg.IsFixed}); | 
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 219 | if (NeedsRegBlock) | 
|  | 220 | SplitArgs.back().Flags.setInConsecutiveRegs(); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 221 | } | 
|  | 222 |  | 
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 223 | SplitArgs.back().Flags.setInConsecutiveRegsLast(); | 
|  | 224 |  | 
| Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 225 | for (unsigned i = 0; i < Offsets.size(); ++i) | 
|  | 226 | PerformArgSplit(SplitArgs[FirstRegIdx + i].Reg, Offsets[i] * 8); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 227 | } | 
|  | 228 |  | 
|  | 229 | bool AArch64CallLowering::lowerReturn(MachineIRBuilder &MIRBuilder, | 
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 230 | const Value *Val, | 
|  | 231 | ArrayRef<unsigned> VRegs) const { | 
| Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 232 | auto MIB = MIRBuilder.buildInstrNoInsert(AArch64::RET_ReallyLR); | 
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 233 | assert(((Val && !VRegs.empty()) || (!Val && VRegs.empty())) && | 
|  | 234 | "Return value without a vreg"); | 
|  | 235 |  | 
| Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 236 | bool Success = true; | 
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 237 | if (!VRegs.empty()) { | 
|  | 238 | MachineFunction &MF = MIRBuilder.getMF(); | 
|  | 239 | const Function &F = MF.getFunction(); | 
|  | 240 |  | 
| Amara Emerson | 5a3bb68 | 2018-06-01 13:20:32 +0000 | [diff] [blame] | 241 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 242 | const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>(); | 
|  | 243 | CCAssignFn *AssignFn = TLI.CCAssignFnForReturn(F.getCallingConv()); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 244 | auto &DL = F.getParent()->getDataLayout(); | 
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 245 | LLVMContext &Ctx = Val->getType()->getContext(); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 246 |  | 
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 247 | SmallVector<EVT, 4> SplitEVTs; | 
|  | 248 | ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs); | 
|  | 249 | assert(VRegs.size() == SplitEVTs.size() && | 
|  | 250 | "For each split Type there should be exactly one VReg."); | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 251 |  | 
|  | 252 | SmallVector<ArgInfo, 8> SplitArgs; | 
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 253 | for (unsigned i = 0; i < SplitEVTs.size(); ++i) { | 
|  | 254 | // We zero-extend i1s to i8. | 
|  | 255 | unsigned CurVReg = VRegs[i]; | 
|  | 256 | if (MRI.getType(VRegs[i]).getSizeInBits() == 1) { | 
|  | 257 | CurVReg = MIRBuilder.buildZExt(LLT::scalar(8), CurVReg) | 
|  | 258 | ->getOperand(0) | 
|  | 259 | .getReg(); | 
|  | 260 | } | 
|  | 261 |  | 
|  | 262 | ArgInfo CurArgInfo = ArgInfo{CurVReg, SplitEVTs[i].getTypeForEVT(Ctx)}; | 
|  | 263 | setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F); | 
|  | 264 | splitToValueTypes(CurArgInfo, SplitArgs, DL, MRI, F.getCallingConv(), | 
|  | 265 | [&](unsigned Reg, uint64_t Offset) { | 
|  | 266 | MIRBuilder.buildExtract(Reg, CurVReg, Offset); | 
|  | 267 | }); | 
|  | 268 | } | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 269 |  | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 270 | OutgoingArgHandler Handler(MIRBuilder, MRI, MIB, AssignFn, AssignFn); | 
|  | 271 | Success = handleAssignments(MIRBuilder, SplitArgs, Handler); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 272 | } | 
| Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 273 |  | 
|  | 274 | MIRBuilder.insertInstr(MIB); | 
|  | 275 | return Success; | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 276 | } | 
|  | 277 |  | 
| Tim Northover | 862758ec | 2016-09-21 12:57:35 +0000 | [diff] [blame] | 278 | bool AArch64CallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder, | 
|  | 279 | const Function &F, | 
|  | 280 | ArrayRef<unsigned> VRegs) const { | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 281 | MachineFunction &MF = MIRBuilder.getMF(); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 282 | MachineBasicBlock &MBB = MIRBuilder.getMBB(); | 
|  | 283 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 284 | auto &DL = F.getParent()->getDataLayout(); | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 285 |  | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 286 | SmallVector<ArgInfo, 8> SplitArgs; | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 287 | unsigned i = 0; | 
| Reid Kleckner | 45707d4 | 2017-03-16 22:59:15 +0000 | [diff] [blame] | 288 | for (auto &Arg : F.args()) { | 
| Amara Emerson | d78d65c | 2017-11-30 20:06:02 +0000 | [diff] [blame] | 289 | if (DL.getTypeStoreSize(Arg.getType()) == 0) | 
|  | 290 | continue; | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 291 | ArgInfo OrigArg{VRegs[i], Arg.getType()}; | 
| Reid Kleckner | a0b45f4 | 2017-05-03 18:17:31 +0000 | [diff] [blame] | 292 | setArgFlags(OrigArg, i + AttributeList::FirstArgIndex, DL, F); | 
| Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 293 | bool Split = false; | 
|  | 294 | LLT Ty = MRI.getType(VRegs[i]); | 
|  | 295 | unsigned Dst = VRegs[i]; | 
|  | 296 |  | 
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 297 | splitToValueTypes(OrigArg, SplitArgs, DL, MRI, F.getCallingConv(), | 
| Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 298 | [&](unsigned Reg, uint64_t Offset) { | 
|  | 299 | if (!Split) { | 
|  | 300 | Split = true; | 
|  | 301 | Dst = MRI.createGenericVirtualRegister(Ty); | 
|  | 302 | MIRBuilder.buildUndef(Dst); | 
|  | 303 | } | 
|  | 304 | unsigned Tmp = MRI.createGenericVirtualRegister(Ty); | 
|  | 305 | MIRBuilder.buildInsert(Tmp, Dst, Reg, Offset); | 
|  | 306 | Dst = Tmp; | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 307 | }); | 
| Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 308 |  | 
|  | 309 | if (Dst != VRegs[i]) | 
|  | 310 | MIRBuilder.buildCopy(VRegs[i], Dst); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 311 | ++i; | 
|  | 312 | } | 
|  | 313 |  | 
|  | 314 | if (!MBB.empty()) | 
|  | 315 | MIRBuilder.setInstr(*MBB.begin()); | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 316 |  | 
|  | 317 | const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>(); | 
|  | 318 | CCAssignFn *AssignFn = | 
|  | 319 | TLI.CCAssignFnForCall(F.getCallingConv(), /*IsVarArg=*/false); | 
|  | 320 |  | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 321 | FormalArgHandler Handler(MIRBuilder, MRI, AssignFn); | 
|  | 322 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 323 | return false; | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 324 |  | 
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 325 | if (F.isVarArg()) { | 
|  | 326 | if (!MF.getSubtarget<AArch64Subtarget>().isTargetDarwin()) { | 
|  | 327 | // FIXME: we need to reimplement saveVarArgsRegisters from | 
|  | 328 | // AArch64ISelLowering. | 
|  | 329 | return false; | 
|  | 330 | } | 
|  | 331 |  | 
|  | 332 | // We currently pass all varargs at 8-byte alignment. | 
|  | 333 | uint64_t StackOffset = alignTo(Handler.StackUsed, 8); | 
|  | 334 |  | 
|  | 335 | auto &MFI = MIRBuilder.getMF().getFrameInfo(); | 
|  | 336 | AArch64FunctionInfo *FuncInfo = MF.getInfo<AArch64FunctionInfo>(); | 
|  | 337 | FuncInfo->setVarArgsStackIndex(MFI.CreateFixedObject(4, StackOffset, true)); | 
|  | 338 | } | 
|  | 339 |  | 
| Tri Vo | 6c47c62 | 2018-09-22 22:17:50 +0000 | [diff] [blame^] | 340 | auto &Subtarget = MF.getSubtarget<AArch64Subtarget>(); | 
|  | 341 | if (Subtarget.hasCustomCallingConv()) | 
|  | 342 | Subtarget.getRegisterInfo()->UpdateCustomCalleeSavedRegs(MF); | 
|  | 343 |  | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 344 | // Move back to the end of the basic block. | 
|  | 345 | MIRBuilder.setMBB(MBB); | 
|  | 346 |  | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 347 | return true; | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 348 | } | 
|  | 349 |  | 
|  | 350 | bool AArch64CallLowering::lowerCall(MachineIRBuilder &MIRBuilder, | 
| Diana Picus | d79253a | 2017-03-20 14:40:18 +0000 | [diff] [blame] | 351 | CallingConv::ID CallConv, | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 352 | const MachineOperand &Callee, | 
|  | 353 | const ArgInfo &OrigRet, | 
|  | 354 | ArrayRef<ArgInfo> OrigArgs) const { | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 355 | MachineFunction &MF = MIRBuilder.getMF(); | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 356 | const Function &F = MF.getFunction(); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 357 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
|  | 358 | auto &DL = F.getParent()->getDataLayout(); | 
|  | 359 |  | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 360 | SmallVector<ArgInfo, 8> SplitArgs; | 
|  | 361 | for (auto &OrigArg : OrigArgs) { | 
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 362 | splitToValueTypes(OrigArg, SplitArgs, DL, MRI, CallConv, | 
| Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 363 | [&](unsigned Reg, uint64_t Offset) { | 
|  | 364 | MIRBuilder.buildExtract(Reg, OrigArg.Reg, Offset); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 365 | }); | 
|  | 366 | } | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 367 |  | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 368 | // Find out which ABI gets to decide where things go. | 
|  | 369 | const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>(); | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 370 | CCAssignFn *AssignFnFixed = | 
| Diana Picus | d79253a | 2017-03-20 14:40:18 +0000 | [diff] [blame] | 371 | TLI.CCAssignFnForCall(CallConv, /*IsVarArg=*/false); | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 372 | CCAssignFn *AssignFnVarArg = | 
| Diana Picus | d79253a | 2017-03-20 14:40:18 +0000 | [diff] [blame] | 373 | TLI.CCAssignFnForCall(CallConv, /*IsVarArg=*/true); | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 374 |  | 
| Tim Northover | 509091f | 2017-01-17 22:43:34 +0000 | [diff] [blame] | 375 | auto CallSeqStart = MIRBuilder.buildInstr(AArch64::ADJCALLSTACKDOWN); | 
|  | 376 |  | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 377 | // Create a temporarily-floating call instruction so we can add the implicit | 
|  | 378 | // uses of arg registers. | 
|  | 379 | auto MIB = MIRBuilder.buildInstrNoInsert(Callee.isReg() ? AArch64::BLR | 
|  | 380 | : AArch64::BL); | 
| Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 381 | MIB.add(Callee); | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 382 |  | 
|  | 383 | // Tell the call which registers are clobbered. | 
| Nick Desaulniers | 287a3be | 2018-09-07 20:58:57 +0000 | [diff] [blame] | 384 | auto TRI = MF.getSubtarget<AArch64Subtarget>().getRegisterInfo(); | 
| Tri Vo | 6c47c62 | 2018-09-22 22:17:50 +0000 | [diff] [blame^] | 385 | const uint32_t *Mask = TRI->getCallPreservedMask(MF, F.getCallingConv()); | 
|  | 386 | if (MF.getSubtarget<AArch64Subtarget>().hasCustomCallingConv()) | 
|  | 387 | TRI->UpdateCustomCallPreservedMask(MF, &Mask); | 
|  | 388 | MIB.addRegMask(Mask); | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 389 |  | 
| Nick Desaulniers | 287a3be | 2018-09-07 20:58:57 +0000 | [diff] [blame] | 390 | if (TRI->isAnyArgRegReserved(MF)) | 
|  | 391 | TRI->emitReservedArgRegCallError(MF); | 
|  | 392 |  | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 393 | // Do the actual argument marshalling. | 
|  | 394 | SmallVector<unsigned, 8> PhysRegs; | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 395 | OutgoingArgHandler Handler(MIRBuilder, MRI, MIB, AssignFnFixed, | 
|  | 396 | AssignFnVarArg); | 
|  | 397 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) | 
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 398 | return false; | 
|  | 399 |  | 
|  | 400 | // Now we can add the actual call instruction to the correct basic block. | 
|  | 401 | MIRBuilder.insertInstr(MIB); | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 402 |  | 
| Quentin Colombet | f38015e | 2016-12-22 21:56:31 +0000 | [diff] [blame] | 403 | // If Callee is a reg, since it is used by a target specific | 
|  | 404 | // instruction, it must have a register class matching the | 
|  | 405 | // constraint of that instruction. | 
|  | 406 | if (Callee.isReg()) | 
|  | 407 | MIB->getOperand(0).setReg(constrainOperandRegClass( | 
|  | 408 | MF, *TRI, MRI, *MF.getSubtarget().getInstrInfo(), | 
| Aditya Nandakumar | 5999905 | 2018-02-26 22:56:21 +0000 | [diff] [blame] | 409 | *MF.getSubtarget().getRegBankInfo(), *MIB, MIB->getDesc(), Callee, 0)); | 
| Quentin Colombet | f38015e | 2016-12-22 21:56:31 +0000 | [diff] [blame] | 410 |  | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 411 | // Finally we can copy the returned value back into its virtual-register. In | 
|  | 412 | // symmetry with the arugments, the physical register must be an | 
|  | 413 | // implicit-define of the call instruction. | 
|  | 414 | CCAssignFn *RetAssignFn = TLI.CCAssignFnForReturn(F.getCallingConv()); | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 415 | if (OrigRet.Reg) { | 
|  | 416 | SplitArgs.clear(); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 417 |  | 
|  | 418 | SmallVector<uint64_t, 8> RegOffsets; | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 419 | SmallVector<unsigned, 8> SplitRegs; | 
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 420 | splitToValueTypes(OrigRet, SplitArgs, DL, MRI, F.getCallingConv(), | 
| Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 421 | [&](unsigned Reg, uint64_t Offset) { | 
|  | 422 | RegOffsets.push_back(Offset); | 
|  | 423 | SplitRegs.push_back(Reg); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 424 | }); | 
|  | 425 |  | 
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 426 | CallReturnHandler Handler(MIRBuilder, MRI, MIB, RetAssignFn); | 
|  | 427 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 428 | return false; | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 429 |  | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 430 | if (!RegOffsets.empty()) | 
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 431 | MIRBuilder.buildSequence(OrigRet.Reg, SplitRegs, RegOffsets); | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 432 | } | 
|  | 433 |  | 
| Serge Pavlov | d526b13 | 2017-05-09 13:35:13 +0000 | [diff] [blame] | 434 | CallSeqStart.addImm(Handler.StackSize).addImm(0); | 
| Tim Northover | 509091f | 2017-01-17 22:43:34 +0000 | [diff] [blame] | 435 | MIRBuilder.buildInstr(AArch64::ADJCALLSTACKUP) | 
|  | 436 | .addImm(Handler.StackSize) | 
|  | 437 | .addImm(0); | 
|  | 438 |  | 
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 439 | return true; | 
|  | 440 | } |