blob: b67837394ae73be515c2ff869cb14e7436e06542 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===//
2//
Chris Lattner2a85fa12006-03-25 07:51:43 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner2a85fa12006-03-25 07:51:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattner1c85e342010-03-28 08:00:23 +000018// Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be
19// of that type.
20def vnot_ppc : PatFrag<(ops node:$in),
21 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
Chris Lattnere8b83b42006-04-06 17:23:16 +000022
Nate Begeman8d6d4b92009-04-27 18:41:29 +000023def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
24 (vector_shuffle node:$lhs, node:$rhs), [{
25 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), false);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000026}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000027def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
28 (vector_shuffle node:$lhs, node:$rhs), [{
29 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), false);
30}]>;
31def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
32 (vector_shuffle node:$lhs, node:$rhs), [{
33 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), true);
34}]>;
35def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
36 (vector_shuffle node:$lhs, node:$rhs), [{
37 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), true);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000038}]>;
39
40
Nate Begeman8d6d4b92009-04-27 18:41:29 +000041def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000042 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Nate Begeman8d6d4b92009-04-27 18:41:29 +000043 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, false);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000044}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000045def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000046 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Nate Begeman8d6d4b92009-04-27 18:41:29 +000047 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, false);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000048}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000049def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000050 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Nate Begeman8d6d4b92009-04-27 18:41:29 +000051 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, false);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000052}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000053def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000054 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Nate Begeman8d6d4b92009-04-27 18:41:29 +000055 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, false);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000056}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000057def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000058 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Nate Begeman8d6d4b92009-04-27 18:41:29 +000059 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, false);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000060}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000061def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000062 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Nate Begeman8d6d4b92009-04-27 18:41:29 +000063 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, false);
Chris Lattnerf38e0332006-04-06 22:02:42 +000064}]>;
65
Nate Begeman8d6d4b92009-04-27 18:41:29 +000066
67def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000068 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Nate Begeman8d6d4b92009-04-27 18:41:29 +000069 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, true);
Chris Lattnerf38e0332006-04-06 22:02:42 +000070}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000071def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
72 (vector_shuffle node:$lhs, node:$rhs), [{
73 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, true);
Chris Lattnerf38e0332006-04-06 22:02:42 +000074}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000075def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
76 (vector_shuffle node:$lhs, node:$rhs), [{
77 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, true);
Chris Lattnerf38e0332006-04-06 22:02:42 +000078}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000079def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
80 (vector_shuffle node:$lhs, node:$rhs), [{
81 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, true);
Chris Lattnerf38e0332006-04-06 22:02:42 +000082}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000083def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
84 (vector_shuffle node:$lhs, node:$rhs), [{
85 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, true);
Chris Lattnerf38e0332006-04-06 22:02:42 +000086}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000087def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
88 (vector_shuffle node:$lhs, node:$rhs), [{
89 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, true);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000090}]>;
91
Nate Begeman8d6d4b92009-04-27 18:41:29 +000092
93def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{
Chris Lattnera4bbfae2006-04-06 22:28:36 +000094 return getI32Imm(PPC::isVSLDOIShuffleMask(N, false));
Chris Lattner1d338192006-04-06 18:26:28 +000095}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000096def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
97 (vector_shuffle node:$lhs, node:$rhs), [{
Chris Lattnera4bbfae2006-04-06 22:28:36 +000098 return PPC::isVSLDOIShuffleMask(N, false) != -1;
Chris Lattner1d338192006-04-06 18:26:28 +000099}], VSLDOI_get_imm>;
100
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000101
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000102/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattner1d338192006-04-06 18:26:28 +0000103/// vector_shuffle(X,undef,mask) by the dag combiner.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000104def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000105 return getI32Imm(PPC::isVSLDOIShuffleMask(N, true));
Chris Lattner1d338192006-04-06 18:26:28 +0000106}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000107def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
108 (vector_shuffle node:$lhs, node:$rhs), [{
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000109 return PPC::isVSLDOIShuffleMask(N, true) != -1;
110}], VSLDOI_unary_get_imm>;
Chris Lattner1d338192006-04-06 18:26:28 +0000111
112
Chris Lattner95c7adc2006-04-04 17:25:31 +0000113// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000114def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{
Chris Lattner95c7adc2006-04-04 17:25:31 +0000115 return getI32Imm(PPC::getVSPLTImmediate(N, 1));
Chris Lattner2a85fa12006-03-25 07:51:43 +0000116}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000117def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
118 (vector_shuffle node:$lhs, node:$rhs), [{
119 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000120}], VSPLTB_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000121def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{
Chris Lattner95c7adc2006-04-04 17:25:31 +0000122 return getI32Imm(PPC::getVSPLTImmediate(N, 2));
123}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000124def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
125 (vector_shuffle node:$lhs, node:$rhs), [{
126 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000127}], VSPLTH_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000128def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{
Chris Lattner95c7adc2006-04-04 17:25:31 +0000129 return getI32Imm(PPC::getVSPLTImmediate(N, 4));
130}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000131def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
132 (vector_shuffle node:$lhs, node:$rhs), [{
133 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000134}], VSPLTW_get_imm>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000135
Chris Lattner2a85fa12006-03-25 07:51:43 +0000136
137// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
138def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000139 return PPC::get_VSPLTI_elt(N, 1, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000140}]>;
141def vecspltisb : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000142 return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000143}], VSPLTISB_get_imm>;
144
145// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
146def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000147 return PPC::get_VSPLTI_elt(N, 2, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000148}]>;
149def vecspltish : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000150 return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000151}], VSPLTISH_get_imm>;
152
153// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
154def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000155 return PPC::get_VSPLTI_elt(N, 4, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000156}]>;
157def vecspltisw : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000158 return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000159}], VSPLTISW_get_imm>;
160
Chris Lattner2a85fa12006-03-25 07:51:43 +0000161//===----------------------------------------------------------------------===//
Chris Lattnera23158f2006-03-30 23:21:27 +0000162// Helpers for defining instructions that directly correspond to intrinsics.
163
Bill Schmidt74b2e722013-03-28 19:27:24 +0000164// VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type.
165class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000166 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000167 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000168 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>;
169
170// VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the
171// inputs doesn't match the type of the output.
172class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
173 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000174 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000175 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000176 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>;
177
178// VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two
179// input types and an output type.
180class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
181 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000182 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000183 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000184 [(set OutTy:$vD,
185 (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>;
186
Bill Schmidt74b2e722013-03-28 19:27:24 +0000187// VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type.
188class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000189 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000190 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000191 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>;
192
193// VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the
194// inputs doesn't match the type of the output.
195class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
196 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000197 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000198 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000199 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>;
200
201// VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two
202// input types and an output type.
203class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
204 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000205 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000206 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000207 [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>;
208
Bill Schmidt74b2e722013-03-28 19:27:24 +0000209// VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type.
210class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000211 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000212 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000213 [(set v4f32:$vD, (IntID v4f32:$vB))]>;
214
215// VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the
216// inputs doesn't match the type of the output.
217class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
218 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000219 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000220 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000221 [(set OutTy:$vD, (IntID InTy:$vB))]>;
222
Chris Lattnera23158f2006-03-30 23:21:27 +0000223//===----------------------------------------------------------------------===//
Chris Lattner2a85fa12006-03-25 07:51:43 +0000224// Instruction Definitions.
225
Hal Finkelb0fac422013-03-15 13:21:21 +0000226def HasAltivec : Predicate<"PPCSubTarget.hasAltivec()">;
227let Predicates = [HasAltivec] in {
228
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000229let isCodeGenOnly = 1 in {
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000230def DSS : DSS_Form<822, (outs),
231 (ins u5imm:$ZERO0, u5imm:$STRM,u5imm:$ZERO1,u5imm:$ZERO2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000232 "dss $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000233 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000234def DSSALL : DSS_Form<822, (outs),
235 (ins u5imm:$ONE, u5imm:$ZERO0,u5imm:$ZERO1,u5imm:$ZERO2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000236 "dssall", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000237 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000238def DST : DSS_Form<342, (outs),
Ulrich Weigand136ac222013-04-26 16:53:15 +0000239 (ins u5imm:$ZERO, u5imm:$STRM, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000240 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000241 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000242def DSTT : DSS_Form<342, (outs),
Ulrich Weigand136ac222013-04-26 16:53:15 +0000243 (ins u5imm:$ONE, u5imm:$STRM, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000244 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000245 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000246def DSTST : DSS_Form<374, (outs),
Ulrich Weigand136ac222013-04-26 16:53:15 +0000247 (ins u5imm:$ZERO, u5imm:$STRM, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000248 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000249 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000250def DSTSTT : DSS_Form<374, (outs),
Ulrich Weigand136ac222013-04-26 16:53:15 +0000251 (ins u5imm:$ONE, u5imm:$STRM, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000252 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000253 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000254
255def DST64 : DSS_Form<342, (outs),
Ulrich Weigand136ac222013-04-26 16:53:15 +0000256 (ins u5imm:$ZERO, u5imm:$STRM, g8rc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000257 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000258 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000259def DSTT64 : DSS_Form<342, (outs),
Ulrich Weigand136ac222013-04-26 16:53:15 +0000260 (ins u5imm:$ONE, u5imm:$STRM, g8rc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000261 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000262 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000263def DSTST64 : DSS_Form<374, (outs),
Ulrich Weigand136ac222013-04-26 16:53:15 +0000264 (ins u5imm:$ZERO, u5imm:$STRM, g8rc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000265 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000266 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000267def DSTSTT64 : DSS_Form<374, (outs),
Ulrich Weigand136ac222013-04-26 16:53:15 +0000268 (ins u5imm:$ONE, u5imm:$STRM, g8rc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000269 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/, []>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000270 Deprecated<DeprecatedDST>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000271}
Chris Lattnerc94d9322006-04-05 22:27:14 +0000272
Ulrich Weigand136ac222013-04-26 16:53:15 +0000273def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000274 "mfvscr $vD", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000275 [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000276def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000277 "mtvscr $vB", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000278 [(int_ppc_altivec_mtvscr v4i32:$vB)]>;
Chris Lattner5a528e52006-04-05 00:03:57 +0000279
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000280let canFoldAsLoad = 1, PPC970_Unit = 2 in { // Loads.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000281def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000282 "lvebx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000283 [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000284def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000285 "lvehx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000286 [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000287def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000288 "lvewx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000289 [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000290def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000291 "lvx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000292 [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000293def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000294 "lvxl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000295 [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000296}
297
Ulrich Weigand136ac222013-04-26 16:53:15 +0000298def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000299 "lvsl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000300 [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000301 PPC970_Unit_LSU;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000302def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000303 "lvsr $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000304 [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000305 PPC970_Unit_LSU;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000306
Chris Lattnere20f3802008-01-06 05:53:26 +0000307let PPC970_Unit = 2 in { // Stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000308def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000309 "stvebx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000310 [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000311def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000312 "stvehx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000313 [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000314def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000315 "stvewx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000316 [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000317def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000318 "stvx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000319 [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000320def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000321 "stvxl $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000322 [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000323}
324
325let PPC970_Unit = 5 in { // VALU Operations.
326// VA-Form instructions. 3-input AltiVec ops.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000327def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000328 "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000329 [(set v4f32:$vD,
330 (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>;
Hal Finkel0c6d2192013-04-03 14:40:16 +0000331
332// FIXME: The fma+fneg pattern won't match because fneg is not legal.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000333def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000334 "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000335 [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC,
336 (fneg v4f32:$vB))))]>;
Chris Lattner575352a2006-04-05 00:49:48 +0000337
Bill Schmidt74b2e722013-03-28 19:27:24 +0000338def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>;
339def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs,
340 v8i16>;
341def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>;
342
343def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm,
344 v4i32, v4i32, v16i8>;
345def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>;
Chris Lattnere7fd4b02006-03-31 20:00:35 +0000346
Chris Lattner1d338192006-04-06 18:26:28 +0000347// Shuffles.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000348def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000349 "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000350 [(set v16i8:$vD,
351 (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000352
353// VX-Form instructions. AltiVec arithmetic ops.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000354def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000355 "vaddfp $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000356 [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000357
Ulrich Weigand136ac222013-04-26 16:53:15 +0000358def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000359 "vaddubm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000360 [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000361def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000362 "vadduhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000363 [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000364def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000365 "vadduwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000366 [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000367
Bill Schmidt74b2e722013-03-28 19:27:24 +0000368def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>;
369def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>;
370def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>;
371def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>;
372def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>;
373def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>;
374def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000375
Chris Lattnerff77dc02006-03-31 22:41:56 +0000376
Ulrich Weigand136ac222013-04-26 16:53:15 +0000377def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000378 "vand $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000379 [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000380def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000381 "vandc $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000382 [(set v4i32:$vD, (and v4i32:$vA,
383 (vnot_ppc v4i32:$vB)))]>;
Chris Lattnerb3617be2006-03-25 22:16:05 +0000384
Ulrich Weigand136ac222013-04-26 16:53:15 +0000385def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000386 "vcfsx $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000387 [(set v4f32:$vD,
388 (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000389def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000390 "vcfux $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000391 [(set v4f32:$vD,
392 (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000393def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000394 "vctsxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000395 [(set v4i32:$vD,
396 (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000397def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000398 "vctuxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000399 [(set v4i32:$vD,
400 (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000401
402// Defines with the UIM field set to 0 for floating-point
403// to integer (fp_to_sint/fp_to_uint) conversions and integer
404// to floating-point (sint_to_fp/uint_to_fp) conversions.
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000405let isCodeGenOnly = 1, VA = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000406def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000407 "vcfsx $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000408 [(set v4f32:$vD,
409 (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000410def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000411 "vctuxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000412 [(set v4i32:$vD,
413 (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000414def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000415 "vcfux $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000416 [(set v4f32:$vD,
417 (int_ppc_altivec_vcfux v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000418def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000419 "vctsxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000420 [(set v4i32:$vD,
421 (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000422}
Bill Schmidt74b2e722013-03-28 19:27:24 +0000423def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>;
424def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>;
Chris Lattnerff77dc02006-03-31 22:41:56 +0000425
Bill Schmidt74b2e722013-03-28 19:27:24 +0000426def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>;
427def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>;
428def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>;
429def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>;
430def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>;
431def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>;
Chris Lattner96338b62006-04-04 23:14:00 +0000432
Bill Schmidt74b2e722013-03-28 19:27:24 +0000433def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>;
434def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>;
435def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>;
436def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>;
437def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>;
438def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>;
439def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>;
440def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>;
441def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>;
442def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>;
443def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>;
444def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>;
445def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>;
446def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000447
Ulrich Weigand136ac222013-04-26 16:53:15 +0000448def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000449 "vmrghb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000450 [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000451def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000452 "vmrghh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000453 [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000454def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000455 "vmrghw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000456 [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000457def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000458 "vmrglb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000459 [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000460def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000461 "vmrglh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000462 [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000463def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000464 "vmrglw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000465 [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000466
Bill Schmidt74b2e722013-03-28 19:27:24 +0000467def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm,
468 v4i32, v16i8, v4i32>;
469def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm,
470 v4i32, v8i16, v4i32>;
471def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs,
472 v4i32, v8i16, v4i32>;
473def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm,
474 v4i32, v16i8, v4i32>;
475def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm,
476 v4i32, v8i16, v4i32>;
477def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs,
478 v4i32, v8i16, v4i32>;
Chris Lattnerc4e3ead2006-03-30 23:39:06 +0000479
Bill Schmidt74b2e722013-03-28 19:27:24 +0000480def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb,
481 v8i16, v16i8>;
482def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh,
483 v4i32, v8i16>;
484def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub,
485 v8i16, v16i8>;
486def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh,
487 v4i32, v8i16>;
488def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb,
489 v8i16, v16i8>;
490def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh,
491 v4i32, v8i16>;
492def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub,
493 v8i16, v16i8>;
494def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh,
495 v4i32, v8i16>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000496
Bill Schmidt74b2e722013-03-28 19:27:24 +0000497def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>;
498def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>;
499def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>;
500def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>;
501def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>;
502def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000503
Ulrich Weigand551b0852013-04-26 15:39:57 +0000504def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000505
Ulrich Weigand136ac222013-04-26 16:53:15 +0000506def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000507 "vsubfp $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000508 [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000509def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000510 "vsububm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000511 [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000512def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000513 "vsubuhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000514 [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000515def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000516 "vsubuwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000517 [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000518
Bill Schmidt74b2e722013-03-28 19:27:24 +0000519def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>;
520def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>;
521def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>;
522def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>;
523def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>;
524def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>;
525
526def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>;
527def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>;
528
Ulrich Weigand551b0852013-04-26 15:39:57 +0000529def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000530 v4i32, v16i8, v4i32>;
531def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs,
532 v4i32, v8i16, v4i32>;
533def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs,
534 v4i32, v16i8, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000535
Ulrich Weigand136ac222013-04-26 16:53:15 +0000536def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000537 "vnor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000538 [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA,
539 v4i32:$vB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000540def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000541 "vor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000542 [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000543def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000544 "vxor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000545 [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000546
Bill Schmidt74b2e722013-03-28 19:27:24 +0000547def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>;
548def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>;
549def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>;
Chris Lattner2f8e2b22006-04-05 01:16:22 +0000550
Bill Schmidt74b2e722013-03-28 19:27:24 +0000551def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >;
552def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>;
553
554def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>;
555def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>;
556def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000557
Ulrich Weigand136ac222013-04-26 16:53:15 +0000558def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000559 "vspltb $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000560 [(set v16i8:$vD,
561 (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000562def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000563 "vsplth $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000564 [(set v16i8:$vD,
565 (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000566def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000567 "vspltw $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000568 [(set v16i8:$vD,
569 (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000570
Bill Schmidt74b2e722013-03-28 19:27:24 +0000571def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>;
572def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>;
573
574def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>;
575def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>;
576def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>;
577def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>;
578def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>;
579def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000580
581
Ulrich Weigand136ac222013-04-26 16:53:15 +0000582def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000583 "vspltisb $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000584 [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000585def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000586 "vspltish $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000587 [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000588def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000589 "vspltisw $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000590 [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000591
Chris Lattner551d3a12006-03-30 23:07:36 +0000592// Vector Pack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000593def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx,
594 v8i16, v4i32>;
595def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss,
596 v16i8, v8i16>;
597def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus,
598 v16i8, v8i16>;
599def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss,
600 v16i8, v4i32>;
601def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus,
602 v8i16, v4i32>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000603def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000604 "vpkuhum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000605 [(set v16i8:$vD,
606 (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000607def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus,
608 v16i8, v8i16>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000609def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000610 "vpkuwum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000611 [(set v16i8:$vD,
612 (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000613def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus,
614 v8i16, v4i32>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000615
616// Vector Unpack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000617def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx,
618 v4i32, v8i16>;
619def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb,
620 v8i16, v16i8>;
621def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh,
622 v4i32, v8i16>;
623def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx,
624 v4i32, v8i16>;
625def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb,
626 v8i16, v16i8>;
627def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh,
628 v4i32, v8i16>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000629
Chris Lattner2a85fa12006-03-25 07:51:43 +0000630
Chris Lattner793cbcb2006-03-26 04:57:17 +0000631// Altivec Comparisons.
632
Chris Lattner45c70932006-03-31 05:32:57 +0000633class VCMP<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000634 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
635 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000636 [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>;
Chris Lattner45c70932006-03-31 05:32:57 +0000637class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000638 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
639 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000640 [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> {
Chris Lattner95c7adc2006-04-04 17:25:31 +0000641 let Defs = [CR6];
642 let RC = 1;
643}
Chris Lattner45c70932006-03-31 05:32:57 +0000644
645// f32 element comparisons.0
646def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
647def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
648def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
649def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
650def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
651def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
652def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
653def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000654
655// i8 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000656def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
657def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
658def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
659def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
660def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
661def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000662
663// i16 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000664def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
665def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
666def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
667def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
668def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
669def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000670
671// i32 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000672def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
673def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
674def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
675def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
676def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
677def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000678
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000679let isCodeGenOnly = 1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000680def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000681 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000682 [(set v16i8:$vD, (v16i8 immAllZerosV))]>;
683def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000684 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000685 [(set v8i16:$vD, (v8i16 immAllZerosV))]>;
686def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000687 "vxor $vD, $vD, $vD", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000688 [(set v4i32:$vD, (v4i32 immAllZerosV))]>;
Hal Finkel47150812013-07-11 17:43:32 +0000689
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000690let IMM=-1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000691def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000692 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000693 [(set v16i8:$vD, (v16i8 immAllOnesV))]>;
694def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000695 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000696 [(set v8i16:$vD, (v8i16 immAllOnesV))]>;
697def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000698 "vspltisw $vD, -1", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000699 [(set v4i32:$vD, (v4i32 immAllOnesV))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000700}
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000701}
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000702} // VALU Operations.
Chris Lattner2a85fa12006-03-25 07:51:43 +0000703
704//===----------------------------------------------------------------------===//
705// Additional Altivec Patterns
706//
707
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000708// DS* intrinsics
Dale Johannesenf5124b32007-08-09 00:49:19 +0000709def : Pat<(int_ppc_altivec_dssall), (DSSALL 1, 0, 0, 0)>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000710def : Pat<(int_ppc_altivec_dss imm:$STRM), (DSS 0, imm:$STRM, 0, 0)>;
711
712// * 32-bit
Bill Schmidt74b2e722013-03-28 19:27:24 +0000713def : Pat<(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM),
714 (DST 0, imm:$STRM, $rA, $rB)>;
715def : Pat<(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM),
716 (DSTT 1, imm:$STRM, $rA, $rB)>;
717def : Pat<(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM),
718 (DSTST 0, imm:$STRM, $rA, $rB)>;
719def : Pat<(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM),
720 (DSTSTT 1, imm:$STRM, $rA, $rB)>;
Chris Lattnerc94d9322006-04-05 22:27:14 +0000721
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000722// * 64-bit
Bill Schmidt74b2e722013-03-28 19:27:24 +0000723def : Pat<(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM),
724 (DST64 0, imm:$STRM, $rA, $rB)>;
725def : Pat<(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM),
726 (DSTT64 1, imm:$STRM, $rA, $rB)>;
727def : Pat<(int_ppc_altivec_dstst i64:$rA, i32:$rB, imm:$STRM),
728 (DSTST64 0, imm:$STRM, $rA, $rB)>;
729def : Pat<(int_ppc_altivec_dststt i64:$rA, i32:$rB, imm:$STRM),
730 (DSTSTT64 1, imm:$STRM, $rA, $rB)>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000731
Chris Lattner2a85fa12006-03-25 07:51:43 +0000732// Loads.
Chris Lattner868a75b2006-06-20 00:39:56 +0000733def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000734
735// Stores.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000736def : Pat<(store v4i32:$rS, xoaddr:$dst),
737 (STVX $rS, xoaddr:$dst)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000738
739// Bit conversions.
740def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
741def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
742def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
743
744def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
745def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
746def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
747
748def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
749def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
750def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
751
752def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
753def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
754def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
755
Chris Lattner1d338192006-04-06 18:26:28 +0000756// Shuffles.
757
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000758// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000759def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef),
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000760 (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000761def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef),
762 (VPKUWUM $vA, $vA)>;
763def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef),
764 (VPKUHUM $vA, $vA)>;
Chris Lattner1d338192006-04-06 18:26:28 +0000765
Chris Lattnerf38e0332006-04-06 22:02:42 +0000766// Match vmrg*(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000767def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef),
768 (VMRGLB $vA, $vA)>;
769def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef),
770 (VMRGLH $vA, $vA)>;
771def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef),
772 (VMRGLW $vA, $vA)>;
773def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef),
774 (VMRGHB $vA, $vA)>;
775def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef),
776 (VMRGHH $vA, $vA)>;
777def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef),
778 (VMRGHW $vA, $vA)>;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000779
Chris Lattnerb3617be2006-03-25 22:16:05 +0000780// Logical Operations
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000781def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000782
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000783def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000784 (VNOR $A, $B)>;
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000785def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000786 (VANDC $A, $B)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000787
Bill Schmidt74b2e722013-03-28 19:27:24 +0000788def : Pat<(fmul v4f32:$vA, v4f32:$vB),
789 (VMADDFP $vA, $vB,
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000790 (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000791
792// Fused multiply add and multiply sub for packed float. These are represented
793// separately from the real instructions above, for operations that must have
794// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000795def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
796 (VMADDFP $A, $B, $C)>;
797def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
798 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000799
Bill Schmidt74b2e722013-03-28 19:27:24 +0000800def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
801 (VMADDFP $A, $B, $C)>;
802def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
803 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000804
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000805def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000806 (VPERM $vA, $vB, $vC)>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000807
Hal Finkel2e103312013-04-03 04:01:11 +0000808def : Pat<(PPCfre v4f32:$A), (VREFP $A)>;
809def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>;
810
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000811// Vector shifts
Bill Schmidt74b2e722013-03-28 19:27:24 +0000812def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)),
813 (v16i8 (VSLB $vA, $vB))>;
814def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)),
815 (v8i16 (VSLH $vA, $vB))>;
816def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)),
817 (v4i32 (VSLW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000818
Bill Schmidt74b2e722013-03-28 19:27:24 +0000819def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)),
820 (v16i8 (VSRB $vA, $vB))>;
821def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)),
822 (v8i16 (VSRH $vA, $vB))>;
823def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)),
824 (v4i32 (VSRW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000825
Bill Schmidt74b2e722013-03-28 19:27:24 +0000826def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)),
827 (v16i8 (VSRAB $vA, $vB))>;
828def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)),
829 (v8i16 (VSRAH $vA, $vB))>;
830def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)),
831 (v4i32 (VSRAW $vA, $vB))>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000832
833// Float to integer and integer to float conversions
Bill Schmidt74b2e722013-03-28 19:27:24 +0000834def : Pat<(v4i32 (fp_to_sint v4f32:$vA)),
835 (VCTSXS_0 $vA)>;
836def : Pat<(v4i32 (fp_to_uint v4f32:$vA)),
837 (VCTUXS_0 $vA)>;
838def : Pat<(v4f32 (sint_to_fp v4i32:$vA)),
839 (VCFSX_0 $vA)>;
840def : Pat<(v4f32 (uint_to_fp v4i32:$vA)),
841 (VCFUX_0 $vA)>;
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000842
843// Floating-point rounding
Bill Schmidt74b2e722013-03-28 19:27:24 +0000844def : Pat<(v4f32 (ffloor v4f32:$vA)),
845 (VRFIM $vA)>;
846def : Pat<(v4f32 (fceil v4f32:$vA)),
847 (VRFIP $vA)>;
848def : Pat<(v4f32 (ftrunc v4f32:$vA)),
849 (VRFIZ $vA)>;
850def : Pat<(v4f32 (fnearbyint v4f32:$vA)),
851 (VRFIN $vA)>;
Hal Finkelb0fac422013-03-15 13:21:21 +0000852
853} // end HasAltivec
854