| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 1 | //===- HexagonNewValueJump.cpp - Hexagon Backend New Value Jump -----------===// | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 6 | // | 
|  | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 | // | 
|  | 9 | // This implements NewValueJump pass in Hexagon. | 
|  | 10 | // Ideally, we should merge this as a Peephole pass prior to register | 
| Benjamin Kramer | bde9176 | 2012-06-02 10:20:22 +0000 | [diff] [blame] | 11 | // allocation, but because we have a spill in between the feeder and new value | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 12 | // jump instructions, we are forced to write after register allocation. | 
| Benjamin Kramer | bde9176 | 2012-06-02 10:20:22 +0000 | [diff] [blame] | 13 | // Having said that, we should re-attempt to pull this earlier at some point | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 14 | // in future. | 
|  | 15 |  | 
|  | 16 | // The basic approach looks for sequence of predicated jump, compare instruciton | 
|  | 17 | // that genereates the predicate and, the feeder to the predicate. Once it finds | 
| Fangrui Song | 956ee79 | 2018-03-30 22:22:31 +0000 | [diff] [blame] | 18 | // all, it collapses compare and jump instruction into a new value jump | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 19 | // intstructions. | 
|  | 20 | // | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 21 | //===----------------------------------------------------------------------===// | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 22 |  | 
| Jyotsna Verma | 84c4710 | 2013-05-06 18:49:23 +0000 | [diff] [blame] | 23 | #include "Hexagon.h" | 
| Jyotsna Verma | 84c4710 | 2013-05-06 18:49:23 +0000 | [diff] [blame] | 24 | #include "HexagonInstrInfo.h" | 
| Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 25 | #include "HexagonRegisterInfo.h" | 
| Krzysztof Parzyszek | 5d41cc1 | 2018-03-12 17:47:46 +0000 | [diff] [blame] | 26 | #include "HexagonSubtarget.h" | 
| Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/Statistic.h" | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineBasicBlock.h" | 
|  | 29 | #include "llvm/CodeGen/MachineBranchProbabilityInfo.h" | 
|  | 30 | #include "llvm/CodeGen/MachineFunction.h" | 
| Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineFunctionPass.h" | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineInstr.h" | 
| Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineOperand.h" | 
| Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/TargetOpcodes.h" | 
|  | 37 | #include "llvm/CodeGen/TargetRegisterInfo.h" | 
|  | 38 | #include "llvm/CodeGen/TargetSubtargetInfo.h" | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 39 | #include "llvm/IR/DebugLoc.h" | 
|  | 40 | #include "llvm/MC/MCInstrDesc.h" | 
|  | 41 | #include "llvm/Pass.h" | 
|  | 42 | #include "llvm/Support/BranchProbability.h" | 
| Jyotsna Verma | 84c4710 | 2013-05-06 18:49:23 +0000 | [diff] [blame] | 43 | #include "llvm/Support/CommandLine.h" | 
| Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 44 | #include "llvm/Support/Debug.h" | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 45 | #include "llvm/Support/ErrorHandling.h" | 
|  | 46 | #include "llvm/Support/MathExtras.h" | 
| Benjamin Kramer | 799003b | 2015-03-23 19:32:43 +0000 | [diff] [blame] | 47 | #include "llvm/Support/raw_ostream.h" | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 48 | #include <cassert> | 
|  | 49 | #include <cstdint> | 
|  | 50 | #include <iterator> | 
|  | 51 |  | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 52 | using namespace llvm; | 
|  | 53 |  | 
| Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 54 | #define DEBUG_TYPE "hexagon-nvj" | 
|  | 55 |  | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 56 | STATISTIC(NumNVJGenerated, "Number of New Value Jump Instructions created"); | 
|  | 57 |  | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 58 | static cl::opt<int> DbgNVJCount("nvj-count", cl::init(-1), cl::Hidden, | 
|  | 59 | cl::desc("Maximum number of predicated jumps to be converted to " | 
|  | 60 | "New Value Jump")); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 61 |  | 
|  | 62 | static cl::opt<bool> DisableNewValueJumps("disable-nvjump", cl::Hidden, | 
|  | 63 | cl::ZeroOrMore, cl::init(false), | 
|  | 64 | cl::desc("Disable New Value Jumps")); | 
|  | 65 |  | 
| Jyotsna Verma | 84c4710 | 2013-05-06 18:49:23 +0000 | [diff] [blame] | 66 | namespace llvm { | 
| Jyotsna Verma | 84c4710 | 2013-05-06 18:49:23 +0000 | [diff] [blame] | 67 |  | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 68 | FunctionPass *createHexagonNewValueJump(); | 
|  | 69 | void initializeHexagonNewValueJumpPass(PassRegistry&); | 
|  | 70 |  | 
|  | 71 | } // end namespace llvm | 
| Jyotsna Verma | 84c4710 | 2013-05-06 18:49:23 +0000 | [diff] [blame] | 72 |  | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 73 | namespace { | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 74 |  | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 75 | struct HexagonNewValueJump : public MachineFunctionPass { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 76 | static char ID; | 
|  | 77 |  | 
| Krzysztof Parzyszek | 5ddd2e5 | 2017-06-27 18:37:16 +0000 | [diff] [blame] | 78 | HexagonNewValueJump() : MachineFunctionPass(ID) {} | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 79 |  | 
| Craig Topper | 906c2cd | 2014-04-29 07:58:16 +0000 | [diff] [blame] | 80 | void getAnalysisUsage(AnalysisUsage &AU) const override { | 
| Jyotsna Verma | 1d29750 | 2013-05-02 15:39:30 +0000 | [diff] [blame] | 81 | AU.addRequired<MachineBranchProbabilityInfo>(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 82 | MachineFunctionPass::getAnalysisUsage(AU); | 
|  | 83 | } | 
|  | 84 |  | 
| Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 85 | StringRef getPassName() const override { return "Hexagon NewValueJump"; } | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 86 |  | 
| Craig Topper | 906c2cd | 2014-04-29 07:58:16 +0000 | [diff] [blame] | 87 | bool runOnMachineFunction(MachineFunction &Fn) override; | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 88 |  | 
| Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 89 | MachineFunctionProperties getRequiredProperties() const override { | 
|  | 90 | return MachineFunctionProperties().set( | 
| Matthias Braun | 1eb4736 | 2016-08-25 01:27:13 +0000 | [diff] [blame] | 91 | MachineFunctionProperties::Property::NoVRegs); | 
| Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 92 | } | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 93 |  | 
|  | 94 | private: | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 95 | const HexagonInstrInfo *QII; | 
|  | 96 | const HexagonRegisterInfo *QRI; | 
|  | 97 |  | 
| Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 98 | /// A handle to the branch probability pass. | 
| Jyotsna Verma | 1d29750 | 2013-05-02 15:39:30 +0000 | [diff] [blame] | 99 | const MachineBranchProbabilityInfo *MBPI; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 100 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 101 | bool isNewValueJumpCandidate(const MachineInstr &MI) const; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 102 | }; | 
|  | 103 |  | 
| Eugene Zelenko | 3b87336 | 2017-09-28 22:27:31 +0000 | [diff] [blame] | 104 | } // end anonymous namespace | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 105 |  | 
|  | 106 | char HexagonNewValueJump::ID = 0; | 
|  | 107 |  | 
| Jyotsna Verma | 84c4710 | 2013-05-06 18:49:23 +0000 | [diff] [blame] | 108 | INITIALIZE_PASS_BEGIN(HexagonNewValueJump, "hexagon-nvj", | 
|  | 109 | "Hexagon NewValueJump", false, false) | 
|  | 110 | INITIALIZE_PASS_DEPENDENCY(MachineBranchProbabilityInfo) | 
|  | 111 | INITIALIZE_PASS_END(HexagonNewValueJump, "hexagon-nvj", | 
|  | 112 | "Hexagon NewValueJump", false, false) | 
|  | 113 |  | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 114 | // We have identified this II could be feeder to NVJ, | 
|  | 115 | // verify that it can be. | 
|  | 116 | static bool canBeFeederToNewValueJump(const HexagonInstrInfo *QII, | 
|  | 117 | const TargetRegisterInfo *TRI, | 
|  | 118 | MachineBasicBlock::iterator II, | 
|  | 119 | MachineBasicBlock::iterator end, | 
|  | 120 | MachineBasicBlock::iterator skip, | 
|  | 121 | MachineFunction &MF) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 122 | // Predicated instruction can not be feeder to NVJ. | 
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 123 | if (QII->isPredicated(*II)) | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 124 | return false; | 
|  | 125 |  | 
|  | 126 | // Bail out if feederReg is a paired register (double regs in | 
|  | 127 | // our case). One would think that we can check to see if a given | 
|  | 128 | // register cmpReg1 or cmpReg2 is a sub register of feederReg | 
|  | 129 | // using -- if (QRI->isSubRegister(feederReg, cmpReg1) logic | 
|  | 130 | // before the callsite of this function | 
|  | 131 | // But we can not as it comes in the following fashion. | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 132 | //    %d0 = Hexagon_S2_lsr_r_p killed %d0, killed %r2 | 
|  | 133 | //    %r0 = KILL %r0, implicit killed %d0 | 
|  | 134 | //    %p0 = CMPEQri killed %r0, 0 | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 135 | // Hence, we need to check if it's a KILL instruction. | 
|  | 136 | if (II->getOpcode() == TargetOpcode::KILL) | 
|  | 137 | return false; | 
|  | 138 |  | 
| Krzysztof Parzyszek | 2cfc7a4 | 2017-02-23 17:47:34 +0000 | [diff] [blame] | 139 | if (II->isImplicitDef()) | 
|  | 140 | return false; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 141 |  | 
| Krzysztof Parzyszek | 4455522 | 2017-11-30 20:32:54 +0000 | [diff] [blame] | 142 | if (QII->isSolo(*II)) | 
|  | 143 | return false; | 
|  | 144 |  | 
| Krzysztof Parzyszek | be253e7 | 2018-02-06 19:08:41 +0000 | [diff] [blame] | 145 | if (QII->isFloat(*II)) | 
|  | 146 | return false; | 
|  | 147 |  | 
|  | 148 | // Make sure that the (unique) def operand is a register from IntRegs. | 
|  | 149 | bool HadDef = false; | 
|  | 150 | for (const MachineOperand &Op : II->operands()) { | 
|  | 151 | if (!Op.isReg() || !Op.isDef()) | 
|  | 152 | continue; | 
|  | 153 | if (HadDef) | 
|  | 154 | return false; | 
|  | 155 | HadDef = true; | 
|  | 156 | if (!Hexagon::IntRegsRegClass.contains(Op.getReg())) | 
|  | 157 | return false; | 
|  | 158 | } | 
|  | 159 | assert(HadDef); | 
|  | 160 |  | 
| Fangrui Song | 956ee79 | 2018-03-30 22:22:31 +0000 | [diff] [blame] | 161 | // Make sure there is no 'def' or 'use' of any of the uses of | 
| Eric Christopher | 563d0b9 | 2018-05-21 10:27:36 +0000 | [diff] [blame] | 162 | // feeder insn between its definition, this MI and jump, jmpInst | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 163 | // skipping compare, cmpInst. | 
|  | 164 | // Here's the example. | 
|  | 165 | //    r21=memub(r22+r24<<#0) | 
|  | 166 | //    p0 = cmp.eq(r21, #0) | 
|  | 167 | //    r4=memub(r3+r21<<#0) | 
|  | 168 | //    if (p0.new) jump:t .LBB29_45 | 
|  | 169 | // Without this check, it will be converted into | 
|  | 170 | //    r4=memub(r3+r21<<#0) | 
|  | 171 | //    r21=memub(r22+r24<<#0) | 
|  | 172 | //    p0 = cmp.eq(r21, #0) | 
|  | 173 | //    if (p0.new) jump:t .LBB29_45 | 
|  | 174 | // and result WAR hazards if converted to New Value Jump. | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 175 | for (unsigned i = 0; i < II->getNumOperands(); ++i) { | 
|  | 176 | if (II->getOperand(i).isReg() && | 
|  | 177 | (II->getOperand(i).isUse() || II->getOperand(i).isDef())) { | 
|  | 178 | MachineBasicBlock::iterator localII = II; | 
|  | 179 | ++localII; | 
|  | 180 | unsigned Reg = II->getOperand(i).getReg(); | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 181 | for (MachineBasicBlock::iterator localBegin = localII; localBegin != end; | 
|  | 182 | ++localBegin) { | 
|  | 183 | if (localBegin == skip) | 
|  | 184 | continue; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 185 | // Check for Subregisters too. | 
|  | 186 | if (localBegin->modifiesRegister(Reg, TRI) || | 
|  | 187 | localBegin->readsRegister(Reg, TRI)) | 
|  | 188 | return false; | 
|  | 189 | } | 
|  | 190 | } | 
|  | 191 | } | 
|  | 192 | return true; | 
|  | 193 | } | 
|  | 194 |  | 
|  | 195 | // These are the common checks that need to performed | 
|  | 196 | // to determine if | 
|  | 197 | // 1. compare instruction can be moved before jump. | 
|  | 198 | // 2. feeder to the compare instruction can be moved before jump. | 
|  | 199 | static bool commonChecksToProhibitNewValueJump(bool afterRA, | 
|  | 200 | MachineBasicBlock::iterator MII) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 201 | // If store in path, bail out. | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 202 | if (MII->mayStore()) | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 203 | return false; | 
|  | 204 |  | 
|  | 205 | // if call in path, bail out. | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 206 | if (MII->isCall()) | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 207 | return false; | 
|  | 208 |  | 
|  | 209 | // if NVJ is running prior to RA, do the following checks. | 
|  | 210 | if (!afterRA) { | 
|  | 211 | // The following Target Opcode instructions are spurious | 
|  | 212 | // to new value jump. If they are in the path, bail out. | 
|  | 213 | // KILL sets kill flag on the opcode. It also sets up a | 
|  | 214 | // single register, out of pair. | 
| Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 215 | //    %d0 = S2_lsr_r_p killed %d0, killed %r2 | 
|  | 216 | //    %r0 = KILL %r0, implicit killed %d0 | 
|  | 217 | //    %p0 = C2_cmpeqi killed %r0, 0 | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 218 | // PHI can be anything after RA. | 
|  | 219 | // COPY can remateriaze things in between feeder, compare and nvj. | 
|  | 220 | if (MII->getOpcode() == TargetOpcode::KILL || | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 221 | MII->getOpcode() == TargetOpcode::PHI || | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 222 | MII->getOpcode() == TargetOpcode::COPY) | 
|  | 223 | return false; | 
|  | 224 |  | 
|  | 225 | // The following pseudo Hexagon instructions sets "use" and "def" | 
|  | 226 | // of registers by individual passes in the backend. At this time, | 
|  | 227 | // we don't know the scope of usage and definitions of these | 
|  | 228 | // instructions. | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 229 | if (MII->getOpcode() == Hexagon::LDriw_pred || | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 230 | MII->getOpcode() == Hexagon::STriw_pred) | 
|  | 231 | return false; | 
|  | 232 | } | 
|  | 233 |  | 
|  | 234 | return true; | 
|  | 235 | } | 
|  | 236 |  | 
|  | 237 | static bool canCompareBeNewValueJump(const HexagonInstrInfo *QII, | 
|  | 238 | const TargetRegisterInfo *TRI, | 
|  | 239 | MachineBasicBlock::iterator II, | 
|  | 240 | unsigned pReg, | 
|  | 241 | bool secondReg, | 
|  | 242 | bool optLocation, | 
|  | 243 | MachineBasicBlock::iterator end, | 
|  | 244 | MachineFunction &MF) { | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 245 | MachineInstr &MI = *II; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 246 |  | 
|  | 247 | // If the second operand of the compare is an imm, make sure it's in the | 
|  | 248 | // range specified by the arch. | 
|  | 249 | if (!secondReg) { | 
| Krzysztof Parzyszek | 64e5d7d | 2017-10-20 19:33:12 +0000 | [diff] [blame] | 250 | const MachineOperand &Op2 = MI.getOperand(2); | 
|  | 251 | if (!Op2.isImm()) | 
|  | 252 | return false; | 
|  | 253 |  | 
|  | 254 | int64_t v = Op2.getImm(); | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 255 | bool Valid = false; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 256 |  | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 257 | switch (MI.getOpcode()) { | 
|  | 258 | case Hexagon::C2_cmpeqi: | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 259 | case Hexagon::C4_cmpneqi: | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 260 | case Hexagon::C2_cmpgti: | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 261 | case Hexagon::C4_cmpltei: | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 262 | Valid = (isUInt<5>(v) || v == -1); | 
|  | 263 | break; | 
|  | 264 | case Hexagon::C2_cmpgtui: | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 265 | case Hexagon::C4_cmplteui: | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 266 | Valid = isUInt<5>(v); | 
|  | 267 | break; | 
|  | 268 | case Hexagon::S2_tstbit_i: | 
|  | 269 | case Hexagon::S4_ntstbit_i: | 
|  | 270 | Valid = (v == 0); | 
|  | 271 | break; | 
|  | 272 | } | 
|  | 273 |  | 
|  | 274 | if (!Valid) | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 275 | return false; | 
|  | 276 | } | 
|  | 277 |  | 
| Jyotsna Verma | 84c4710 | 2013-05-06 18:49:23 +0000 | [diff] [blame] | 278 | unsigned cmpReg1, cmpOp2 = 0; // cmpOp2 assignment silences compiler warning. | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 279 | cmpReg1 = MI.getOperand(1).getReg(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 280 |  | 
|  | 281 | if (secondReg) { | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 282 | cmpOp2 = MI.getOperand(2).getReg(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 283 |  | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 284 | // If the same register appears as both operands, we cannot generate a new | 
|  | 285 | // value compare. Only one operand may use the .new suffix. | 
|  | 286 | if (cmpReg1 == cmpOp2) | 
|  | 287 | return false; | 
|  | 288 |  | 
| Fangrui Song | 956ee79 | 2018-03-30 22:22:31 +0000 | [diff] [blame] | 289 | // Make sure that the second register is not from COPY | 
|  | 290 | // at machine code level, we don't need this, but if we decide | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 291 | // to move new value jump prior to RA, we would be needing this. | 
|  | 292 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
|  | 293 | if (secondReg && !TargetRegisterInfo::isPhysicalRegister(cmpOp2)) { | 
|  | 294 | MachineInstr *def = MRI.getVRegDef(cmpOp2); | 
|  | 295 | if (def->getOpcode() == TargetOpcode::COPY) | 
|  | 296 | return false; | 
|  | 297 | } | 
|  | 298 | } | 
|  | 299 |  | 
|  | 300 | // Walk the instructions after the compare (predicate def) to the jump, | 
|  | 301 | // and satisfy the following conditions. | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 302 | ++II; | 
|  | 303 | for (MachineBasicBlock::iterator localII = II; localII != end; ++localII) { | 
| Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 304 | if (localII->isDebugInstr()) | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 305 | continue; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 306 |  | 
|  | 307 | // Check 1. | 
|  | 308 | // If "common" checks fail, bail out. | 
|  | 309 | if (!commonChecksToProhibitNewValueJump(optLocation, localII)) | 
|  | 310 | return false; | 
|  | 311 |  | 
|  | 312 | // Check 2. | 
|  | 313 | // If there is a def or use of predicate (result of compare), bail out. | 
|  | 314 | if (localII->modifiesRegister(pReg, TRI) || | 
|  | 315 | localII->readsRegister(pReg, TRI)) | 
|  | 316 | return false; | 
|  | 317 |  | 
|  | 318 | // Check 3. | 
|  | 319 | // If there is a def of any of the use of the compare (operands of compare), | 
|  | 320 | // bail out. | 
|  | 321 | // Eg. | 
|  | 322 | //    p0 = cmp.eq(r2, r0) | 
|  | 323 | //    r2 = r4 | 
|  | 324 | //    if (p0.new) jump:t .LBB28_3 | 
|  | 325 | if (localII->modifiesRegister(cmpReg1, TRI) || | 
|  | 326 | (secondReg && localII->modifiesRegister(cmpOp2, TRI))) | 
|  | 327 | return false; | 
|  | 328 | } | 
|  | 329 | return true; | 
|  | 330 | } | 
|  | 331 |  | 
| Krzysztof Parzyszek | b9a1c3a | 2015-11-24 14:55:26 +0000 | [diff] [blame] | 332 | // Given a compare operator, return a matching New Value Jump compare operator. | 
|  | 333 | // Make sure that MI here is included in isNewValueJumpCandidate. | 
| Jyotsna Verma | 1d29750 | 2013-05-02 15:39:30 +0000 | [diff] [blame] | 334 | static unsigned getNewValueJumpOpcode(MachineInstr *MI, int reg, | 
|  | 335 | bool secondRegNewified, | 
|  | 336 | MachineBasicBlock *jmpTarget, | 
|  | 337 | const MachineBranchProbabilityInfo | 
|  | 338 | *MBPI) { | 
|  | 339 | bool taken = false; | 
|  | 340 | MachineBasicBlock *Src = MI->getParent(); | 
|  | 341 | const BranchProbability Prediction = | 
|  | 342 | MBPI->getEdgeProbability(Src, jmpTarget); | 
|  | 343 |  | 
|  | 344 | if (Prediction >= BranchProbability(1,2)) | 
|  | 345 | taken = true; | 
|  | 346 |  | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 347 | switch (MI->getOpcode()) { | 
| Colin LeMahieu | 902157c | 2014-11-25 18:20:52 +0000 | [diff] [blame] | 348 | case Hexagon::C2_cmpeq: | 
| Colin LeMahieu | 6e3e62f | 2015-02-05 22:03:32 +0000 | [diff] [blame] | 349 | return taken ? Hexagon::J4_cmpeq_t_jumpnv_t | 
|  | 350 | : Hexagon::J4_cmpeq_t_jumpnv_nt; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 351 |  | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 352 | case Hexagon::C2_cmpeqi: | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 353 | if (reg >= 0) | 
| Colin LeMahieu | 6e3e62f | 2015-02-05 22:03:32 +0000 | [diff] [blame] | 354 | return taken ? Hexagon::J4_cmpeqi_t_jumpnv_t | 
|  | 355 | : Hexagon::J4_cmpeqi_t_jumpnv_nt; | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 356 | return taken ? Hexagon::J4_cmpeqn1_t_jumpnv_t | 
|  | 357 | : Hexagon::J4_cmpeqn1_t_jumpnv_nt; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 358 |  | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 359 | case Hexagon::C4_cmpneqi: | 
|  | 360 | if (reg >= 0) | 
|  | 361 | return taken ? Hexagon::J4_cmpeqi_f_jumpnv_t | 
|  | 362 | : Hexagon::J4_cmpeqi_f_jumpnv_nt; | 
|  | 363 | return taken ? Hexagon::J4_cmpeqn1_f_jumpnv_t : | 
|  | 364 | Hexagon::J4_cmpeqn1_f_jumpnv_nt; | 
|  | 365 |  | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 366 | case Hexagon::C2_cmpgt: | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 367 | if (secondRegNewified) | 
| Colin LeMahieu | 6e3e62f | 2015-02-05 22:03:32 +0000 | [diff] [blame] | 368 | return taken ? Hexagon::J4_cmplt_t_jumpnv_t | 
|  | 369 | : Hexagon::J4_cmplt_t_jumpnv_nt; | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 370 | return taken ? Hexagon::J4_cmpgt_t_jumpnv_t | 
|  | 371 | : Hexagon::J4_cmpgt_t_jumpnv_nt; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 372 |  | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 373 | case Hexagon::C2_cmpgti: | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 374 | if (reg >= 0) | 
| Colin LeMahieu | 6e3e62f | 2015-02-05 22:03:32 +0000 | [diff] [blame] | 375 | return taken ? Hexagon::J4_cmpgti_t_jumpnv_t | 
|  | 376 | : Hexagon::J4_cmpgti_t_jumpnv_nt; | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 377 | return taken ? Hexagon::J4_cmpgtn1_t_jumpnv_t | 
|  | 378 | : Hexagon::J4_cmpgtn1_t_jumpnv_nt; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 379 |  | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 380 | case Hexagon::C2_cmpgtu: | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 381 | if (secondRegNewified) | 
| Colin LeMahieu | 6e3e62f | 2015-02-05 22:03:32 +0000 | [diff] [blame] | 382 | return taken ? Hexagon::J4_cmpltu_t_jumpnv_t | 
|  | 383 | : Hexagon::J4_cmpltu_t_jumpnv_nt; | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 384 | return taken ? Hexagon::J4_cmpgtu_t_jumpnv_t | 
|  | 385 | : Hexagon::J4_cmpgtu_t_jumpnv_nt; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 386 |  | 
| Colin LeMahieu | 6e0f9f8 | 2014-11-26 19:43:12 +0000 | [diff] [blame] | 387 | case Hexagon::C2_cmpgtui: | 
| Colin LeMahieu | 6e3e62f | 2015-02-05 22:03:32 +0000 | [diff] [blame] | 388 | return taken ? Hexagon::J4_cmpgtui_t_jumpnv_t | 
|  | 389 | : Hexagon::J4_cmpgtui_t_jumpnv_nt; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 390 |  | 
| Ron Lieberman | e6540e2 | 2015-12-08 16:28:32 +0000 | [diff] [blame] | 391 | case Hexagon::C4_cmpneq: | 
|  | 392 | return taken ? Hexagon::J4_cmpeq_f_jumpnv_t | 
|  | 393 | : Hexagon::J4_cmpeq_f_jumpnv_nt; | 
|  | 394 |  | 
|  | 395 | case Hexagon::C4_cmplte: | 
|  | 396 | if (secondRegNewified) | 
|  | 397 | return taken ? Hexagon::J4_cmplt_f_jumpnv_t | 
|  | 398 | : Hexagon::J4_cmplt_f_jumpnv_nt; | 
|  | 399 | return taken ? Hexagon::J4_cmpgt_f_jumpnv_t | 
|  | 400 | : Hexagon::J4_cmpgt_f_jumpnv_nt; | 
|  | 401 |  | 
|  | 402 | case Hexagon::C4_cmplteu: | 
|  | 403 | if (secondRegNewified) | 
|  | 404 | return taken ? Hexagon::J4_cmpltu_f_jumpnv_t | 
|  | 405 | : Hexagon::J4_cmpltu_f_jumpnv_nt; | 
|  | 406 | return taken ? Hexagon::J4_cmpgtu_f_jumpnv_t | 
|  | 407 | : Hexagon::J4_cmpgtu_f_jumpnv_nt; | 
|  | 408 |  | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 409 | case Hexagon::C4_cmpltei: | 
|  | 410 | if (reg >= 0) | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 411 | return taken ? Hexagon::J4_cmpgti_f_jumpnv_t | 
|  | 412 | : Hexagon::J4_cmpgti_f_jumpnv_nt; | 
|  | 413 | return taken ? Hexagon::J4_cmpgtn1_f_jumpnv_t | 
|  | 414 | : Hexagon::J4_cmpgtn1_f_jumpnv_nt; | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 415 |  | 
|  | 416 | case Hexagon::C4_cmplteui: | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 417 | return taken ? Hexagon::J4_cmpgtui_f_jumpnv_t | 
|  | 418 | : Hexagon::J4_cmpgtui_f_jumpnv_nt; | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 419 |  | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 420 | default: | 
|  | 421 | llvm_unreachable("Could not find matching New Value Jump instruction."); | 
|  | 422 | } | 
|  | 423 | // return *some value* to avoid compiler warning | 
|  | 424 | return 0; | 
|  | 425 | } | 
|  | 426 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 427 | bool HexagonNewValueJump::isNewValueJumpCandidate( | 
|  | 428 | const MachineInstr &MI) const { | 
|  | 429 | switch (MI.getOpcode()) { | 
|  | 430 | case Hexagon::C2_cmpeq: | 
|  | 431 | case Hexagon::C2_cmpeqi: | 
|  | 432 | case Hexagon::C2_cmpgt: | 
|  | 433 | case Hexagon::C2_cmpgti: | 
|  | 434 | case Hexagon::C2_cmpgtu: | 
|  | 435 | case Hexagon::C2_cmpgtui: | 
|  | 436 | case Hexagon::C4_cmpneq: | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 437 | case Hexagon::C4_cmpneqi: | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 438 | case Hexagon::C4_cmplte: | 
|  | 439 | case Hexagon::C4_cmplteu: | 
| Krzysztof Parzyszek | 1fd0c7e | 2017-07-24 19:35:48 +0000 | [diff] [blame] | 440 | case Hexagon::C4_cmpltei: | 
|  | 441 | case Hexagon::C4_cmplteui: | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 442 | return true; | 
| Krzysztof Parzyszek | b9a1c3a | 2015-11-24 14:55:26 +0000 | [diff] [blame] | 443 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 444 | default: | 
|  | 445 | return false; | 
| Krzysztof Parzyszek | b9a1c3a | 2015-11-24 14:55:26 +0000 | [diff] [blame] | 446 | } | 
|  | 447 | } | 
|  | 448 |  | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 449 | bool HexagonNewValueJump::runOnMachineFunction(MachineFunction &MF) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 450 | LLVM_DEBUG(dbgs() << "********** Hexagon New Value Jump **********\n" | 
|  | 451 | << "********** Function: " << MF.getName() << "\n"); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 452 |  | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 453 | if (skipFunction(MF.getFunction())) | 
| Andrew Kaylor | 5b444a2 | 2016-04-26 19:46:28 +0000 | [diff] [blame] | 454 | return false; | 
|  | 455 |  | 
| Eric Christopher | 0fef34e | 2015-02-02 22:11:42 +0000 | [diff] [blame] | 456 | // If we move NewValueJump before register allocation we'll need live variable | 
|  | 457 | // analysis here too. | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 458 |  | 
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 459 | QII = static_cast<const HexagonInstrInfo *>(MF.getSubtarget().getInstrInfo()); | 
| Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 460 | QRI = static_cast<const HexagonRegisterInfo *>( | 
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 461 | MF.getSubtarget().getRegisterInfo()); | 
| Jyotsna Verma | 1d29750 | 2013-05-02 15:39:30 +0000 | [diff] [blame] | 462 | MBPI = &getAnalysis<MachineBranchProbabilityInfo>(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 463 |  | 
| Krzysztof Parzyszek | 5d41cc1 | 2018-03-12 17:47:46 +0000 | [diff] [blame] | 464 | if (DisableNewValueJumps || | 
|  | 465 | !MF.getSubtarget<HexagonSubtarget>().useNewValueJumps()) | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 466 | return false; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 467 |  | 
|  | 468 | int nvjCount = DbgNVJCount; | 
|  | 469 | int nvjGenerated = 0; | 
|  | 470 |  | 
|  | 471 | // Loop through all the bb's of the function | 
|  | 472 | for (MachineFunction::iterator MBBb = MF.begin(), MBBe = MF.end(); | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 473 | MBBb != MBBe; ++MBBb) { | 
| Duncan P. N. Exon Smith | a72c6e2 | 2015-10-20 00:46:39 +0000 | [diff] [blame] | 474 | MachineBasicBlock *MBB = &*MBBb; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 475 |  | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 476 | LLVM_DEBUG(dbgs() << "** dumping bb ** " << MBB->getNumber() << "\n"); | 
|  | 477 | LLVM_DEBUG(MBB->dump()); | 
|  | 478 | LLVM_DEBUG(dbgs() << "\n" | 
|  | 479 | << "********** dumping instr bottom up **********\n"); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 480 | bool foundJump    = false; | 
|  | 481 | bool foundCompare = false; | 
|  | 482 | bool invertPredicate = false; | 
|  | 483 | unsigned predReg = 0; // predicate reg of the jump. | 
|  | 484 | unsigned cmpReg1 = 0; | 
|  | 485 | int cmpOp2 = 0; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 486 | MachineBasicBlock::iterator jmpPos; | 
|  | 487 | MachineBasicBlock::iterator cmpPos; | 
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 488 | MachineInstr *cmpInstr = nullptr, *jmpInstr = nullptr; | 
|  | 489 | MachineBasicBlock *jmpTarget = nullptr; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 490 | bool afterRA = false; | 
|  | 491 | bool isSecondOpReg = false; | 
|  | 492 | bool isSecondOpNewified = false; | 
|  | 493 | // Traverse the basic block - bottom up | 
|  | 494 | for (MachineBasicBlock::iterator MII = MBB->end(), E = MBB->begin(); | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 495 | MII != E;) { | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 496 | MachineInstr &MI = *--MII; | 
| Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 497 | if (MI.isDebugInstr()) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 498 | continue; | 
|  | 499 | } | 
|  | 500 |  | 
|  | 501 | if ((nvjCount == 0) || (nvjCount > -1 && nvjCount <= nvjGenerated)) | 
|  | 502 | break; | 
|  | 503 |  | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 504 | LLVM_DEBUG(dbgs() << "Instr: "; MI.dump(); dbgs() << "\n"); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 505 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 506 | if (!foundJump && (MI.getOpcode() == Hexagon::J2_jumpt || | 
| Krzysztof Parzyszek | a243adf | 2016-08-19 14:14:09 +0000 | [diff] [blame] | 507 | MI.getOpcode() == Hexagon::J2_jumptpt || | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 508 | MI.getOpcode() == Hexagon::J2_jumpf || | 
| Krzysztof Parzyszek | a243adf | 2016-08-19 14:14:09 +0000 | [diff] [blame] | 509 | MI.getOpcode() == Hexagon::J2_jumpfpt || | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 510 | MI.getOpcode() == Hexagon::J2_jumptnewpt || | 
|  | 511 | MI.getOpcode() == Hexagon::J2_jumptnew || | 
|  | 512 | MI.getOpcode() == Hexagon::J2_jumpfnewpt || | 
|  | 513 | MI.getOpcode() == Hexagon::J2_jumpfnew)) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 514 | // This is where you would insert your compare and | 
|  | 515 | // instr that feeds compare | 
|  | 516 | jmpPos = MII; | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 517 | jmpInstr = &MI; | 
|  | 518 | predReg = MI.getOperand(0).getReg(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 519 | afterRA = TargetRegisterInfo::isPhysicalRegister(predReg); | 
|  | 520 |  | 
|  | 521 | // If ifconverter had not messed up with the kill flags of the | 
|  | 522 | // operands, the following check on the kill flag would suffice. | 
|  | 523 | // if(!jmpInstr->getOperand(0).isKill()) break; | 
|  | 524 |  | 
| Hiroshi Inoue | 372ffa1 | 2018-04-13 11:37:06 +0000 | [diff] [blame] | 525 | // This predicate register is live out of BB | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 526 | // this would only work if we can actually use Live | 
|  | 527 | // variable analysis on phy regs - but LLVM does not | 
|  | 528 | // provide LV analysis on phys regs. | 
|  | 529 | //if(LVs.isLiveOut(predReg, *MBB)) break; | 
|  | 530 |  | 
|  | 531 | // Get all the successors of this block - which will always | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 532 | // be 2. Check if the predicate register is live-in in those | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 533 | // successor. If yes, we can not delete the predicate - | 
|  | 534 | // I am doing this only because LLVM does not provide LiveOut | 
|  | 535 | // at the BB level. | 
|  | 536 | bool predLive = false; | 
|  | 537 | for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(), | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 538 | SIE = MBB->succ_end(); | 
|  | 539 | SI != SIE; ++SI) { | 
|  | 540 | MachineBasicBlock *succMBB = *SI; | 
|  | 541 | if (succMBB->isLiveIn(predReg)) | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 542 | predLive = true; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 543 | } | 
|  | 544 | if (predLive) | 
|  | 545 | break; | 
|  | 546 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 547 | if (!MI.getOperand(1).isMBB()) | 
| Krzysztof Parzyszek | b28ae10 | 2016-01-14 15:05:27 +0000 | [diff] [blame] | 548 | continue; | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 549 | jmpTarget = MI.getOperand(1).getMBB(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 550 | foundJump = true; | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 551 | if (MI.getOpcode() == Hexagon::J2_jumpf || | 
|  | 552 | MI.getOpcode() == Hexagon::J2_jumpfnewpt || | 
|  | 553 | MI.getOpcode() == Hexagon::J2_jumpfnew) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 554 | invertPredicate = true; | 
|  | 555 | } | 
|  | 556 | continue; | 
|  | 557 | } | 
|  | 558 |  | 
|  | 559 | // No new value jump if there is a barrier. A barrier has to be in its | 
|  | 560 | // own packet. A barrier has zero operands. We conservatively bail out | 
|  | 561 | // here if we see any instruction with zero operands. | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 562 | if (foundJump && MI.getNumOperands() == 0) | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 563 | break; | 
|  | 564 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 565 | if (foundJump && !foundCompare && MI.getOperand(0).isReg() && | 
|  | 566 | MI.getOperand(0).getReg() == predReg) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 567 | // Not all compares can be new value compare. Arch Spec: 7.6.1.1 | 
| Krzysztof Parzyszek | b9a1c3a | 2015-11-24 14:55:26 +0000 | [diff] [blame] | 568 | if (isNewValueJumpCandidate(MI)) { | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 569 | assert( | 
|  | 570 | (MI.getDesc().isCompare()) && | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 571 | "Only compare instruction can be collapsed into New Value Jump"); | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 572 | isSecondOpReg = MI.getOperand(2).isReg(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 573 |  | 
|  | 574 | if (!canCompareBeNewValueJump(QII, QRI, MII, predReg, isSecondOpReg, | 
|  | 575 | afterRA, jmpPos, MF)) | 
|  | 576 | break; | 
|  | 577 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 578 | cmpInstr = &MI; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 579 | cmpPos = MII; | 
|  | 580 | foundCompare = true; | 
|  | 581 |  | 
|  | 582 | // We need cmpReg1 and cmpOp2(imm or reg) while building | 
|  | 583 | // new value jump instruction. | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 584 | cmpReg1 = MI.getOperand(1).getReg(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 585 |  | 
| Krzysztof Parzyszek | 5ddd2e5 | 2017-06-27 18:37:16 +0000 | [diff] [blame] | 586 | if (isSecondOpReg) | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 587 | cmpOp2 = MI.getOperand(2).getReg(); | 
| Krzysztof Parzyszek | 5ddd2e5 | 2017-06-27 18:37:16 +0000 | [diff] [blame] | 588 | else | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 589 | cmpOp2 = MI.getOperand(2).getImm(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 590 | continue; | 
|  | 591 | } | 
|  | 592 | } | 
|  | 593 |  | 
|  | 594 | if (foundCompare && foundJump) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 595 | // If "common" checks fail, bail out on this BB. | 
|  | 596 | if (!commonChecksToProhibitNewValueJump(afterRA, MII)) | 
|  | 597 | break; | 
|  | 598 |  | 
|  | 599 | bool foundFeeder = false; | 
|  | 600 | MachineBasicBlock::iterator feederPos = MII; | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 601 | if (MI.getOperand(0).isReg() && MI.getOperand(0).isDef() && | 
|  | 602 | (MI.getOperand(0).getReg() == cmpReg1 || | 
|  | 603 | (isSecondOpReg && | 
|  | 604 | MI.getOperand(0).getReg() == (unsigned)cmpOp2))) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 605 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 606 | unsigned feederReg = MI.getOperand(0).getReg(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 607 |  | 
|  | 608 | // First try to see if we can get the feeder from the first operand | 
|  | 609 | // of the compare. If we can not, and if secondOpReg is true | 
|  | 610 | // (second operand of the compare is also register), try that one. | 
|  | 611 | // TODO: Try to come up with some heuristic to figure out which | 
|  | 612 | // feeder would benefit. | 
|  | 613 |  | 
|  | 614 | if (feederReg == cmpReg1) { | 
|  | 615 | if (!canBeFeederToNewValueJump(QII, QRI, MII, jmpPos, cmpPos, MF)) { | 
|  | 616 | if (!isSecondOpReg) | 
|  | 617 | break; | 
|  | 618 | else | 
|  | 619 | continue; | 
|  | 620 | } else | 
|  | 621 | foundFeeder = true; | 
|  | 622 | } | 
|  | 623 |  | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 624 | if (!foundFeeder && isSecondOpReg && feederReg == (unsigned)cmpOp2) | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 625 | if (!canBeFeederToNewValueJump(QII, QRI, MII, jmpPos, cmpPos, MF)) | 
|  | 626 | break; | 
|  | 627 |  | 
|  | 628 | if (isSecondOpReg) { | 
|  | 629 | // In case of CMPLT, or CMPLTU, or EQ with the second register | 
|  | 630 | // to newify, swap the operands. | 
| Krzysztof Parzyszek | 3d9946e | 2016-08-19 17:54:49 +0000 | [diff] [blame] | 631 | unsigned COp = cmpInstr->getOpcode(); | 
|  | 632 | if ((COp == Hexagon::C2_cmpeq || COp == Hexagon::C4_cmpneq) && | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 633 | (feederReg == (unsigned)cmpOp2)) { | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 634 | unsigned tmp = cmpReg1; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 635 | cmpReg1 = cmpOp2; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 636 | cmpOp2 = tmp; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 637 | } | 
|  | 638 |  | 
|  | 639 | // Now we have swapped the operands, all we need to check is, | 
|  | 640 | // if the second operand (after swap) is the feeder. | 
|  | 641 | // And if it is, make a note. | 
|  | 642 | if (feederReg == (unsigned)cmpOp2) | 
|  | 643 | isSecondOpNewified = true; | 
|  | 644 | } | 
|  | 645 |  | 
|  | 646 | // Now that we are moving feeder close the jump, | 
|  | 647 | // make sure we are respecting the kill values of | 
|  | 648 | // the operands of the feeder. | 
|  | 649 |  | 
| Krzysztof Parzyszek | 5ddd2e5 | 2017-06-27 18:37:16 +0000 | [diff] [blame] | 650 | auto TransferKills = [jmpPos,cmpPos] (MachineInstr &MI) { | 
|  | 651 | for (MachineOperand &MO : MI.operands()) { | 
|  | 652 | if (!MO.isReg() || !MO.isUse()) | 
|  | 653 | continue; | 
|  | 654 | unsigned UseR = MO.getReg(); | 
|  | 655 | for (auto I = std::next(MI.getIterator()); I != jmpPos; ++I) { | 
|  | 656 | if (I == cmpPos) | 
|  | 657 | continue; | 
|  | 658 | for (MachineOperand &Op : I->operands()) { | 
|  | 659 | if (!Op.isReg() || !Op.isUse() || !Op.isKill()) | 
|  | 660 | continue; | 
|  | 661 | if (Op.getReg() != UseR) | 
|  | 662 | continue; | 
|  | 663 | // We found that there is kill of a use register | 
|  | 664 | // Set up a kill flag on the register | 
|  | 665 | Op.setIsKill(false); | 
|  | 666 | MO.setIsKill(true); | 
|  | 667 | return; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 668 | } | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 669 | } | 
|  | 670 | } | 
| Krzysztof Parzyszek | 5ddd2e5 | 2017-06-27 18:37:16 +0000 | [diff] [blame] | 671 | }; | 
|  | 672 |  | 
|  | 673 | TransferKills(*feederPos); | 
|  | 674 | TransferKills(*cmpPos); | 
|  | 675 | bool MO1IsKill = cmpPos->killsRegister(cmpReg1, QRI); | 
|  | 676 | bool MO2IsKill = isSecondOpReg && cmpPos->killsRegister(cmpOp2, QRI); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 677 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 678 | MBB->splice(jmpPos, MI.getParent(), MI); | 
|  | 679 | MBB->splice(jmpPos, MI.getParent(), cmpInstr); | 
|  | 680 | DebugLoc dl = MI.getDebugLoc(); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 681 | MachineInstr *NewMI; | 
|  | 682 |  | 
| Duncan P. N. Exon Smith | 98226e3 | 2016-07-12 01:55:32 +0000 | [diff] [blame] | 683 | assert((isNewValueJumpCandidate(*cmpInstr)) && | 
| Krzysztof Parzyszek | b9a1c3a | 2015-11-24 14:55:26 +0000 | [diff] [blame] | 684 | "This compare is not a New Value Jump candidate."); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 685 | unsigned opc = getNewValueJumpOpcode(cmpInstr, cmpOp2, | 
| Jyotsna Verma | 1d29750 | 2013-05-02 15:39:30 +0000 | [diff] [blame] | 686 | isSecondOpNewified, | 
|  | 687 | jmpTarget, MBPI); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 688 | if (invertPredicate) | 
|  | 689 | opc = QII->getInvertedPredicatedOpcode(opc); | 
|  | 690 |  | 
| Jyotsna Verma | 89c8482 | 2013-04-23 19:15:55 +0000 | [diff] [blame] | 691 | if (isSecondOpReg) | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 692 | NewMI = BuildMI(*MBB, jmpPos, dl, QII->get(opc)) | 
|  | 693 | .addReg(cmpReg1, getKillRegState(MO1IsKill)) | 
|  | 694 | .addReg(cmpOp2, getKillRegState(MO2IsKill)) | 
|  | 695 | .addMBB(jmpTarget); | 
| Jyotsna Verma | 89c8482 | 2013-04-23 19:15:55 +0000 | [diff] [blame] | 696 |  | 
| Jyotsna Verma | 89c8482 | 2013-04-23 19:15:55 +0000 | [diff] [blame] | 697 | else | 
| Krzysztof Parzyszek | cfd8806 | 2017-07-28 21:52:21 +0000 | [diff] [blame] | 698 | NewMI = BuildMI(*MBB, jmpPos, dl, QII->get(opc)) | 
|  | 699 | .addReg(cmpReg1, getKillRegState(MO1IsKill)) | 
|  | 700 | .addImm(cmpOp2) | 
|  | 701 | .addMBB(jmpTarget); | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 702 |  | 
|  | 703 | assert(NewMI && "New Value Jump Instruction Not created!"); | 
| Duncan Sands | 0480b9b | 2013-05-13 07:50:47 +0000 | [diff] [blame] | 704 | (void)NewMI; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 705 | if (cmpInstr->getOperand(0).isReg() && | 
|  | 706 | cmpInstr->getOperand(0).isKill()) | 
|  | 707 | cmpInstr->getOperand(0).setIsKill(false); | 
|  | 708 | if (cmpInstr->getOperand(1).isReg() && | 
|  | 709 | cmpInstr->getOperand(1).isKill()) | 
|  | 710 | cmpInstr->getOperand(1).setIsKill(false); | 
|  | 711 | cmpInstr->eraseFromParent(); | 
|  | 712 | jmpInstr->eraseFromParent(); | 
|  | 713 | ++nvjGenerated; | 
|  | 714 | ++NumNVJGenerated; | 
|  | 715 | break; | 
|  | 716 | } | 
|  | 717 | } | 
|  | 718 | } | 
|  | 719 | } | 
|  | 720 |  | 
|  | 721 | return true; | 
| Sirish Pande | 4bd20c5 | 2012-05-12 05:10:30 +0000 | [diff] [blame] | 722 | } | 
|  | 723 |  | 
|  | 724 | FunctionPass *llvm::createHexagonNewValueJump() { | 
|  | 725 | return new HexagonNewValueJump(); | 
|  | 726 | } |