Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -show-mc-encoding -verify-machineinstrs < %s | FileCheck %s |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 2 | |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 3 | declare i32 @llvm.amdgcn.workitem.id.x() readnone |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 4 | |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 5 | ;;;==========================================================================;;; |
| 6 | ;;; MUBUF LOAD TESTS |
| 7 | ;;;==========================================================================;;; |
| 8 | |
| 9 | ; MUBUF load with an immediate byte offset that fits into 12-bits |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 10 | ; CHECK-LABEL: {{^}}mubuf_load0: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 11 | ; CHECK: buffer_load_dword v{{[0-9]}}, off, s[{{[0-9]+:[0-9]+}}], 0 offset:4 ; encoding: [0x04,0x00,0x30,0xe0 |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 12 | define void @mubuf_load0(i32 addrspace(1)* %out, i32 addrspace(1)* %in) { |
| 13 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 14 | %0 = getelementptr i32, i32 addrspace(1)* %in, i64 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 15 | %1 = load i32, i32 addrspace(1)* %0 |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 16 | store i32 %1, i32 addrspace(1)* %out |
| 17 | ret void |
| 18 | } |
| 19 | |
| 20 | ; MUBUF load with the largest possible immediate offset |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 21 | ; CHECK-LABEL: {{^}}mubuf_load1: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 22 | ; CHECK: buffer_load_ubyte v{{[0-9]}}, off, s[{{[0-9]+:[0-9]+}}], 0 offset:4095 ; encoding: [0xff,0x0f,0x20,0xe0 |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 23 | define void @mubuf_load1(i8 addrspace(1)* %out, i8 addrspace(1)* %in) { |
| 24 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 25 | %0 = getelementptr i8, i8 addrspace(1)* %in, i64 4095 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 26 | %1 = load i8, i8 addrspace(1)* %0 |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 27 | store i8 %1, i8 addrspace(1)* %out |
| 28 | ret void |
| 29 | } |
| 30 | |
| 31 | ; MUBUF load with an immediate byte offset that doesn't fit into 12-bits |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 32 | ; CHECK-LABEL: {{^}}mubuf_load2: |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 33 | ; CHECK: s_movk_i32 [[SOFFSET:s[0-9]+]], 0x1000 |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 34 | ; CHECK: buffer_load_dword v{{[0-9]}}, off, s[{{[0-9]+:[0-9]+}}], [[SOFFSET]] ; encoding: [0x00,0x00,0x30,0xe0 |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 35 | define void @mubuf_load2(i32 addrspace(1)* %out, i32 addrspace(1)* %in) { |
| 36 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 37 | %0 = getelementptr i32, i32 addrspace(1)* %in, i64 1024 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 38 | %1 = load i32, i32 addrspace(1)* %0 |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 39 | store i32 %1, i32 addrspace(1)* %out |
| 40 | ret void |
| 41 | } |
| 42 | |
| 43 | ; MUBUF load with a 12-bit immediate offset and a register offset |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 44 | ; CHECK-LABEL: {{^}}mubuf_load3: |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 45 | ; CHECK-NOT: ADD |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 46 | ; CHECK: buffer_load_dword v{{[0-9]}}, v[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], 0 addr64 offset:4 ; encoding: [0x04,0x80,0x30,0xe0 |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 47 | define void @mubuf_load3(i32 addrspace(1)* %out, i32 addrspace(1)* %in, i64 %offset) { |
| 48 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 49 | %0 = getelementptr i32, i32 addrspace(1)* %in, i64 %offset |
| 50 | %1 = getelementptr i32, i32 addrspace(1)* %0, i64 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 51 | %2 = load i32, i32 addrspace(1)* %1 |
Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 52 | store i32 %2, i32 addrspace(1)* %out |
| 53 | ret void |
| 54 | } |
Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 55 | |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 56 | ; CHECK-LABEL: {{^}}soffset_max_imm: |
| 57 | ; CHECK: buffer_load_dword v{{[0-9]+}}, v{{[0-9]+}}, s[{{[0-9]+}}:{{[0-9]+}}], 64 offen glc |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 58 | define amdgpu_gs void @soffset_max_imm([6 x <16 x i8>] addrspace(2)* byval, [17 x <16 x i8>] addrspace(2)* byval, [16 x <4 x i32>] addrspace(2)* byval, [32 x <8 x i32>] addrspace(2)* byval, i32 inreg, i32 inreg, i32, i32, i32, i32, i32, i32, i32, i32) { |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 59 | main_body: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 60 | %tmp0 = getelementptr [6 x <16 x i8>], [6 x <16 x i8>] addrspace(2)* %0, i32 0, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 61 | %tmp1 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp0 |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 62 | %tmp2 = shl i32 %6, 2 |
| 63 | %tmp3 = call i32 @llvm.SI.buffer.load.dword.i32.i32(<16 x i8> %tmp1, i32 %tmp2, i32 64, i32 0, i32 1, i32 0, i32 1, i32 0, i32 0) |
| 64 | %tmp4 = add i32 %6, 16 |
Matt Arsenault | 71fa1f3 | 2016-05-18 15:48:44 +0000 | [diff] [blame] | 65 | call void @llvm.SI.tbuffer.store.i32(<16 x i8> %tmp1, i32 %tmp3, i32 1, i32 %tmp4, i32 %4, i32 0, i32 4, i32 4, i32 1, i32 0, i32 1, i32 1, i32 0) |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 66 | ret void |
| 67 | } |
| 68 | |
| 69 | ; Make sure immediates that aren't inline constants don't get folded into |
| 70 | ; the soffset operand. |
| 71 | ; FIXME: for this test we should be smart enough to shift the immediate into |
| 72 | ; the offset field. |
| 73 | ; CHECK-LABEL: {{^}}soffset_no_fold: |
| 74 | ; CHECK: s_movk_i32 [[SOFFSET:s[0-9]+]], 0x41 |
| 75 | ; CHECK: buffer_load_dword v{{[0-9+]}}, v{{[0-9+]}}, s[{{[0-9]+}}:{{[0-9]+}}], [[SOFFSET]] offen glc |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 76 | define amdgpu_gs void @soffset_no_fold([6 x <16 x i8>] addrspace(2)* byval, [17 x <16 x i8>] addrspace(2)* byval, [16 x <4 x i32>] addrspace(2)* byval, [32 x <8 x i32>] addrspace(2)* byval, i32 inreg, i32 inreg, i32, i32, i32, i32, i32, i32, i32, i32) { |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 77 | main_body: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 78 | %tmp0 = getelementptr [6 x <16 x i8>], [6 x <16 x i8>] addrspace(2)* %0, i32 0, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 79 | %tmp1 = load <16 x i8>, <16 x i8> addrspace(2)* %tmp0 |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 80 | %tmp2 = shl i32 %6, 2 |
| 81 | %tmp3 = call i32 @llvm.SI.buffer.load.dword.i32.i32(<16 x i8> %tmp1, i32 %tmp2, i32 65, i32 0, i32 1, i32 0, i32 1, i32 0, i32 0) |
| 82 | %tmp4 = add i32 %6, 16 |
Matt Arsenault | 71fa1f3 | 2016-05-18 15:48:44 +0000 | [diff] [blame] | 83 | call void @llvm.SI.tbuffer.store.i32(<16 x i8> %tmp1, i32 %tmp3, i32 1, i32 %tmp4, i32 %4, i32 0, i32 4, i32 4, i32 1, i32 0, i32 1, i32 1, i32 0) |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 84 | ret void |
| 85 | } |
| 86 | |
Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 87 | ;;;==========================================================================;;; |
| 88 | ;;; MUBUF STORE TESTS |
| 89 | ;;;==========================================================================;;; |
| 90 | |
| 91 | ; MUBUF store with an immediate byte offset that fits into 12-bits |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 92 | ; CHECK-LABEL: {{^}}mubuf_store0: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 93 | ; CHECK: buffer_store_dword v{{[0-9]}}, off, s[{{[0-9]:[0-9]}}], 0 offset:4 ; encoding: [0x04,0x00,0x70,0xe0 |
Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 94 | define void @mubuf_store0(i32 addrspace(1)* %out) { |
| 95 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 96 | %0 = getelementptr i32, i32 addrspace(1)* %out, i64 1 |
Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 97 | store i32 0, i32 addrspace(1)* %0 |
| 98 | ret void |
| 99 | } |
| 100 | |
| 101 | ; MUBUF store with the largest possible immediate offset |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 102 | ; CHECK-LABEL: {{^}}mubuf_store1: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 103 | ; CHECK: buffer_store_byte v{{[0-9]}}, off, s[{{[0-9]:[0-9]}}], 0 offset:4095 ; encoding: [0xff,0x0f,0x60,0xe0 |
Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 104 | |
| 105 | define void @mubuf_store1(i8 addrspace(1)* %out) { |
| 106 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 107 | %0 = getelementptr i8, i8 addrspace(1)* %out, i64 4095 |
Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 108 | store i8 0, i8 addrspace(1)* %0 |
| 109 | ret void |
| 110 | } |
| 111 | |
| 112 | ; MUBUF store with an immediate byte offset that doesn't fit into 12-bits |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 113 | ; CHECK-LABEL: {{^}}mubuf_store2: |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 114 | ; CHECK: s_movk_i32 [[SOFFSET:s[0-9]+]], 0x1000 |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 115 | ; CHECK: buffer_store_dword v{{[0-9]}}, off, s[{{[0-9]:[0-9]}}], [[SOFFSET]] ; encoding: [0x00,0x00,0x70,0xe0 |
Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 116 | define void @mubuf_store2(i32 addrspace(1)* %out) { |
| 117 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 118 | %0 = getelementptr i32, i32 addrspace(1)* %out, i64 1024 |
Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 119 | store i32 0, i32 addrspace(1)* %0 |
| 120 | ret void |
| 121 | } |
Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 122 | |
| 123 | ; MUBUF store with a 12-bit immediate offset and a register offset |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 124 | ; CHECK-LABEL: {{^}}mubuf_store3: |
Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 125 | ; CHECK-NOT: ADD |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 126 | ; CHECK: buffer_store_dword v{{[0-9]}}, v[{{[0-9]:[0-9]}}], s[{{[0-9]:[0-9]}}], 0 addr64 offset:4 ; encoding: [0x04,0x80,0x70,0xe0 |
Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 127 | define void @mubuf_store3(i32 addrspace(1)* %out, i64 %offset) { |
| 128 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 129 | %0 = getelementptr i32, i32 addrspace(1)* %out, i64 %offset |
| 130 | %1 = getelementptr i32, i32 addrspace(1)* %0, i64 1 |
Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 131 | store i32 0, i32 addrspace(1)* %1 |
| 132 | ret void |
| 133 | } |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 134 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 135 | ; CHECK-LABEL: {{^}}store_sgpr_ptr: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 136 | ; CHECK: buffer_store_dword v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 137 | define void @store_sgpr_ptr(i32 addrspace(1)* %out) #0 { |
| 138 | store i32 99, i32 addrspace(1)* %out, align 4 |
| 139 | ret void |
| 140 | } |
| 141 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 142 | ; CHECK-LABEL: {{^}}store_sgpr_ptr_offset: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 143 | ; CHECK: buffer_store_dword v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:40 |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 144 | define void @store_sgpr_ptr_offset(i32 addrspace(1)* %out) #0 { |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 145 | %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 10 |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 146 | store i32 99, i32 addrspace(1)* %out.gep, align 4 |
| 147 | ret void |
| 148 | } |
| 149 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 150 | ; CHECK-LABEL: {{^}}store_sgpr_ptr_large_offset: |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 151 | ; CHECK: s_mov_b32 [[SOFFSET:s[0-9]+]], 0x20000 |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 152 | ; CHECK: buffer_store_dword v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, [[SOFFSET]] |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 153 | define void @store_sgpr_ptr_large_offset(i32 addrspace(1)* %out) #0 { |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 154 | %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 32768 |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 155 | store i32 99, i32 addrspace(1)* %out.gep, align 4 |
| 156 | ret void |
| 157 | } |
| 158 | |
Matt Arsenault | 2ad8bab | 2015-02-18 02:04:35 +0000 | [diff] [blame] | 159 | ; CHECK-LABEL: {{^}}store_sgpr_ptr_large_offset_atomic: |
| 160 | ; CHECK: s_mov_b32 [[SOFFSET:s[0-9]+]], 0x20000 |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 161 | ; CHECK: buffer_atomic_add v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, [[SOFFSET]] |
Matt Arsenault | 2ad8bab | 2015-02-18 02:04:35 +0000 | [diff] [blame] | 162 | define void @store_sgpr_ptr_large_offset_atomic(i32 addrspace(1)* %out) #0 { |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 163 | %gep = getelementptr i32, i32 addrspace(1)* %out, i32 32768 |
Matt Arsenault | 2ad8bab | 2015-02-18 02:04:35 +0000 | [diff] [blame] | 164 | %val = atomicrmw volatile add i32 addrspace(1)* %gep, i32 5 seq_cst |
| 165 | ret void |
| 166 | } |
| 167 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 168 | ; CHECK-LABEL: {{^}}store_vgpr_ptr: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 169 | ; CHECK: buffer_store_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 170 | define void @store_vgpr_ptr(i32 addrspace(1)* %out) #0 { |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 171 | %tid = call i32 @llvm.amdgcn.workitem.id.x() readnone |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 172 | %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 %tid |
Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 173 | store i32 99, i32 addrspace(1)* %out.gep, align 4 |
| 174 | ret void |
| 175 | } |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 176 | |
Matt Arsenault | 45f8216 | 2016-07-11 23:35:48 +0000 | [diff] [blame^] | 177 | declare i32 @llvm.SI.buffer.load.dword.i32.i32(<16 x i8>, i32, i32, i32, i32, i32, i32, i32, i32) #0 |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 178 | declare void @llvm.SI.tbuffer.store.i32(<16 x i8>, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32) |
| 179 | |
Matt Arsenault | 45f8216 | 2016-07-11 23:35:48 +0000 | [diff] [blame^] | 180 | attributes #0 = { nounwind readonly } |