blob: dcc41d93f5ceafb1757bec431195951a3e61592a [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chengad5f4852011-07-23 00:00:19 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000017#include "MCTargetDesc/ARMAddressingModes.h"
Chris Lattnera2907782009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner89d47202009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000022#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chris Lattnera2907782009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000027
Owen Andersone33c95d2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000032 // lsr #32 and asr #32 exist, but should be encoded as a 0.
33 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
34
Owen Andersone33c95d2011-08-11 18:41:59 +000035 if (imm == 0)
36 return 32;
37 return imm;
38}
39
Tim Northover0c97e762012-09-22 11:18:12 +000040/// Prints the shift value with an immediate value.
41static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000042 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
44 return;
45 O << ", ";
46
47 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
48 O << getShiftOpcStr(ShOpc);
49
Kevin Enderbydccdac62012-10-23 22:52:52 +000050 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000051 O << " ";
52 if (UseMarkup)
53 O << "<imm:";
54 O << "#" << translateShiftImm(ShImm);
55 if (UseMarkup)
56 O << ">";
57 }
Tim Northover0c97e762012-09-22 11:18:12 +000058}
James Molloy4c493e82011-09-07 17:24:38 +000059
60ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000061 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000063 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000064 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000070 OS << markup("<reg:")
71 << getRegisterName(RegNo)
72 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000073}
Chris Lattnerf20f7982010-10-28 21:37:33 +000074
Owen Andersona0c3b972011-09-15 23:38:46 +000075void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
76 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000077 unsigned Opcode = MI->getOpcode();
78
Jim Grosbachcb540f52012-06-18 19:45:50 +000079 // Check for HINT instructions w/ canonical names.
80 if (Opcode == ARM::HINT || Opcode == ARM::t2HINT) {
81 switch (MI->getOperand(0).getImm()) {
82 case 0: O << "\tnop"; break;
83 case 1: O << "\tyield"; break;
84 case 2: O << "\twfe"; break;
85 case 3: O << "\twfi"; break;
86 case 4: O << "\tsev"; break;
87 default:
88 // Anything else should just print normally.
89 printInstruction(MI, O);
90 printAnnotation(O, Annot);
91 return;
92 }
93 printPredicateOperand(MI, 1, O);
94 if (Opcode == ARM::t2HINT)
95 O << ".w";
96 printAnnotation(O, Annot);
97 return;
98 }
99
Johnny Chen8f3004c2010-03-17 17:52:21 +0000100 // Check for MOVs and print canonical forms, instead.
Owen Anderson04912702011-07-21 23:38:37 +0000101 if (Opcode == ARM::MOVsr) {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000102 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000103 const MCOperand &Dst = MI->getOperand(0);
104 const MCOperand &MO1 = MI->getOperand(1);
105 const MCOperand &MO2 = MI->getOperand(2);
106 const MCOperand &MO3 = MI->getOperand(3);
107
108 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000109 printSBitModifierOperand(MI, 6, O);
110 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000111
Kevin Enderby62183c42012-10-22 22:31:46 +0000112 O << '\t';
113 printRegName(O, Dst.getReg());
114 O << ", ";
115 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116
Kevin Enderby62183c42012-10-22 22:31:46 +0000117 O << ", ";
118 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000119 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000120 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000121 return;
122 }
123
Owen Anderson04912702011-07-21 23:38:37 +0000124 if (Opcode == ARM::MOVsi) {
125 // FIXME: Thumb variants?
126 const MCOperand &Dst = MI->getOperand(0);
127 const MCOperand &MO1 = MI->getOperand(1);
128 const MCOperand &MO2 = MI->getOperand(2);
129
130 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
131 printSBitModifierOperand(MI, 5, O);
132 printPredicateOperand(MI, 3, O);
133
Kevin Enderby62183c42012-10-22 22:31:46 +0000134 O << '\t';
135 printRegName(O, Dst.getReg());
136 O << ", ";
137 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000138
Owen Andersond1814792011-09-15 18:36:29 +0000139 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000140 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000141 return;
Owen Andersond1814792011-09-15 18:36:29 +0000142 }
Owen Anderson04912702011-07-21 23:38:37 +0000143
Kevin Enderbydccdac62012-10-23 22:52:52 +0000144 O << ", "
145 << markup("<imm:")
146 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
147 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000148 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000149 return;
150 }
151
152
Johnny Chen8f3004c2010-03-17 17:52:21 +0000153 // A8.6.123 PUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000154 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000155 MI->getOperand(0).getReg() == ARM::SP &&
156 MI->getNumOperands() > 5) {
157 // Should only print PUSH if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000158 O << '\t' << "push";
159 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000160 if (Opcode == ARM::t2STMDB_UPD)
161 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000162 O << '\t';
163 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000164 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000165 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000166 }
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000167 if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP &&
168 MI->getOperand(3).getImm() == -4) {
169 O << '\t' << "push";
170 printPredicateOperand(MI, 4, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000171 O << "\t{";
172 printRegName(O, MI->getOperand(1).getReg());
173 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000174 printAnnotation(O, Annot);
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000175 return;
176 }
Johnny Chen8f3004c2010-03-17 17:52:21 +0000177
178 // A8.6.122 POP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000179 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000180 MI->getOperand(0).getReg() == ARM::SP &&
181 MI->getNumOperands() > 5) {
182 // Should only print POP if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000183 O << '\t' << "pop";
184 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000185 if (Opcode == ARM::t2LDMIA_UPD)
186 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000187 O << '\t';
188 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000189 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000190 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000191 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000192 if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP &&
193 MI->getOperand(4).getImm() == 4) {
194 O << '\t' << "pop";
195 printPredicateOperand(MI, 5, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000196 O << "\t{";
197 printRegName(O, MI->getOperand(0).getReg());
198 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000199 printAnnotation(O, Annot);
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000200 return;
201 }
202
Johnny Chen8f3004c2010-03-17 17:52:21 +0000203
204 // A8.6.355 VPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000206 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000207 O << '\t' << "vpush";
208 printPredicateOperand(MI, 2, O);
209 O << '\t';
210 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000211 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000213 }
214
215 // A8.6.354 VPOP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000216 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000217 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000218 O << '\t' << "vpop";
219 printPredicateOperand(MI, 2, O);
220 O << '\t';
221 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000222 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000223 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000224 }
225
Jim Grosbache364ad52011-08-23 17:41:15 +0000226 if (Opcode == ARM::tLDMIA) {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000227 bool Writeback = true;
228 unsigned BaseReg = MI->getOperand(0).getReg();
229 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
230 if (MI->getOperand(i).getReg() == BaseReg)
231 Writeback = false;
232 }
233
Jim Grosbache364ad52011-08-23 17:41:15 +0000234 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000235
236 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000237 O << '\t';
238 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000239 if (Writeback) O << "!";
240 O << ", ";
241 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000242 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000243 return;
244 }
245
Jim Grosbach25977222011-08-19 23:24:36 +0000246 // Thumb1 NOP
247 if (Opcode == ARM::tMOVr && MI->getOperand(0).getReg() == ARM::R8 &&
248 MI->getOperand(1).getReg() == ARM::R8) {
249 O << "\tnop";
Jim Grosbachaf2f8272011-08-24 20:06:14 +0000250 printPredicateOperand(MI, 2, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000251 printAnnotation(O, Annot);
Jim Grosbach25977222011-08-19 23:24:36 +0000252 return;
253 }
254
Chris Lattner76c564b2010-04-04 04:47:45 +0000255 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000256 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000257}
Chris Lattnera2907782009-10-19 19:56:26 +0000258
Chris Lattner93e3ef62009-10-19 20:59:55 +0000259void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000260 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000261 const MCOperand &Op = MI->getOperand(OpNo);
262 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000263 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000264 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000265 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000266 O << markup("<imm:")
267 << '#' << Op.getImm()
268 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000269 } else {
270 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderby5dcda642011-10-04 22:44:48 +0000271 // If a symbolic branch target was added as a constant expression then print
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000272 // that address in hex. And only print 32 unsigned bits for the address.
Kevin Enderby5dcda642011-10-04 22:44:48 +0000273 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
274 int64_t Address;
275 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
276 O << "0x";
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000277 O.write_hex((uint32_t)Address);
Kevin Enderby5dcda642011-10-04 22:44:48 +0000278 }
279 else {
280 // Otherwise, just print the expression.
281 O << *Op.getExpr();
282 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000283 }
284}
Chris Lattner89d47202009-10-19 21:21:39 +0000285
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000286void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
287 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000288 const MCOperand &MO1 = MI->getOperand(OpNum);
289 if (MO1.isExpr())
290 O << *MO1.getExpr();
Kevin Enderby62183c42012-10-22 22:31:46 +0000291 else if (MO1.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000292 O << markup("<mem:") << "[pc, "
293 << markup("<imm:") << "#" << MO1.getImm()
294 << markup(">]>", "]");
Kevin Enderby62183c42012-10-22 22:31:46 +0000295 }
Owen Andersonf52c68f2011-09-21 23:44:46 +0000296 else
297 llvm_unreachable("Unknown LDR label operand?");
298}
299
Chris Lattner2f69ed82009-10-20 00:40:56 +0000300// so_reg is a 4-operand unit corresponding to register forms of the A5.1
301// "Addressing Mode 1 - Data-processing operands" forms. This includes:
302// REG 0 0 - e.g. R5
303// REG REG 0,SH_OPC - e.g. R5, ROR R3
304// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000305void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000306 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000307 const MCOperand &MO1 = MI->getOperand(OpNum);
308 const MCOperand &MO2 = MI->getOperand(OpNum+1);
309 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000310
Kevin Enderby62183c42012-10-22 22:31:46 +0000311 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000312
Chris Lattner2f69ed82009-10-20 00:40:56 +0000313 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000314 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
315 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000316 if (ShOpc == ARM_AM::rrx)
317 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000318
Kevin Enderby62183c42012-10-22 22:31:46 +0000319 O << ' ';
320 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000321 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000322}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000323
Owen Anderson04912702011-07-21 23:38:37 +0000324void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
325 raw_ostream &O) {
326 const MCOperand &MO1 = MI->getOperand(OpNum);
327 const MCOperand &MO2 = MI->getOperand(OpNum+1);
328
Kevin Enderby62183c42012-10-22 22:31:46 +0000329 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000330
331 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000332 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000333 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000334}
335
336
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000337//===--------------------------------------------------------------------===//
338// Addressing Mode #2
339//===--------------------------------------------------------------------===//
340
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000341void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
342 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000343 const MCOperand &MO1 = MI->getOperand(Op);
344 const MCOperand &MO2 = MI->getOperand(Op+1);
345 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000346
Kevin Enderbydccdac62012-10-23 22:52:52 +0000347 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000348 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000349
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000350 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000351 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000352 O << ", "
353 << markup("<imm:")
354 << "#"
355 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
356 << ARM_AM::getAM2Offset(MO3.getImm())
357 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000358 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000359 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000360 return;
361 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000362
Kevin Enderby62183c42012-10-22 22:31:46 +0000363 O << ", ";
364 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
365 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000366
Tim Northover0c97e762012-09-22 11:18:12 +0000367 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000368 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000369 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000370}
Chris Lattneref2979b2009-10-19 22:09:23 +0000371
Jim Grosbach05541f42011-09-19 22:21:13 +0000372void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
373 raw_ostream &O) {
374 const MCOperand &MO1 = MI->getOperand(Op);
375 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000376 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000377 printRegName(O, MO1.getReg());
378 O << ", ";
379 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000380 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000381}
382
383void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
384 raw_ostream &O) {
385 const MCOperand &MO1 = MI->getOperand(Op);
386 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000387 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000388 printRegName(O, MO1.getReg());
389 O << ", ";
390 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000391 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000392}
393
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000394void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
395 raw_ostream &O) {
396 const MCOperand &MO1 = MI->getOperand(Op);
397
398 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
399 printOperand(MI, Op, O);
400 return;
401 }
402
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000403#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000404 const MCOperand &MO3 = MI->getOperand(Op+2);
405 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000406 assert(IdxMode != ARMII::IndexModePost &&
407 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000408#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000409
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000410 printAM2PreOrOffsetIndexOp(MI, Op, O);
411}
412
Chris Lattner60d51312009-10-20 06:15:28 +0000413void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000414 unsigned OpNum,
415 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000416 const MCOperand &MO1 = MI->getOperand(OpNum);
417 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000418
Chris Lattner60d51312009-10-20 06:15:28 +0000419 if (!MO1.getReg()) {
420 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000421 O << markup("<imm:")
422 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
423 << ImmOffs
424 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000425 return;
426 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000427
Kevin Enderby62183c42012-10-22 22:31:46 +0000428 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
429 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000430
Tim Northover0c97e762012-09-22 11:18:12 +0000431 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000432 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000433}
434
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000435//===--------------------------------------------------------------------===//
436// Addressing Mode #3
437//===--------------------------------------------------------------------===//
438
439void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
440 raw_ostream &O) {
441 const MCOperand &MO1 = MI->getOperand(Op);
442 const MCOperand &MO2 = MI->getOperand(Op+1);
443 const MCOperand &MO3 = MI->getOperand(Op+2);
444
Kevin Enderbydccdac62012-10-23 22:52:52 +0000445 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000446 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000447 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000448
449 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000450 O << (char)ARM_AM::getAM3Op(MO3.getImm());
451 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000452 return;
453 }
454
455 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000456 O << markup("<imm:")
457 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000458 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000459 << ImmOffs
460 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000461}
462
463void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
464 raw_ostream &O) {
465 const MCOperand &MO1 = MI->getOperand(Op);
466 const MCOperand &MO2 = MI->getOperand(Op+1);
467 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000468
Kevin Enderbydccdac62012-10-23 22:52:52 +0000469 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000470 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000471
Chris Lattner60d51312009-10-20 06:15:28 +0000472 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000473 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000474 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000475 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000476 return;
477 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000478
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000479 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000480 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
481 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000482
Kevin Enderby62183c42012-10-22 22:31:46 +0000483 if (ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000484 O << ", "
485 << markup("<imm:")
486 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000487 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000488 << ImmOffs
489 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000490 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000491 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000492}
493
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000494void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
495 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000496 const MCOperand &MO1 = MI->getOperand(Op);
497 if (!MO1.isReg()) { // For label symbolic references.
498 printOperand(MI, Op, O);
499 return;
500 }
501
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000502 const MCOperand &MO3 = MI->getOperand(Op+2);
503 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
504
505 if (IdxMode == ARMII::IndexModePost) {
506 printAM3PostIndexOp(MI, Op, O);
507 return;
508 }
509 printAM3PreOrOffsetIndexOp(MI, Op, O);
510}
511
Chris Lattner60d51312009-10-20 06:15:28 +0000512void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000513 unsigned OpNum,
514 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000515 const MCOperand &MO1 = MI->getOperand(OpNum);
516 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000517
Chris Lattner60d51312009-10-20 06:15:28 +0000518 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000519 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
520 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000521 return;
522 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000523
Chris Lattner60d51312009-10-20 06:15:28 +0000524 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000525 O << markup("<imm:")
526 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
527 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000528}
529
Jim Grosbachd3595712011-08-03 23:50:40 +0000530void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
531 unsigned OpNum,
532 raw_ostream &O) {
533 const MCOperand &MO = MI->getOperand(OpNum);
534 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000535 O << markup("<imm:")
536 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
537 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000538}
539
Jim Grosbachbafce842011-08-05 15:48:21 +0000540void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
541 raw_ostream &O) {
542 const MCOperand &MO1 = MI->getOperand(OpNum);
543 const MCOperand &MO2 = MI->getOperand(OpNum+1);
544
Kevin Enderby62183c42012-10-22 22:31:46 +0000545 O << (MO2.getImm() ? "" : "-");
546 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000547}
548
Owen Andersonce519032011-08-04 18:24:14 +0000549void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
550 unsigned OpNum,
551 raw_ostream &O) {
552 const MCOperand &MO = MI->getOperand(OpNum);
553 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000554 O << markup("<imm:")
555 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
556 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000557}
558
559
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000560void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000561 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000562 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
563 .getImm());
564 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000565}
566
Chris Lattner60d51312009-10-20 06:15:28 +0000567void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000568 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000569 const MCOperand &MO1 = MI->getOperand(OpNum);
570 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000571
Chris Lattner60d51312009-10-20 06:15:28 +0000572 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000573 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000574 return;
575 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000576
Kevin Enderbydccdac62012-10-23 22:52:52 +0000577 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000578 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000579
Owen Anderson967674d2011-08-29 19:36:44 +0000580 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
581 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
582 if (ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000583 O << ", "
584 << markup("<imm:")
585 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000586 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000587 << ImmOffs * 4
588 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000589 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000590 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000591}
592
Chris Lattner76c564b2010-04-04 04:47:45 +0000593void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
594 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000595 const MCOperand &MO1 = MI->getOperand(OpNum);
596 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000597
Kevin Enderbydccdac62012-10-23 22:52:52 +0000598 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000599 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000600 if (MO2.getImm()) {
601 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson0b9aafd2010-07-14 23:54:43 +0000602 O << ", :" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000603 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000604 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000605}
606
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000607void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
608 raw_ostream &O) {
609 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000610 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000611 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000612 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000613}
614
Bob Wilsonae08a732010-03-20 22:13:40 +0000615void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000616 unsigned OpNum,
617 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000618 const MCOperand &MO = MI->getOperand(OpNum);
619 if (MO.getReg() == 0)
620 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000621 else {
622 O << ", ";
623 printRegName(O, MO.getReg());
624 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000625}
626
Bob Wilsonadd513112010-08-11 23:10:46 +0000627void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
628 unsigned OpNum,
629 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000630 const MCOperand &MO = MI->getOperand(OpNum);
631 uint32_t v = ~MO.getImm();
632 int32_t lsb = CountTrailingZeros_32(v);
633 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
634 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000635 O << markup("<imm:") << '#' << lsb << markup(">")
636 << ", "
637 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000638}
Chris Lattner60d51312009-10-20 06:15:28 +0000639
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000640void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
641 raw_ostream &O) {
642 unsigned val = MI->getOperand(OpNum).getImm();
643 O << ARM_MB::MemBOptToString(val);
644}
645
Bob Wilson481d7a92010-08-16 18:27:34 +0000646void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000647 raw_ostream &O) {
648 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000649 bool isASR = (ShiftOp & (1 << 5)) != 0;
650 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000651 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000652 O << ", asr "
653 << markup("<imm:")
654 << "#" << (Amt == 0 ? 32 : Amt)
655 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000656 }
657 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000658 O << ", lsl "
659 << markup("<imm:")
660 << "#" << Amt
661 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000662 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000663}
664
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000665void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
666 raw_ostream &O) {
667 unsigned Imm = MI->getOperand(OpNum).getImm();
668 if (Imm == 0)
669 return;
670 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000671 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000672}
673
674void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
675 raw_ostream &O) {
676 unsigned Imm = MI->getOperand(OpNum).getImm();
677 // A shift amount of 32 is encoded as 0.
678 if (Imm == 0)
679 Imm = 32;
680 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000681 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000682}
683
Chris Lattner76c564b2010-04-04 04:47:45 +0000684void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
685 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000686 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000687 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
688 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000689 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000690 }
691 O << "}";
692}
Chris Lattneradd57492009-10-19 22:23:04 +0000693
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000694void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
695 raw_ostream &O) {
696 const MCOperand &Op = MI->getOperand(OpNum);
697 if (Op.getImm())
698 O << "be";
699 else
700 O << "le";
701}
702
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000703void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
704 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000705 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000706 O << ARM_PROC::IModToString(Op.getImm());
707}
708
709void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
710 raw_ostream &O) {
711 const MCOperand &Op = MI->getOperand(OpNum);
712 unsigned IFlags = Op.getImm();
713 for (int i=2; i >= 0; --i)
714 if (IFlags & (1 << i))
715 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000716
717 if (IFlags == 0)
718 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000719}
720
Chris Lattner76c564b2010-04-04 04:47:45 +0000721void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
722 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000723 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000724 unsigned SpecRegRBit = Op.getImm() >> 4;
725 unsigned Mask = Op.getImm() & 0xf;
726
James Molloy21efa7d2011-09-28 14:21:38 +0000727 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000728 unsigned SYSm = Op.getImm();
729 unsigned Opcode = MI->getOpcode();
730 // For reads of the special registers ignore the "mask encoding" bits
731 // which are only for writes.
732 if (Opcode == ARM::t2MRS_M)
733 SYSm &= 0xff;
734 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000735 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000736 case 0:
737 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
738 case 0x400: O << "apsr_g"; return;
739 case 0xc00: O << "apsr_nzcvqg"; return;
740 case 1:
741 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
742 case 0x401: O << "iapsr_g"; return;
743 case 0xc01: O << "iapsr_nzcvqg"; return;
744 case 2:
745 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
746 case 0x402: O << "eapsr_g"; return;
747 case 0xc02: O << "eapsr_nzcvqg"; return;
748 case 3:
749 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
750 case 0x403: O << "xpsr_g"; return;
751 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000752 case 5:
753 case 0x805: O << "ipsr"; return;
754 case 6:
755 case 0x806: O << "epsr"; return;
756 case 7:
757 case 0x807: O << "iepsr"; return;
758 case 8:
759 case 0x808: O << "msp"; return;
760 case 9:
761 case 0x809: O << "psp"; return;
762 case 0x10:
763 case 0x810: O << "primask"; return;
764 case 0x11:
765 case 0x811: O << "basepri"; return;
766 case 0x12:
767 case 0x812: O << "basepri_max"; return;
768 case 0x13:
769 case 0x813: O << "faultmask"; return;
770 case 0x14:
771 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000772 }
773 }
774
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000775 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
776 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
777 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
778 O << "APSR_";
779 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000780 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000781 case 4: O << "g"; return;
782 case 8: O << "nzcvq"; return;
783 case 12: O << "nzcvqg"; return;
784 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000785 }
786
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000787 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000788 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000789 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000790 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000791
Johnny Chen8f3004c2010-03-17 17:52:21 +0000792 if (Mask) {
793 O << '_';
794 if (Mask & 8) O << 'f';
795 if (Mask & 4) O << 's';
796 if (Mask & 2) O << 'x';
797 if (Mask & 1) O << 'c';
798 }
799}
800
Chris Lattner76c564b2010-04-04 04:47:45 +0000801void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
802 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000803 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000804 // Handle the undefined 15 CC value here for printing so we don't abort().
805 if ((unsigned)CC == 15)
806 O << "<und>";
807 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000808 O << ARMCondCodeToString(CC);
809}
810
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000811void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000812 unsigned OpNum,
813 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000814 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
815 O << ARMCondCodeToString(CC);
816}
817
Chris Lattner76c564b2010-04-04 04:47:45 +0000818void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
819 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000820 if (MI->getOperand(OpNum).getReg()) {
821 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
822 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000823 O << 's';
824 }
825}
826
Chris Lattner76c564b2010-04-04 04:47:45 +0000827void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
828 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000829 O << MI->getOperand(OpNum).getImm();
830}
831
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000832void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000833 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000834 O << "p" << MI->getOperand(OpNum).getImm();
835}
836
837void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000838 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000839 O << "c" << MI->getOperand(OpNum).getImm();
840}
841
Jim Grosbach48399582011-10-12 17:34:41 +0000842void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
843 raw_ostream &O) {
844 O << "{" << MI->getOperand(OpNum).getImm() << "}";
845}
846
Chris Lattner76c564b2010-04-04 04:47:45 +0000847void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
848 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000849 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000850}
Evan Chengb1852592009-11-19 06:57:41 +0000851
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000852void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
853 raw_ostream &O) {
854 const MCOperand &MO = MI->getOperand(OpNum);
855
856 if (MO.isExpr()) {
857 O << *MO.getExpr();
858 return;
859 }
860
861 int32_t OffImm = (int32_t)MO.getImm();
862
Kevin Enderbydccdac62012-10-23 22:52:52 +0000863 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000864 if (OffImm == INT32_MIN)
865 O << "#-0";
866 else if (OffImm < 0)
867 O << "#-" << -OffImm;
868 else
869 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000870 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000871}
872
Chris Lattner76c564b2010-04-04 04:47:45 +0000873void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
874 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000875 O << markup("<imm:")
876 << "#" << MI->getOperand(OpNum).getImm() * 4
877 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000878}
879
880void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
881 raw_ostream &O) {
882 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000883 O << markup("<imm:")
884 << "#" << (Imm == 0 ? 32 : Imm)
885 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000886}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000887
Chris Lattner76c564b2010-04-04 04:47:45 +0000888void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
889 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000890 // (3 - the number of trailing zeros) is the number of then / else.
891 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000892 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
893 unsigned CondBit0 = Firstcond & 1;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000894 unsigned NumTZ = CountTrailingZeros_32(Mask);
895 assert(NumTZ <= 3 && "Invalid IT mask!");
896 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
897 bool T = ((Mask >> Pos) & 1) == CondBit0;
898 if (T)
899 O << 't';
900 else
901 O << 'e';
902 }
903}
904
Chris Lattner76c564b2010-04-04 04:47:45 +0000905void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
906 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000907 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000908 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000909
910 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000911 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000912 return;
913 }
914
Kevin Enderbydccdac62012-10-23 22:52:52 +0000915 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000916 printRegName(O, MO1.getReg());
917 if (unsigned RegNum = MO2.getReg()) {
918 O << ", ";
919 printRegName(O, RegNum);
920 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000921 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +0000922}
923
924void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
925 unsigned Op,
926 raw_ostream &O,
927 unsigned Scale) {
928 const MCOperand &MO1 = MI->getOperand(Op);
929 const MCOperand &MO2 = MI->getOperand(Op + 1);
930
931 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
932 printOperand(MI, Op, O);
933 return;
934 }
935
Kevin Enderbydccdac62012-10-23 22:52:52 +0000936 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000937 printRegName(O, MO1.getReg());
938 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000939 O << ", "
940 << markup("<imm:")
941 << "#" << ImmOffs * Scale
942 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000943 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000944 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +0000945}
946
Bill Wendling092a7bd2010-12-14 03:36:38 +0000947void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
948 unsigned Op,
949 raw_ostream &O) {
950 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000951}
952
Bill Wendling092a7bd2010-12-14 03:36:38 +0000953void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
954 unsigned Op,
955 raw_ostream &O) {
956 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000957}
958
Bill Wendling092a7bd2010-12-14 03:36:38 +0000959void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
960 unsigned Op,
961 raw_ostream &O) {
962 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000963}
964
Chris Lattner76c564b2010-04-04 04:47:45 +0000965void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
966 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +0000967 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000968}
969
Johnny Chen8f3004c2010-03-17 17:52:21 +0000970// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
971// register with shift forms.
972// REG 0 0 - e.g. R5
973// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +0000974void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
975 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000976 const MCOperand &MO1 = MI->getOperand(OpNum);
977 const MCOperand &MO2 = MI->getOperand(OpNum+1);
978
979 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000980 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000981
982 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +0000983 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +0000984 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000985 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000986}
987
Jim Grosbache6fe1a02010-10-25 20:00:01 +0000988void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
989 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000990 const MCOperand &MO1 = MI->getOperand(OpNum);
991 const MCOperand &MO2 = MI->getOperand(OpNum+1);
992
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000993 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
994 printOperand(MI, OpNum, O);
995 return;
996 }
997
Kevin Enderbydccdac62012-10-23 22:52:52 +0000998 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000999 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001000
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001001 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001002 bool isSub = OffImm < 0;
1003 // Special value for #-0. All others are normal.
1004 if (OffImm == INT32_MIN)
1005 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001006 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001007 O << ", "
1008 << markup("<imm:")
1009 << "#-" << -OffImm
1010 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001011 }
1012 else if (OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001013 O << ", "
1014 << markup("<imm:")
1015 << "#" << OffImm
1016 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001017 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001018 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001019}
1020
1021void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001022 unsigned OpNum,
1023 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001024 const MCOperand &MO1 = MI->getOperand(OpNum);
1025 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1026
Kevin Enderbydccdac62012-10-23 22:52:52 +00001027 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001028 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001029
1030 int32_t OffImm = (int32_t)MO2.getImm();
1031 // Don't print +0.
Kevin Enderby62183c42012-10-22 22:31:46 +00001032 if (OffImm != 0)
1033 O << ", ";
1034 if (OffImm != 0 && UseMarkup)
1035 O << "<imm:";
Owen Andersonfe823652011-09-16 21:08:33 +00001036 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001037 O << "#-0";
Owen Andersonfe823652011-09-16 21:08:33 +00001038 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001039 O << "#-" << -OffImm;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001040 else if (OffImm > 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001041 O << "#" << OffImm;
1042 if (OffImm != 0 && UseMarkup)
1043 O << ">";
Kevin Enderbydccdac62012-10-23 22:52:52 +00001044 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001045}
1046
1047void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001048 unsigned OpNum,
1049 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001050 const MCOperand &MO1 = MI->getOperand(OpNum);
1051 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1052
Jim Grosbach8648c102011-12-19 23:06:24 +00001053 if (!MO1.isReg()) { // For label symbolic references.
1054 printOperand(MI, OpNum, O);
1055 return;
1056 }
1057
Kevin Enderbydccdac62012-10-23 22:52:52 +00001058 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001059 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001060
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001061 int32_t OffImm = (int32_t)MO2.getImm();
1062
1063 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1064
Johnny Chen8f3004c2010-03-17 17:52:21 +00001065 // Don't print +0.
Kevin Enderby62183c42012-10-22 22:31:46 +00001066 if (OffImm != 0)
1067 O << ", ";
1068 if (OffImm != 0 && UseMarkup)
1069 O << "<imm:";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001070 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001071 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001072 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001073 O << "#-" << -OffImm;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001074 else if (OffImm > 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001075 O << "#" << OffImm;
1076 if (OffImm != 0 && UseMarkup)
1077 O << ">";
Kevin Enderbydccdac62012-10-23 22:52:52 +00001078 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001079}
1080
Jim Grosbacha05627e2011-09-09 18:37:27 +00001081void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1082 unsigned OpNum,
1083 raw_ostream &O) {
1084 const MCOperand &MO1 = MI->getOperand(OpNum);
1085 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1086
Kevin Enderbydccdac62012-10-23 22:52:52 +00001087 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001088 printRegName(O, MO1.getReg());
1089 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001090 O << ", "
1091 << markup("<imm:")
1092 << "#" << MO2.getImm() * 4
1093 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001094 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001095 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001096}
1097
Johnny Chen8f3004c2010-03-17 17:52:21 +00001098void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001099 unsigned OpNum,
1100 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001101 const MCOperand &MO1 = MI->getOperand(OpNum);
1102 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001103 O << ", " << markup("<imm:");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001104 if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001105 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001106 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001107 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001108 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001109}
1110
1111void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001112 unsigned OpNum,
1113 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001114 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001115 int32_t OffImm = (int32_t)MO1.getImm();
1116
1117 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1118
Johnny Chen8f3004c2010-03-17 17:52:21 +00001119 // Don't print +0.
Kevin Enderby62183c42012-10-22 22:31:46 +00001120 if (OffImm != 0)
1121 O << ", ";
1122 if (OffImm != 0 && UseMarkup)
1123 O << "<imm:";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001124 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001125 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001126 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001127 O << "#-" << -OffImm;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001128 else if (OffImm > 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001129 O << "#" << OffImm;
1130 if (OffImm != 0 && UseMarkup)
1131 O << ">";
Johnny Chen8f3004c2010-03-17 17:52:21 +00001132}
1133
1134void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001135 unsigned OpNum,
1136 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001137 const MCOperand &MO1 = MI->getOperand(OpNum);
1138 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1139 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1140
Kevin Enderbydccdac62012-10-23 22:52:52 +00001141 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001142 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001143
1144 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001145 O << ", ";
1146 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001147
1148 unsigned ShAmt = MO3.getImm();
1149 if (ShAmt) {
1150 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001151 O << ", lsl "
1152 << markup("<imm:")
1153 << "#" << ShAmt
1154 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001155 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001156 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001157}
1158
Jim Grosbachefc761a2011-09-30 00:50:06 +00001159void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1160 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001161 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001162 O << markup("<imm:")
1163 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1164 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001165}
1166
Bob Wilson6eae5202010-06-11 21:34:50 +00001167void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1168 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001169 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1170 unsigned EltBits;
1171 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001172 O << markup("<imm:")
1173 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001174 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001175 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001176}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001177
Jim Grosbach475c6db2011-07-25 23:09:14 +00001178void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1179 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001180 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001181 O << markup("<imm:")
1182 << "#" << Imm + 1
1183 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001184}
Jim Grosbachd2659132011-07-26 21:28:43 +00001185
1186void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1187 raw_ostream &O) {
1188 unsigned Imm = MI->getOperand(OpNum).getImm();
1189 if (Imm == 0)
1190 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001191 O << ", ror "
1192 << markup("<imm:")
1193 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001194 switch (Imm) {
1195 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001196 case 1: O << "8"; break;
1197 case 2: O << "16"; break;
1198 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001199 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001200 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001201}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001202
Jim Grosbachea231912011-12-22 22:19:05 +00001203void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1204 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001205 O << markup("<imm:")
1206 << "#" << 16 - MI->getOperand(OpNum).getImm()
1207 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001208}
1209
1210void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1211 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001212 O << markup("<imm:")
1213 << "#" << 32 - MI->getOperand(OpNum).getImm()
1214 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001215}
1216
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001217void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1218 raw_ostream &O) {
1219 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1220}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001221
1222void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1223 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001224 O << "{";
1225 printRegName(O, MI->getOperand(OpNum).getReg());
1226 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001227}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001228
Jim Grosbach13a292c2012-03-06 22:01:44 +00001229void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001230 raw_ostream &O) {
1231 unsigned Reg = MI->getOperand(OpNum).getReg();
1232 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1233 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001234 O << "{";
1235 printRegName(O, Reg0);
1236 O << ", ";
1237 printRegName(O, Reg1);
1238 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001239}
1240
Jim Grosbach13a292c2012-03-06 22:01:44 +00001241void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1242 unsigned OpNum,
1243 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001244 unsigned Reg = MI->getOperand(OpNum).getReg();
1245 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1246 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001247 O << "{";
1248 printRegName(O, Reg0);
1249 O << ", ";
1250 printRegName(O, Reg1);
1251 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001252}
1253
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001254void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1255 raw_ostream &O) {
1256 // Normally, it's not safe to use register enum values directly with
1257 // addition to get the next register, but for VFP registers, the
1258 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001259 O << "{";
1260 printRegName(O, MI->getOperand(OpNum).getReg());
1261 O << ", ";
1262 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1263 O << ", ";
1264 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1265 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001266}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001267
1268void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1269 raw_ostream &O) {
1270 // Normally, it's not safe to use register enum values directly with
1271 // addition to get the next register, but for VFP registers, the
1272 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001273 O << "{";
1274 printRegName(O, MI->getOperand(OpNum).getReg());
1275 O << ", ";
1276 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1277 O << ", ";
1278 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1279 O << ", ";
1280 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1281 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001282}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001283
1284void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1285 unsigned OpNum,
1286 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001287 O << "{";
1288 printRegName(O, MI->getOperand(OpNum).getReg());
1289 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001290}
1291
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001292void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1293 unsigned OpNum,
1294 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001295 unsigned Reg = MI->getOperand(OpNum).getReg();
1296 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1297 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001298 O << "{";
1299 printRegName(O, Reg0);
1300 O << "[], ";
1301 printRegName(O, Reg1);
1302 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001303}
Jim Grosbach8d246182011-12-14 19:35:22 +00001304
Jim Grosbachb78403c2012-01-24 23:47:04 +00001305void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1306 unsigned OpNum,
1307 raw_ostream &O) {
1308 // Normally, it's not safe to use register enum values directly with
1309 // addition to get the next register, but for VFP registers, the
1310 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001311 O << "{";
1312 printRegName(O, MI->getOperand(OpNum).getReg());
1313 O << "[], ";
1314 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1315 O << "[], ";
1316 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1317 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001318}
1319
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001320void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1321 unsigned OpNum,
1322 raw_ostream &O) {
1323 // Normally, it's not safe to use register enum values directly with
1324 // addition to get the next register, but for VFP registers, the
1325 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001326 O << "{";
1327 printRegName(O, MI->getOperand(OpNum).getReg());
1328 O << "[], ";
1329 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1330 O << "[], ";
1331 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1332 O << "[], ";
1333 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1334 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001335}
1336
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001337void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1338 unsigned OpNum,
1339 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001340 unsigned Reg = MI->getOperand(OpNum).getReg();
1341 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1342 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001343 O << "{";
1344 printRegName(O, Reg0);
1345 O << "[], ";
1346 printRegName(O, Reg1);
1347 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001348}
1349
Jim Grosbachb78403c2012-01-24 23:47:04 +00001350void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1351 unsigned OpNum,
1352 raw_ostream &O) {
1353 // Normally, it's not safe to use register enum values directly with
1354 // addition to get the next register, but for VFP registers, the
1355 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001356 O << "{";
1357 printRegName(O, MI->getOperand(OpNum).getReg());
1358 O << "[], ";
1359 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1360 O << "[], ";
1361 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1362 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001363}
1364
1365void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1366 unsigned OpNum,
1367 raw_ostream &O) {
1368 // Normally, it's not safe to use register enum values directly with
1369 // addition to get the next register, but for VFP registers, the
1370 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001371 O << "{";
1372 printRegName(O, MI->getOperand(OpNum).getReg());
1373 O << "[], ";
1374 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1375 O << "[], ";
1376 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1377 O << "[], ";
1378 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1379 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001380}
1381
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001382void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1383 unsigned OpNum,
1384 raw_ostream &O) {
1385 // Normally, it's not safe to use register enum values directly with
1386 // addition to get the next register, but for VFP registers, the
1387 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001388 O << "{";
1389 printRegName(O, MI->getOperand(OpNum).getReg());
1390 O << ", ";
1391 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1392 O << ", ";
1393 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1394 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001395}
Jim Grosbached561fc2012-01-24 00:43:17 +00001396
1397void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1398 unsigned OpNum,
1399 raw_ostream &O) {
1400 // Normally, it's not safe to use register enum values directly with
1401 // addition to get the next register, but for VFP registers, the
1402 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001403 O << "{";
1404 printRegName(O, MI->getOperand(OpNum).getReg());
1405 O << ", ";
1406 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1407 O << ", ";
1408 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1409 O << ", ";
1410 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1411 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001412}