blob: d18ecf91ea4ba9e99829ae2693dc8673497fab0c [file] [log] [blame]
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000015#include "llvm/ADT/DenseMap.h"
16#include "llvm/ADT/IndexedMap.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000018#include "llvm/ADT/SmallSet.h"
19#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000020#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000021#include "llvm/ADT/Statistic.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
Mehdi Amini47b292d2016-04-16 07:51:28 +000027#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/RegAllocRegistry.h"
29#include "llvm/CodeGen/RegisterClassInfo.h"
Reid Kleckner28865802016-04-14 18:29:59 +000030#include "llvm/IR/DebugInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000035#include <algorithm>
36using namespace llvm;
37
Chandler Carruth1b9dde02014-04-22 02:02:50 +000038#define DEBUG_TYPE "regalloc"
39
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +000042STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000043
44static RegisterRegAlloc
45 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
46
47namespace {
48 class RAFast : public MachineFunctionPass {
49 public:
50 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000051 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trickd3f8fe82012-02-10 04:10:36 +000052 isBulkSpilling(false) {}
Derek Schuffad154c82016-03-28 17:05:30 +000053
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000054 private:
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000055 MachineFunction *MF;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +000056 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000057 const TargetRegisterInfo *TRI;
58 const TargetInstrInfo *TII;
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +000059 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000060
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +000061 // Basic block currently being allocated.
62 MachineBasicBlock *MBB;
63
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000064 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
65 // values are spilled.
66 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
67
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000068 // Everything we know about a live virtual register.
69 struct LiveReg {
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000070 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000071 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000072 unsigned PhysReg; // Currently held here.
73 unsigned short LastOpNum; // OpNum on LastUse.
74 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000075
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000076 explicit LiveReg(unsigned v)
Craig Topperc0196b12014-04-14 00:51:57 +000077 : LastUse(nullptr), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false){}
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000078
Andrew Trick1eb4a0d2012-04-20 20:05:28 +000079 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000080 return TargetRegisterInfo::virtReg2Index(VirtReg);
81 }
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000082 };
83
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000084 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000085
86 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000087 // that is currently available in a physical register.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000088 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000089
Devang Patel0ab77672011-06-21 22:36:03 +000090 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Pateld71bc1a2010-08-04 18:42:02 +000091
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000092 // RegState - Track the state of a physical register.
93 enum RegState {
94 // A disabled register is not available for allocation, but an alias may
95 // be in use. A register can only be moved out of the disabled state if
96 // all aliases are disabled.
97 regDisabled,
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000098
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000099 // A free register is not currently in use and can be allocated
100 // immediately without checking aliases.
101 regFree,
102
Evan Cheng8ea3af42011-04-22 01:40:20 +0000103 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000104 // call parameter), and it remains reserved until it is used.
105 regReserved
106
107 // A register state may also be a virtual register number, indication that
108 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000109 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000110 };
111
112 // PhysRegState - One of the RegState enums, or a virtreg.
113 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000114
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000115 // Set of register units.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000116 typedef SparseSet<unsigned> UsedInInstrSet;
117
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000118 // Set of register units that are used in the current instruction, and so
119 // cannot be allocated.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000120 UsedInInstrSet UsedInInstr;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000121
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000122 // Mark a physreg as used in this instruction.
123 void markRegUsedInInstr(unsigned PhysReg) {
124 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
125 UsedInInstr.insert(*Units);
126 }
127
128 // Check if a physreg or any of its aliases are used in this instruction.
129 bool isRegUsedInInstr(unsigned PhysReg) const {
130 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
131 if (UsedInInstr.count(*Units))
132 return true;
133 return false;
134 }
135
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000136 // SkippedInstrs - Descriptors of instructions whose clobber list was
137 // ignored because all registers were spilled. It is still necessary to
138 // mark all the clobbered registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000139 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +0000140
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000141 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
142 // completely after spilling all live registers. LiveRegMap entries should
143 // not be erased.
144 bool isBulkSpilling;
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000145
Alp Toker61007d82014-03-02 03:20:38 +0000146 enum : unsigned {
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000147 spillClean = 1,
148 spillDirty = 100,
149 spillImpossible = ~0u
150 };
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000151 public:
Craig Topper4584cd52014-03-07 09:26:03 +0000152 const char *getPassName() const override {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000153 return "Fast Register Allocator";
154 }
155
Craig Topper4584cd52014-03-07 09:26:03 +0000156 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000157 AU.setPreservesCFG();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000158 MachineFunctionPass::getAnalysisUsage(AU);
159 }
160
Derek Schuffad154c82016-03-28 17:05:30 +0000161 MachineFunctionProperties getSetProperties() const override {
162 return MachineFunctionProperties().set(
163 MachineFunctionProperties::Property::AllVRegsAllocated);
164 }
165
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000166 private:
Craig Topper4584cd52014-03-07 09:26:03 +0000167 bool runOnMachineFunction(MachineFunction &Fn) override;
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000168 void AllocateBasicBlock();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000169 void handleThroughOperands(MachineInstr *MI,
170 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000171 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000172 bool isLastUseOfLocalReg(MachineOperand&);
173
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000174 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000175 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000176 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000177 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000178 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000179
180 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000181 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000182 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000183 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
184 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
185 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
186 }
187 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
188 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
189 }
190 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
191 LiveRegMap::iterator allocVirtReg(MachineInstr *MI, LiveRegMap::iterator,
192 unsigned Hint);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000193 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
194 unsigned VirtReg, unsigned Hint);
195 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
196 unsigned VirtReg, unsigned Hint);
Akira Hatanakad837be72012-10-31 00:56:01 +0000197 void spillAll(MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000198 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000199 };
200 char RAFast::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000201}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000202
203/// getStackSpaceFor - This allocates space for the specified virtual register
204/// to be held on the stack.
205int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
206 // Find the location Reg would belong...
207 int SS = StackSlotForVirtReg[VirtReg];
208 if (SS != -1)
209 return SS; // Already has space allocated?
210
211 // Allocate a new stack object for this spill location...
212 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
213 RC->getAlignment());
214
215 // Assign the slot.
216 StackSlotForVirtReg[VirtReg] = FrameIdx;
217 return FrameIdx;
218}
219
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000220/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
221/// its virtual register, and it is guaranteed to be a block-local register.
222///
223bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000224 // If the register has ever been spilled or reloaded, we conservatively assume
225 // it is a global register used in multiple blocks.
226 if (StackSlotForVirtReg[MO.getReg()] != -1)
227 return false;
228
229 // Check that the use/def chain has exactly one operand - MO.
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000230 MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg());
Owen Anderson16c6bf42014-03-13 23:12:04 +0000231 if (&*I != &MO)
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000232 return false;
233 return ++I == MRI->reg_nodbg_end();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000234}
235
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000236/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000237void RAFast::addKillFlag(const LiveReg &LR) {
238 if (!LR.LastUse) return;
239 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000240 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
241 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000242 MO.setIsKill();
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000243 else
244 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
245 }
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000246}
247
248/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000249void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000250 addKillFlag(*LRI);
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000251 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
252 "Broken RegState mapping");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000253 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000254 // Erase from LiveVirtRegs unless we're spilling in bulk.
255 if (!isBulkSpilling)
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000256 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000257}
258
259/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000260void RAFast::killVirtReg(unsigned VirtReg) {
261 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
262 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000263 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000264 if (LRI != LiveVirtRegs.end())
265 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000266}
267
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000268/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedmanac305d22010-08-21 20:19:51 +0000269/// corresponding stack slot if needed.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000270void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000271 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
272 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000273 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000274 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
275 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000276}
277
278/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000279void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000280 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000281 LiveReg &LR = *LRI;
282 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000283
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000284 if (LR.Dirty) {
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000285 // If this physreg is used by the instruction, we want to kill it on the
286 // instruction, not on the spill.
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000287 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000288 LR.Dirty = false;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000289 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000290 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000291 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
292 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000293 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000294 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000295 ++NumStores; // Update statistics
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000296
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000297 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Pateld71bc1a2010-08-04 18:42:02 +0000298 // identify spilled location as the place to find corresponding variable's
299 // value.
Craig Topperb94011f2013-07-14 04:42:23 +0000300 SmallVectorImpl<MachineInstr *> &LRIDbgValues =
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000301 LiveDbgValueMap[LRI->VirtReg];
Devang Patel0ab77672011-06-21 22:36:03 +0000302 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
303 MachineInstr *DBG = LRIDbgValues[li];
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000304 const MDNode *Var = DBG->getDebugVariable();
305 const MDNode *Expr = DBG->getDebugExpression();
Adrian Prantldb3e26d2013-09-16 23:29:03 +0000306 bool IsIndirect = DBG->isIndirectDebugValue();
Adrian Prantld3f6fe52013-07-10 16:56:52 +0000307 uint64_t Offset = IsIndirect ? DBG->getOperand(1).getImm() : 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000308 DebugLoc DL = DBG->getDebugLoc();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000309 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000310 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +0000311 MachineInstr *NewDV =
312 BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000313 .addFrameIndex(FI)
314 .addImm(Offset)
315 .addMetadata(Var)
316 .addMetadata(Expr);
Adrian Prantle5e8ce62014-09-05 17:10:10 +0000317 assert(NewDV->getParent() == MBB && "dangling parent pointer");
David Blaikie0252265b2013-06-16 20:34:15 +0000318 (void)NewDV;
319 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Pateld71bc1a2010-08-04 18:42:02 +0000320 }
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000321 // Now this register is spilled there is should not be any DBG_VALUE
322 // pointing to this register because they are all pointing to spilled value
323 // now.
Devang Pateld88b8ba2011-06-21 23:02:36 +0000324 LRIDbgValues.clear();
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000325 if (SpillKill)
Craig Topperc0196b12014-04-14 00:51:57 +0000326 LR.LastUse = nullptr; // Don't kill register again
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000327 }
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000328 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000329}
330
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000331/// spillAll - Spill all dirty virtregs without killing them.
Akira Hatanakad837be72012-10-31 00:56:01 +0000332void RAFast::spillAll(MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000333 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000334 isBulkSpilling = true;
Jakob Stoklund Olesen70563bb2010-05-17 20:01:22 +0000335 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
336 // of spilling here is deterministic, if arbitrary.
337 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
338 i != e; ++i)
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000339 spillVirtReg(MI, i);
340 LiveVirtRegs.clear();
341 isBulkSpilling = false;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000342}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000343
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000344/// usePhysReg - Handle the direct use of a physical register.
345/// Check that the register is not used by a virtreg.
346/// Kill the physreg, marking it free.
347/// This may add implicit kills to MO->getParent() and invalidate MO.
348void RAFast::usePhysReg(MachineOperand &MO) {
349 unsigned PhysReg = MO.getReg();
350 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
351 "Bad usePhysReg operand");
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000352 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000353 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000354 case regDisabled:
355 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000356 case regReserved:
357 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000358 // Fall through
359 case regFree:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000360 MO.setIsKill();
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000361 return;
362 default:
Eric Christopher66a8bf52010-12-08 21:35:09 +0000363 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000364 // wanted has been clobbered.
365 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000366 }
367
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000368 // Maybe a superregister is reserved?
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000369 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
370 unsigned Alias = *AI;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000371 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000372 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000373 break;
374 case regReserved:
Quentin Colombet079aba72014-12-03 23:38:08 +0000375 // Either PhysReg is a subregister of Alias and we mark the
376 // whole register as free, or PhysReg is the superregister of
377 // Alias and we mark all the aliases as disabled before freeing
378 // PhysReg.
379 // In the latter case, since PhysReg was disabled, this means that
380 // its value is defined only by physical sub-registers. This check
381 // is performed by the assert of the default case in this loop.
382 // Note: The value of the superregister may only be partial
383 // defined, that is why regDisabled is a valid state for aliases.
384 assert((TRI->isSuperRegister(PhysReg, Alias) ||
385 TRI->isSuperRegister(Alias, PhysReg)) &&
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000386 "Instruction is not using a subregister of a reserved register");
Quentin Colombet079aba72014-12-03 23:38:08 +0000387 // Fall through.
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000388 case regFree:
389 if (TRI->isSuperRegister(PhysReg, Alias)) {
390 // Leave the superregister in the working set.
Quentin Colombet079aba72014-12-03 23:38:08 +0000391 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000392 MO.getParent()->addRegisterKilled(Alias, TRI, true);
393 return;
394 }
395 // Some other alias was in the working set - clear it.
396 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000397 break;
398 default:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000399 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000400 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000401 }
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000402
403 // All aliases are disabled, bring register into working set.
404 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000405 MO.setIsKill();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000406}
407
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000408/// definePhysReg - Mark PhysReg as reserved or free after spilling any
409/// virtregs. This is very similar to defineVirtReg except the physreg is
410/// reserved instead of allocated.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000411void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
412 RegState NewState) {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000413 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000414 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
415 case regDisabled:
416 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000417 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000418 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000419 // Fall through.
420 case regFree:
421 case regReserved:
422 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000423 return;
424 }
425
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000426 // This is a disabled register, disable all aliases.
427 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000428 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
429 unsigned Alias = *AI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000430 switch (unsigned VirtReg = PhysRegState[Alias]) {
431 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000432 break;
433 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000434 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000435 // Fall through.
436 case regFree:
437 case regReserved:
438 PhysRegState[Alias] = regDisabled;
439 if (TRI->isSuperRegister(PhysReg, Alias))
440 return;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000441 break;
442 }
443 }
444}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000445
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000446
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000447// calcSpillCost - Return the cost of spilling clearing out PhysReg and
448// aliases so it is free for allocation.
449// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
450// can be allocated directly.
451// Returns spillImpossible when PhysReg or an alias can't be spilled.
452unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000453 if (isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000454 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesen58579272010-05-17 21:02:08 +0000455 return spillImpossible;
Eric Christopherde9d5852011-04-12 22:17:44 +0000456 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000457 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
458 case regDisabled:
459 break;
460 case regFree:
461 return 0;
462 case regReserved:
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000463 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
464 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000465 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000466 default: {
467 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
468 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
469 return I->Dirty ? spillDirty : spillClean;
470 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000471 }
472
Eric Christopherc3783362011-04-12 00:48:08 +0000473 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000474 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000475 unsigned Cost = 0;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000476 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
477 unsigned Alias = *AI;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000478 switch (unsigned VirtReg = PhysRegState[Alias]) {
479 case regDisabled:
480 break;
481 case regFree:
482 ++Cost;
483 break;
484 case regReserved:
485 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000486 default: {
487 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
488 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
489 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000490 break;
491 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000492 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000493 }
494 return Cost;
495}
496
497
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000498/// assignVirtToPhysReg - This method updates local state so that we know
499/// that PhysReg is the proper container for VirtReg now. The physical
500/// register must not be used for anything else when this is called.
501///
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000502void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
503 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000504 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000505 PhysRegState[PhysReg] = LR.VirtReg;
506 assert(!LR.PhysReg && "Already assigned a physreg");
507 LR.PhysReg = PhysReg;
508}
509
510RAFast::LiveRegMap::iterator
511RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
512 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
513 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
514 assignVirtToPhysReg(*LRI, PhysReg);
515 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000516}
517
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000518/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000519RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr *MI,
520 LiveRegMap::iterator LRI,
521 unsigned Hint) {
522 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000523
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000524 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
525 "Can only allocate virtual registers");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000526
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000527 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000528
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000529 // Ignore invalid hints.
530 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000531 !RC->contains(Hint) || !MRI->isAllocatable(Hint)))
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000532 Hint = 0;
533
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000534 // Take hint when possible.
535 if (Hint) {
Jakob Stoklund Olesenfb03a922011-06-13 03:26:46 +0000536 // Ignore the hint if we would have to spill a dirty register.
537 unsigned Cost = calcSpillCost(Hint);
538 if (Cost < spillDirty) {
539 if (Cost)
540 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000541 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
542 // That invalidates LRI, so run a new lookup for VirtReg.
543 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000544 }
545 }
546
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000547 ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000548
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000549 // First try to find a completely free register.
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000550 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000551 unsigned PhysReg = *I;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000552 if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000553 assignVirtToPhysReg(*LRI, PhysReg);
554 return LRI;
555 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000556 }
557
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000558 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
Craig Toppercf0444b2014-11-17 05:50:14 +0000559 << TRI->getRegClassName(RC) << "\n");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000560
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000561 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000562 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000563 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000564 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopherde9d5852011-04-12 22:17:44 +0000565 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
566 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000567 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000568 if (Cost == 0) {
569 assignVirtToPhysReg(*LRI, *I);
570 return LRI;
571 }
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000572 if (Cost < BestCost)
573 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000574 }
575
576 if (BestReg) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000577 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000578 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
579 // That invalidates LRI, so run a new lookup for VirtReg.
580 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000581 }
582
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000583 // Nothing we can do. Report an error and keep going with a bad allocation.
Benjamin Kramer7200a462013-10-05 19:33:37 +0000584 if (MI->isInlineAsm())
585 MI->emitError("inline assembly requires more registers than available");
586 else
587 MI->emitError("ran out of registers during register allocation");
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000588 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000589 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000590}
591
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000592/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000593RAFast::LiveRegMap::iterator
594RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
595 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000596 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
597 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000598 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000599 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000600 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000601 if (New) {
602 // If there is no hint, peek at the only use of this register.
603 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
604 MRI->hasOneNonDBGUse(VirtReg)) {
Owen Anderson16c6bf42014-03-13 23:12:04 +0000605 const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg);
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000606 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000607 if (UseMI.isCopyLike())
608 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000609 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000610 LRI = allocVirtReg(MI, LRI, Hint);
611 } else if (LRI->LastUse) {
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000612 // Redefining a live register - kill at the last use, unless it is this
613 // instruction defining VirtReg multiple times.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000614 if (LRI->LastUse != MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
615 addKillFlag(*LRI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000616 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000617 assert(LRI->PhysReg && "Register not assigned");
618 LRI->LastUse = MI;
619 LRI->LastOpNum = OpNum;
620 LRI->Dirty = true;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000621 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000622 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000623}
624
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000625/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000626RAFast::LiveRegMap::iterator
627RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
628 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000629 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
630 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000631 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000632 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000633 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesenedd3d9d2010-05-17 03:26:06 +0000634 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000635 if (New) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000636 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000637 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000638 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000639 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000640 << PrintReg(LRI->PhysReg, TRI) << "\n");
641 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000642 ++NumLoads;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000643 } else if (LRI->Dirty) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000644 if (isLastUseOfLocalReg(MO)) {
645 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000646 if (MO.isUse())
647 MO.setIsKill();
648 else
649 MO.setIsDead();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000650 } else if (MO.isKill()) {
651 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
652 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000653 } else if (MO.isDead()) {
654 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
655 MO.setIsDead(false);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000656 }
Jakob Stoklund Olesenedd3d9d2010-05-17 03:26:06 +0000657 } else if (MO.isKill()) {
658 // We must remove kill flags from uses of reloaded registers because the
659 // register would be killed immediately, and there might be a second use:
660 // %foo = OR %x<kill>, %x
661 // This would cause a second reload of %x into a different register.
662 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
663 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000664 } else if (MO.isDead()) {
665 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
666 MO.setIsDead(false);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000667 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000668 assert(LRI->PhysReg && "Register not assigned");
669 LRI->LastUse = MI;
670 LRI->LastOpNum = OpNum;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000671 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000672 return LRI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000673}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000674
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000675// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
676// subregs. This may invalidate any operand pointers.
677// Return true if the operand kills its register.
678bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
679 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000680 bool Dead = MO.isDead();
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000681 if (!MO.getSubReg()) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000682 MO.setReg(PhysReg);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000683 return MO.isKill() || Dead;
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000684 }
685
686 // Handle subregister index.
687 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
688 MO.setSubReg(0);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000689
690 // A kill flag implies killing the full register. Add corresponding super
691 // register kill.
692 if (MO.isKill()) {
693 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000694 return true;
695 }
Jakob Stoklund Olesendc2e0cd2012-05-14 21:10:25 +0000696
697 // A <def,read-undef> of a sub-register requires an implicit def of the full
698 // register.
699 if (MO.isDef() && MO.isUndef())
700 MI->addRegisterDefined(PhysReg, TRI);
701
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000702 return Dead;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000703}
704
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000705// Handle special instruction operand like early clobbers and tied ops when
706// there are additional physreg defines.
707void RAFast::handleThroughOperands(MachineInstr *MI,
708 SmallVectorImpl<unsigned> &VirtDead) {
709 DEBUG(dbgs() << "Scanning for through registers:");
710 SmallSet<unsigned, 8> ThroughRegs;
711 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
712 MachineOperand &MO = MI->getOperand(i);
713 if (!MO.isReg()) continue;
714 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000715 if (!TargetRegisterInfo::isVirtualRegister(Reg))
716 continue;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000717 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
718 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
David Blaikie70573dc2014-11-19 07:49:26 +0000719 if (ThroughRegs.insert(Reg).second)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000720 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000721 }
722 }
723
724 // If any physreg defines collide with preallocated through registers,
725 // we must spill and reallocate.
726 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
727 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
728 MachineOperand &MO = MI->getOperand(i);
729 if (!MO.isReg() || !MO.isDef()) continue;
730 unsigned Reg = MO.getReg();
731 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000732 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000733 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000734 if (ThroughRegs.count(PhysRegState[*AI]))
735 definePhysReg(MI, *AI, regFree);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000736 }
737 }
738
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000739 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola2021f382011-11-22 06:27:18 +0000740 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000741 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
742 MachineOperand &MO = MI->getOperand(i);
743 if (!MO.isReg()) continue;
744 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000745 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000746 if (MO.isUse()) {
747 unsigned DefIdx = 0;
748 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
749 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
750 << DefIdx << ".\n");
751 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000752 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000753 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000754 // Note: we don't update the def operand yet. That would cause the normal
755 // def-scan to attempt spilling.
756 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
757 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
758 // Reload the register, but don't assign to the operand just yet.
759 // That would confuse the later phys-def processing pass.
760 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000761 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000762 }
763 }
764
Rafael Espindola2021f382011-11-22 06:27:18 +0000765 DEBUG(dbgs() << "Allocating early clobbers.\n");
766 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
767 MachineOperand &MO = MI->getOperand(i);
768 if (!MO.isReg()) continue;
769 unsigned Reg = MO.getReg();
770 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
771 if (!MO.isEarlyClobber())
772 continue;
773 // Note: defineVirtReg may invalidate MO.
774 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000775 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola2021f382011-11-22 06:27:18 +0000776 if (setPhysReg(MI, i, PhysReg))
777 VirtDead.push_back(Reg);
778 }
779
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000780 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000781 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000782 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
783 MachineOperand &MO = MI->getOperand(i);
784 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
785 unsigned Reg = MO.getReg();
786 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000787 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
788 << " as used in instr\n");
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000789 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000790 }
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000791
792 // Also mark PartialDefs as used to avoid reallocation.
793 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000794 markRegUsedInInstr(PartialDefs[i]);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000795}
796
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000797void RAFast::AllocateBasicBlock() {
798 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000799
800 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000801 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000802
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000803 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000804
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000805 // Add live-in registers as live.
Matthias Braund9da1622015-09-09 18:08:03 +0000806 for (const auto &LI : MBB->liveins())
807 if (MRI->isAllocatable(LI.PhysReg))
808 definePhysReg(MII, LI.PhysReg, regReserved);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000809
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000810 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000811 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000812
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000813 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000814 while (MII != MBB->end()) {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000815 MachineInstr *MI = MII++;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000816 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000817 DEBUG({
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000818 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000819 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
820 if (PhysRegState[Reg] == regDisabled) continue;
821 dbgs() << " " << TRI->getName(Reg);
822 switch(PhysRegState[Reg]) {
823 case regFree:
824 break;
825 case regReserved:
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000826 dbgs() << "*";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000827 break;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000828 default: {
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000829 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000830 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
831 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
832 if (I->Dirty)
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000833 dbgs() << "*";
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000834 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000835 break;
836 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000837 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000838 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000839 dbgs() << '\n';
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000840 // Check that LiveVirtRegs is the inverse.
841 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
842 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000843 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000844 "Bad map key");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000845 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000846 "Bad map value");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000847 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000848 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000849 });
850
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000851 // Debug values are not allowed to change codegen in any way.
852 if (MI->isDebugValue()) {
Devang Pateld61b7352010-07-19 23:25:39 +0000853 bool ScanDbgValue = true;
854 while (ScanDbgValue) {
855 ScanDbgValue = false;
856 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
857 MachineOperand &MO = MI->getOperand(i);
858 if (!MO.isReg()) continue;
859 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000860 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000861 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Pateld61b7352010-07-19 23:25:39 +0000862 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000863 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel57e72372010-07-09 21:48:31 +0000864 else {
Devang Pateld61b7352010-07-19 23:25:39 +0000865 int SS = StackSlotForVirtReg[Reg];
Devang Patel6095d812010-09-10 20:32:09 +0000866 if (SS == -1) {
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000867 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel6095d812010-09-10 20:32:09 +0000868 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000869 MO.setReg(0);
Devang Patel6095d812010-09-10 20:32:09 +0000870 }
Devang Pateld61b7352010-07-19 23:25:39 +0000871 else {
872 // Modify DBG_VALUE now that the value is in a spill slot.
Adrian Prantldb3e26d2013-09-16 23:29:03 +0000873 bool IsIndirect = MI->isIndirectDebugValue();
Adrian Prantld3f6fe52013-07-10 16:56:52 +0000874 uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000875 const MDNode *Var = MI->getDebugVariable();
876 const MDNode *Expr = MI->getDebugExpression();
Devang Pateld61b7352010-07-19 23:25:39 +0000877 DebugLoc DL = MI->getDebugLoc();
David Blaikie0252265b2013-06-16 20:34:15 +0000878 MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000879 assert(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000880 cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000881 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +0000882 MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL,
883 TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000884 .addFrameIndex(SS)
885 .addImm(Offset)
886 .addMetadata(Var)
887 .addMetadata(Expr);
David Blaikie0252265b2013-06-16 20:34:15 +0000888 DEBUG(dbgs() << "Modifying debug info due to spill:"
889 << "\t" << *NewDV);
890 // Scan NewDV operands from the beginning.
891 MI = NewDV;
892 ScanDbgValue = true;
893 break;
Devang Pateld61b7352010-07-19 23:25:39 +0000894 }
Devang Patel57e72372010-07-09 21:48:31 +0000895 }
Devang Patel43bde962011-11-15 21:03:58 +0000896 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel57e72372010-07-09 21:48:31 +0000897 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000898 }
899 // Next instruction.
900 continue;
901 }
902
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000903 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000904 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000905 if (MI->isCopy()) {
906 CopyDst = MI->getOperand(0).getReg();
907 CopySrc = MI->getOperand(1).getReg();
908 CopyDstSub = MI->getOperand(0).getSubReg();
909 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000910 }
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000911
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000912 // Track registers used by instruction.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000913 UsedInInstr.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000914
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000915 // First scan.
916 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000917 // Find the end of the virtreg operands
918 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000919 bool hasTiedOps = false;
920 bool hasEarlyClobbers = false;
921 bool hasPartialRedefs = false;
922 bool hasPhysDefs = false;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000923 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
924 MachineOperand &MO = MI->getOperand(i);
Chad Rosier8d2c2292012-11-06 22:52:42 +0000925 // Make sure MRI knows about registers clobbered by regmasks.
926 if (MO.isRegMask()) {
927 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
928 continue;
929 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000930 if (!MO.isReg()) continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000931 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000932 if (!Reg) continue;
933 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
934 VirtOpEnd = i+1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000935 if (MO.isUse()) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000936 hasTiedOps = hasTiedOps ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000937 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000938 } else {
939 if (MO.isEarlyClobber())
940 hasEarlyClobbers = true;
941 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
942 hasPartialRedefs = true;
943 }
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000944 continue;
945 }
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000946 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000947 if (MO.isUse()) {
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000948 usePhysReg(MO);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000949 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen246e9a02010-06-15 16:20:57 +0000950 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
951 regFree : regReserved);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000952 hasEarlyClobbers = true;
953 } else
954 hasPhysDefs = true;
955 }
956
957 // The instruction may have virtual register operands that must be allocated
958 // the same register at use-time and def-time: early clobbers and tied
959 // operands. If there are also physical defs, these registers must avoid
960 // both physical defs and uses, making them more constrained than normal
961 // operands.
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000962 // Similarly, if there are multiple defs and tied operands, we must make
963 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000964 // We didn't detect inline asm tied operands above, so just make this extra
965 // pass for all inline asm.
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000966 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000967 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000968 handleThroughOperands(MI, VirtDead);
969 // Don't attempt coalescing when we have funny stuff going on.
970 CopyDst = 0;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000971 // Pretend we have early clobbers so the use operands get marked below.
972 // This is not necessary for the common case of a single tied use.
973 hasEarlyClobbers = true;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000974 }
975
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000976 // Second scan.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000977 // Allocate virtreg uses.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000978 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000979 MachineOperand &MO = MI->getOperand(i);
980 if (!MO.isReg()) continue;
981 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000982 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000983 if (MO.isUse()) {
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000984 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000985 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000986 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000987 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000988 killVirtReg(LRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000989 }
990 }
991
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000992 // Track registers defined by instruction - early clobbers and tied uses at
993 // this point.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000994 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000995 if (hasEarlyClobbers) {
996 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
997 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000998 if (!MO.isReg()) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000999 unsigned Reg = MO.getReg();
1000 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +00001001 // Look for physreg defs and tied uses.
1002 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001003 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001004 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001005 }
1006
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001007 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng7f8e5632011-12-07 07:15:52 +00001008 if (MI->isCall()) {
Quentin Colombete6116982016-02-20 00:32:29 +00001009 // Spill all virtregs before a call. This serves one purpose: If an
Jim Grosbachcb2e56f2010-09-01 19:16:29 +00001010 // exception is thrown, the landing pad is going to expect to find
Quentin Colombete6116982016-02-20 00:32:29 +00001011 // registers in their spill slots.
1012 // Note: although this is appealing to just consider all definitions
1013 // as call-clobbered, this is not correct because some of those
1014 // definitions may be used later on and we do not want to reuse
1015 // those for virtual registers in between.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001016 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1017 spillAll(MI);
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001018
1019 // The imp-defs are skipped below, but we still need to mark those
1020 // registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001021 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001022 }
1023
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001024 // Third scan.
1025 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001026 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001027 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen246e9a02010-06-15 16:20:57 +00001028 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1029 continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001030 unsigned Reg = MO.getReg();
1031
1032 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +00001033 if (!MRI->isAllocatable(Reg)) continue;
Quentin Colombet079aba72014-12-03 23:38:08 +00001034 definePhysReg(MI, Reg, MO.isDead() ? regFree : regReserved);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001035 continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001036 }
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +00001037 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001038 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001039 if (setPhysReg(MI, i, PhysReg)) {
1040 VirtDead.push_back(Reg);
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001041 CopyDst = 0; // cancel coalescing;
1042 } else
1043 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001044 }
1045
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001046 // Kill dead defs after the scan to ensure that multiple defs of the same
1047 // register are allocated identically. We didn't need to do this for uses
1048 // because we are crerating our own kill flags, and they are always at the
1049 // last use.
1050 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1051 killVirtReg(VirtDead[i]);
1052 VirtDead.clear();
1053
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001054 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1055 DEBUG(dbgs() << "-- coalescing: " << *MI);
1056 Coalesced.push_back(MI);
1057 } else {
1058 DEBUG(dbgs() << "<< " << *MI);
1059 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001060 }
1061
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001062 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001063 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1064 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001065
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001066 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001067 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001068 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001069 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +00001070 NumCopies += Coalesced.size();
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001071
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001072 DEBUG(MBB->dump());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001073}
1074
1075/// runOnMachineFunction - Register allocate the whole function
1076///
1077bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +00001078 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00001079 << "********** Function: " << Fn.getName() << '\n');
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001080 MF = &Fn;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +00001081 MRI = &MF->getRegInfo();
Eric Christopher60621802014-10-14 07:22:00 +00001082 TRI = MF->getSubtarget().getRegisterInfo();
1083 TII = MF->getSubtarget().getInstrInfo();
Chad Rosiered119d52012-11-28 00:21:29 +00001084 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +00001085 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +00001086 UsedInInstr.clear();
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001087 UsedInInstr.setUniverse(TRI->getNumRegUnits());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001088
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001089 assert(!MRI->isSSA() && "regalloc requires leaving SSA");
1090
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001091 // initialize the virtual->physical register map to have a 'null'
1092 // mapping for all virtual registers
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +00001093 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001094 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001095
1096 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001097 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1098 MBBi != MBBe; ++MBBi) {
1099 MBB = &*MBBi;
1100 AllocateBasicBlock();
1101 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001102
Andrew Trickda84e642012-02-21 04:51:23 +00001103 // All machine operands and other references to virtual registers have been
1104 // replaced. Remove the virtual registers.
1105 MRI->clearVirtRegs();
1106
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001107 SkippedInstrs.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001108 StackSlotForVirtReg.clear();
Devang Pateld71bc1a2010-08-04 18:42:02 +00001109 LiveDbgValueMap.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001110 return true;
1111}
1112
1113FunctionPass *llvm::createFastRegisterAllocator() {
1114 return new RAFast();
1115}