blob: a66ad0201bf92246a0886a273a2fcd1ceddf20fd [file] [log] [blame]
Tom Stellard49f8bfd2015-01-06 18:00:21 +00001; RUN: llc < %s -march=amdgcn -mcpu=SI -show-mc-encoding -verify-machineinstrs | FileCheck %s
Tom Stellard044e4182014-02-06 18:36:34 +00002
3; SMRD load with an immediate offset.
Tom Stellard79243d92014-10-01 17:15:17 +00004; CHECK-LABEL: {{^}}smrd0:
Tom Stellard326d6ec2014-11-05 14:50:53 +00005; CHECK: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x1 ; encoding: [0x01
Tom Stellard044e4182014-02-06 18:36:34 +00006define void @smrd0(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
7entry:
8 %0 = getelementptr i32 addrspace(2)* %ptr, i64 1
9 %1 = load i32 addrspace(2)* %0
10 store i32 %1, i32 addrspace(1)* %out
11 ret void
12}
13
14; SMRD load with the largest possible immediate offset.
Tom Stellard79243d92014-10-01 17:15:17 +000015; CHECK-LABEL: {{^}}smrd1:
Tom Stellard326d6ec2014-11-05 14:50:53 +000016; CHECK: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff
Tom Stellard044e4182014-02-06 18:36:34 +000017define void @smrd1(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
18entry:
19 %0 = getelementptr i32 addrspace(2)* %ptr, i64 255
20 %1 = load i32 addrspace(2)* %0
21 store i32 %1, i32 addrspace(1)* %out
22 ret void
23}
24
25; SMRD load with an offset greater than the largest possible immediate.
Tom Stellard79243d92014-10-01 17:15:17 +000026; CHECK-LABEL: {{^}}smrd2:
Matt Arsenault77849922014-11-13 20:44:23 +000027; CHECK: s_movk_i32 s[[OFFSET:[0-9]]], 0x400
Tom Stellard326d6ec2014-11-05 14:50:53 +000028; CHECK: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]]
29; CHECK: s_endpgm
Tom Stellard044e4182014-02-06 18:36:34 +000030define void @smrd2(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
31entry:
32 %0 = getelementptr i32 addrspace(2)* %ptr, i64 256
33 %1 = load i32 addrspace(2)* %0
34 store i32 %1, i32 addrspace(1)* %out
35 ret void
36}
37
Tom Stellardd6cb8e82014-05-09 16:42:21 +000038; SMRD load with a 64-bit offset
Tom Stellard79243d92014-10-01 17:15:17 +000039; CHECK-LABEL: {{^}}smrd3:
Tom Stellard326d6ec2014-11-05 14:50:53 +000040; CHECK-DAG: s_mov_b32 s[[SHI:[0-9]+]], 4
41; CHECK-DAG: s_mov_b32 s[[SLO:[0-9]+]], 0 ;
Tom Stellardd6cb8e82014-05-09 16:42:21 +000042; FIXME: We don't need to copy these values to VGPRs
Tom Stellard326d6ec2014-11-05 14:50:53 +000043; CHECK-DAG: v_mov_b32_e32 v[[VLO:[0-9]+]], s[[SLO]]
44; CHECK-DAG: v_mov_b32_e32 v[[VHI:[0-9]+]], s[[SHI]]
45; FIXME: We should be able to use s_load_dword here
46; CHECK: buffer_load_dword v{{[0-9]+}}, v{{\[}}[[VLO]]:[[VHI]]{{\]}}, s[{{[0-9]+:[0-9]+}}], 0 addr64
47; CHECK: s_endpgm
Tom Stellardd6cb8e82014-05-09 16:42:21 +000048define void @smrd3(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
49entry:
50 %0 = getelementptr i32 addrspace(2)* %ptr, i64 4294967296 ; 2 ^ 32
51 %1 = load i32 addrspace(2)* %0
52 store i32 %1, i32 addrspace(1)* %out
53 ret void
54}
55
Tom Stellard044e4182014-02-06 18:36:34 +000056; SMRD load using the load.const intrinsic with an immediate offset
Tom Stellard79243d92014-10-01 17:15:17 +000057; CHECK-LABEL: {{^}}smrd_load_const0:
Tom Stellard326d6ec2014-11-05 14:50:53 +000058; CHECK: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x4 ; encoding: [0x04
Tom Stellard044e4182014-02-06 18:36:34 +000059define void @smrd_load_const0(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
60main_body:
61 %20 = getelementptr <16 x i8> addrspace(2)* %0, i32 0
62 %21 = load <16 x i8> addrspace(2)* %20
63 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 16)
64 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
65 ret void
66}
67
Tom Stellarde04fd9d2014-08-11 22:18:05 +000068; SMRD load using the load.const intrinsic with the largest possible immediate
69; offset.
Tom Stellard79243d92014-10-01 17:15:17 +000070; CHECK-LABEL: {{^}}smrd_load_const1:
Tom Stellard326d6ec2014-11-05 14:50:53 +000071; CHECK: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff
Tom Stellard044e4182014-02-06 18:36:34 +000072define void @smrd_load_const1(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
73main_body:
74 %20 = getelementptr <16 x i8> addrspace(2)* %0, i32 0
75 %21 = load <16 x i8> addrspace(2)* %20
76 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 1020)
77 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
78 ret void
79}
Tom Stellarde04fd9d2014-08-11 22:18:05 +000080; SMRD load using the load.const intrinsic with an offset greater than the
81; largets possible immediate.
Tom Stellard044e4182014-02-06 18:36:34 +000082; immediate offset.
Tom Stellard79243d92014-10-01 17:15:17 +000083; CHECK-LABEL: {{^}}smrd_load_const2:
Matt Arsenault77849922014-11-13 20:44:23 +000084; CHECK: s_movk_i32 s[[OFFSET:[0-9]]], 0x400
Tom Stellard326d6ec2014-11-05 14:50:53 +000085; CHECK: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]]
Tom Stellard044e4182014-02-06 18:36:34 +000086define void @smrd_load_const2(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
87main_body:
88 %20 = getelementptr <16 x i8> addrspace(2)* %0, i32 0
89 %21 = load <16 x i8> addrspace(2)* %20
90 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 1024)
91 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
92 ret void
93}
94
95; Function Attrs: nounwind readnone
96declare float @llvm.SI.load.const(<16 x i8>, i32) #1
97
98declare void @llvm.SI.export(i32, i32, i32, i32, i32, float, float, float, float)
99
100attributes #0 = { "ShaderType"="0" }
101attributes #1 = { nounwind readnone }