blob: 76b3f58de65d2d471503a32f303818dd6be9f31e [file] [log] [blame]
Chandler Carruth93dcdc42015-01-31 11:17:59 +00001//===-- ARMTargetTransformInfo.h - ARM specific TTI -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file a TargetTransformInfo::Concept conforming object specific to the
11/// ARM target machine. It uses the target's detailed information to
12/// provide more precise answers to certain TTI queries, while letting the
13/// target independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
16
17#ifndef LLVM_LIB_TARGET_ARM_ARMTARGETTRANSFORMINFO_H
18#define LLVM_LIB_TARGET_ARM_ARMTARGETTRANSFORMINFO_H
19
20#include "ARM.h"
21#include "ARMTargetMachine.h"
22#include "llvm/Analysis/TargetTransformInfo.h"
23#include "llvm/CodeGen/BasicTTIImpl.h"
24#include "llvm/Target/TargetLowering.h"
25
26namespace llvm {
27
28class ARMTTIImpl : public BasicTTIImplBase<ARMTTIImpl> {
29 typedef BasicTTIImplBase<ARMTTIImpl> BaseT;
30 typedef TargetTransformInfo TTI;
Chandler Carruthc340ca82015-02-01 14:01:15 +000031 friend BaseT;
Chandler Carruth93dcdc42015-01-31 11:17:59 +000032
33 const ARMSubtarget *ST;
34 const ARMTargetLowering *TLI;
35
36 /// Estimate the overhead of scalarizing an instruction. Insert and Extract
37 /// are set if the result needs to be inserted and/or extracted from vectors.
38 unsigned getScalarizationOverhead(Type *Ty, bool Insert, bool Extract);
39
Chandler Carruthc956ab662015-02-01 14:22:17 +000040 const ARMSubtarget *getST() const { return ST; }
Chandler Carruthc340ca82015-02-01 14:01:15 +000041 const ARMTargetLowering *getTLI() const { return TLI; }
42
Chandler Carruth93dcdc42015-01-31 11:17:59 +000043public:
Eric Christophera4e5d3c2015-09-16 23:38:13 +000044 explicit ARMTTIImpl(const ARMBaseTargetMachine *TM, const Function &F)
Mehdi Amini5010ebf2015-07-09 02:08:42 +000045 : BaseT(TM, F.getParent()->getDataLayout()), ST(TM->getSubtargetImpl(F)),
46 TLI(ST->getTargetLowering()) {}
Chandler Carruth93dcdc42015-01-31 11:17:59 +000047
48 // Provide value semantics. MSVC requires that we spell all of these out.
49 ARMTTIImpl(const ARMTTIImpl &Arg)
Chandler Carruthc956ab662015-02-01 14:22:17 +000050 : BaseT(static_cast<const BaseT &>(Arg)), ST(Arg.ST), TLI(Arg.TLI) {}
Chandler Carruth93dcdc42015-01-31 11:17:59 +000051 ARMTTIImpl(ARMTTIImpl &&Arg)
Chandler Carruthc956ab662015-02-01 14:22:17 +000052 : BaseT(std::move(static_cast<BaseT &>(Arg))), ST(std::move(Arg.ST)),
53 TLI(std::move(Arg.TLI)) {}
Chandler Carruth93dcdc42015-01-31 11:17:59 +000054
Silviu Barangae748c9e2015-09-01 11:19:15 +000055 bool enableInterleavedAccessVectorization() { return true; }
56
Renato Golin4b18a512016-04-18 12:06:47 +000057 /// Floating-point computation using ARMv8 AArch32 Advanced
58 /// SIMD instructions remains unchanged from ARMv7. Only AArch64 SIMD
59 /// is IEEE-754 compliant, but it's not covered in this target.
Renato Golin5cb666a2016-04-14 20:42:18 +000060 bool isFPVectorizationPotentiallyUnsafe() {
Renato Golin4b18a512016-04-18 12:06:47 +000061 return !ST->isTargetDarwin();
Renato Golin5cb666a2016-04-14 20:42:18 +000062 }
63
Chandler Carruth93dcdc42015-01-31 11:17:59 +000064 /// \name Scalar TTI Implementations
65 /// @{
66
67 using BaseT::getIntImmCost;
Chandler Carruth93205eb2015-08-05 18:08:10 +000068 int getIntImmCost(const APInt &Imm, Type *Ty);
Chandler Carruth93dcdc42015-01-31 11:17:59 +000069
Tim Northover903f81b2016-04-15 18:17:18 +000070 int getIntImmCost(unsigned Opcode, unsigned Idx, const APInt &Imm, Type *Ty);
Tim Northover5c02f9a2016-04-13 23:08:27 +000071
Chandler Carruth93dcdc42015-01-31 11:17:59 +000072 /// @}
73
74 /// \name Vector TTI Implementations
75 /// @{
76
77 unsigned getNumberOfRegisters(bool Vector) {
78 if (Vector) {
79 if (ST->hasNEON())
80 return 16;
81 return 0;
82 }
83
84 if (ST->isThumb1Only())
85 return 8;
86 return 13;
87 }
88
89 unsigned getRegisterBitWidth(bool Vector) {
90 if (Vector) {
91 if (ST->hasNEON())
92 return 128;
93 return 0;
94 }
95
96 return 32;
97 }
98
Wei Mi062c7442015-05-06 17:12:25 +000099 unsigned getMaxInterleaveFactor(unsigned VF) {
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000100 // These are out of order CPUs:
101 if (ST->isCortexA15() || ST->isSwift())
102 return 2;
103 return 1;
104 }
105
Chandler Carruth93205eb2015-08-05 18:08:10 +0000106 int getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index, Type *SubTp);
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000107
Chandler Carruth93205eb2015-08-05 18:08:10 +0000108 int getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src);
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000109
Chandler Carruth93205eb2015-08-05 18:08:10 +0000110 int getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy);
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000111
Chandler Carruth93205eb2015-08-05 18:08:10 +0000112 int getVectorInstrCost(unsigned Opcode, Type *Val, unsigned Index);
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000113
Chandler Carruth93205eb2015-08-05 18:08:10 +0000114 int getAddressComputationCost(Type *Val, bool IsComplex);
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000115
Chandler Carruth93205eb2015-08-05 18:08:10 +0000116 int getFPOpCost(Type *Ty);
Cameron Esfahani17177d12015-02-05 02:09:33 +0000117
Chandler Carruth93205eb2015-08-05 18:08:10 +0000118 int getArithmeticInstrCost(
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000119 unsigned Opcode, Type *Ty,
120 TTI::OperandValueKind Op1Info = TTI::OK_AnyValue,
121 TTI::OperandValueKind Op2Info = TTI::OK_AnyValue,
122 TTI::OperandValueProperties Opd1PropInfo = TTI::OP_None,
123 TTI::OperandValueProperties Opd2PropInfo = TTI::OP_None);
124
Chandler Carruth93205eb2015-08-05 18:08:10 +0000125 int getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
126 unsigned AddressSpace);
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000127
Chandler Carruth93205eb2015-08-05 18:08:10 +0000128 int getInterleavedMemoryOpCost(unsigned Opcode, Type *VecTy, unsigned Factor,
129 ArrayRef<unsigned> Indices, unsigned Alignment,
130 unsigned AddressSpace);
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000131 /// @}
132};
133
134} // end namespace llvm
135
136#endif