blob: b89139ff69e234b9da025ba58de084ce51d2c8ee [file] [log] [blame]
Lang Hamescf47d012009-05-18 19:03:16 +00001//===-- llvm/CodeGen/Spiller.cpp - Spiller -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "spiller"
11
12#include "Spiller.h"
13#include "VirtRegMap.h"
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +000014#include "LiveRangeEdit.h"
Lang Hamescf47d012009-05-18 19:03:16 +000015#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakob Stoklund Olesen7cdc1e52010-10-26 00:11:33 +000016#include "llvm/CodeGen/LiveStackAnalysis.h"
Bill Wendlinge7baa8e92009-08-22 20:54:03 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
Lang Hamescf47d012009-05-18 19:03:16 +000018#include "llvm/CodeGen/MachineFunction.h"
Jakob Stoklund Olesen0c76d6e2010-07-10 22:42:59 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +000020#include "llvm/CodeGen/MachineLoopInfo.h"
Lang Hamescf47d012009-05-18 19:03:16 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Lang Hamescf47d012009-05-18 19:03:16 +000022#include "llvm/Target/TargetMachine.h"
23#include "llvm/Target/TargetInstrInfo.h"
Lang Hames6912be42009-11-19 04:15:33 +000024#include "llvm/Support/CommandLine.h"
Lang Hamescf47d012009-05-18 19:03:16 +000025#include "llvm/Support/Debug.h"
Jakob Stoklund Olesen55d738e22010-06-25 22:53:05 +000026#include "llvm/Support/ErrorHandling.h"
Bill Wendlinge7baa8e92009-08-22 20:54:03 +000027#include "llvm/Support/raw_ostream.h"
Lang Hames1ab2b492009-12-09 05:39:12 +000028#include <set>
Lang Hamescf47d012009-05-18 19:03:16 +000029
Lang Hamescf47d012009-05-18 19:03:16 +000030using namespace llvm;
31
Lang Hames6912be42009-11-19 04:15:33 +000032namespace {
Jakob Stoklund Olesen9a2c6b82010-11-11 00:52:44 +000033 enum SpillerName { trivial, standard, inline_ };
Lang Hames6912be42009-11-19 04:15:33 +000034}
35
36static cl::opt<SpillerName>
37spillerOpt("spiller",
38 cl::desc("Spiller to use: (default: standard)"),
39 cl::Prefix,
Lang Hames1ab2b492009-12-09 05:39:12 +000040 cl::values(clEnumVal(trivial, "trivial spiller"),
41 clEnumVal(standard, "default spiller"),
Jakob Stoklund Olesen08baf592010-06-30 00:24:51 +000042 clEnumValN(inline_, "inline", "inline spiller"),
Lang Hames6912be42009-11-19 04:15:33 +000043 clEnumValEnd),
44 cl::init(standard));
45
Lang Hames1ab2b492009-12-09 05:39:12 +000046// Spiller virtual destructor implementation.
Lang Hamescf47d012009-05-18 19:03:16 +000047Spiller::~Spiller() {}
48
49namespace {
50
Lang Hamesfc968ef2009-06-02 16:53:25 +000051/// Utility class for spillers.
52class SpillerBase : public Spiller {
53protected:
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +000054 MachineFunctionPass *pass;
Lang Hamesfc968ef2009-06-02 16:53:25 +000055 MachineFunction *mf;
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +000056 VirtRegMap *vrm;
Lang Hamesfc968ef2009-06-02 16:53:25 +000057 LiveIntervals *lis;
Lang Hamesfc968ef2009-06-02 16:53:25 +000058 MachineFrameInfo *mfi;
59 MachineRegisterInfo *mri;
60 const TargetInstrInfo *tii;
Evan Chengefb126a2010-05-06 19:06:44 +000061 const TargetRegisterInfo *tri;
Eric Christopherdfc8b742010-07-06 18:35:20 +000062
63 /// Construct a spiller base.
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +000064 SpillerBase(MachineFunctionPass &pass, MachineFunction &mf, VirtRegMap &vrm)
65 : pass(&pass), mf(&mf), vrm(&vrm)
Lang Hamescf47d012009-05-18 19:03:16 +000066 {
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +000067 lis = &pass.getAnalysis<LiveIntervals>();
68 mfi = mf.getFrameInfo();
69 mri = &mf.getRegInfo();
70 tii = mf.getTarget().getInstrInfo();
71 tri = mf.getTarget().getRegisterInfo();
Lang Hamescf47d012009-05-18 19:03:16 +000072 }
73
Lang Hamesfc968ef2009-06-02 16:53:25 +000074 /// Add spill ranges for every use/def of the live interval, inserting loads
Lang Hamese9e0cd42009-11-18 20:31:20 +000075 /// immediately before each use, and stores after each def. No folding or
76 /// remat is attempted.
Jakob Stoklund Olesen2b87d44c2010-06-24 20:54:29 +000077 void trivialSpillEverywhere(LiveInterval *li,
Jakob Stoklund Olesen27e1f262010-08-13 22:56:53 +000078 SmallVectorImpl<LiveInterval*> &newIntervals) {
David Greene9f2370392010-01-05 01:25:55 +000079 DEBUG(dbgs() << "Spilling everywhere " << *li << "\n");
Lang Hamescf47d012009-05-18 19:03:16 +000080
81 assert(li->weight != HUGE_VALF &&
82 "Attempting to spill already spilled value.");
83
Jakob Stoklund Olesenb83a6b22011-01-09 21:17:37 +000084 assert(!TargetRegisterInfo::isStackSlot(li->reg) &&
Lang Hamescf47d012009-05-18 19:03:16 +000085 "Trying to spill a stack slot.");
86
David Greene9f2370392010-01-05 01:25:55 +000087 DEBUG(dbgs() << "Trivial spill everywhere of reg" << li->reg << "\n");
Lang Hames6858b7d2009-06-24 20:46:24 +000088
Lang Hamescf47d012009-05-18 19:03:16 +000089 const TargetRegisterClass *trc = mri->getRegClass(li->reg);
Lang Hamescf47d012009-05-18 19:03:16 +000090 unsigned ss = vrm->assignVirt2StackSlot(li->reg);
91
Lang Hamese9e0cd42009-11-18 20:31:20 +000092 // Iterate over reg uses/defs.
Lang Hamesfc968ef2009-06-02 16:53:25 +000093 for (MachineRegisterInfo::reg_iterator
94 regItr = mri->reg_begin(li->reg); regItr != mri->reg_end();) {
Lang Hamescf47d012009-05-18 19:03:16 +000095
Lang Hamese9e0cd42009-11-18 20:31:20 +000096 // Grab the use/def instr.
Lang Hamescf47d012009-05-18 19:03:16 +000097 MachineInstr *mi = &*regItr;
Lang Hames6858b7d2009-06-24 20:46:24 +000098
David Greene9f2370392010-01-05 01:25:55 +000099 DEBUG(dbgs() << " Processing " << *mi);
Lang Hames6858b7d2009-06-24 20:46:24 +0000100
Lang Hamese9e0cd42009-11-18 20:31:20 +0000101 // Step regItr to the next use/def instr.
Lang Hamesfc968ef2009-06-02 16:53:25 +0000102 do {
103 ++regItr;
104 } while (regItr != mri->reg_end() && (&*regItr == mi));
Eric Christopherdfc8b742010-07-06 18:35:20 +0000105
Lang Hamese9e0cd42009-11-18 20:31:20 +0000106 // Collect uses & defs for this instr.
Lang Hamescf47d012009-05-18 19:03:16 +0000107 SmallVector<unsigned, 2> indices;
108 bool hasUse = false;
109 bool hasDef = false;
Lang Hamescf47d012009-05-18 19:03:16 +0000110 for (unsigned i = 0; i != mi->getNumOperands(); ++i) {
111 MachineOperand &op = mi->getOperand(i);
Lang Hamescf47d012009-05-18 19:03:16 +0000112 if (!op.isReg() || op.getReg() != li->reg)
113 continue;
Lang Hamescf47d012009-05-18 19:03:16 +0000114 hasUse |= mi->getOperand(i).isUse();
115 hasDef |= mi->getOperand(i).isDef();
Lang Hamescf47d012009-05-18 19:03:16 +0000116 indices.push_back(i);
117 }
118
Lang Hamese9e0cd42009-11-18 20:31:20 +0000119 // Create a new vreg & interval for this instr.
Lang Hamescf47d012009-05-18 19:03:16 +0000120 unsigned newVReg = mri->createVirtualRegister(trc);
Lang Hamescf47d012009-05-18 19:03:16 +0000121 vrm->grow();
122 vrm->assignVirt2StackSlot(newVReg, ss);
Lang Hamesfc968ef2009-06-02 16:53:25 +0000123 LiveInterval *newLI = &lis->getOrCreateInterval(newVReg);
124 newLI->weight = HUGE_VALF;
Eric Christopherdfc8b742010-07-06 18:35:20 +0000125
Lang Hamese9e0cd42009-11-18 20:31:20 +0000126 // Update the reg operands & kill flags.
Lang Hamescf47d012009-05-18 19:03:16 +0000127 for (unsigned i = 0; i < indices.size(); ++i) {
Lang Hamese9e0cd42009-11-18 20:31:20 +0000128 unsigned mopIdx = indices[i];
129 MachineOperand &mop = mi->getOperand(mopIdx);
130 mop.setReg(newVReg);
131 if (mop.isUse() && !mi->isRegTiedToDefOperand(mopIdx)) {
132 mop.setIsKill(true);
Lang Hamescf47d012009-05-18 19:03:16 +0000133 }
134 }
Lang Hamesfc968ef2009-06-02 16:53:25 +0000135 assert(hasUse || hasDef);
136
Lang Hamese9e0cd42009-11-18 20:31:20 +0000137 // Insert reload if necessary.
138 MachineBasicBlock::iterator miItr(mi);
Lang Hamescf47d012009-05-18 19:03:16 +0000139 if (hasUse) {
Evan Chengefb126a2010-05-06 19:06:44 +0000140 tii->loadRegFromStackSlot(*mi->getParent(), miItr, newVReg, ss, trc,
141 tri);
Lang Hamese9e0cd42009-11-18 20:31:20 +0000142 MachineInstr *loadInstr(prior(miItr));
143 SlotIndex loadIndex =
144 lis->InsertMachineInstrInMaps(loadInstr).getDefIndex();
Jakob Stoklund Olesen59e1cae2010-06-30 18:41:20 +0000145 vrm->addSpillSlotUse(ss, loadInstr);
Lang Hamese9e0cd42009-11-18 20:31:20 +0000146 SlotIndex endIndex = loadIndex.getNextIndex();
147 VNInfo *loadVNI =
Lang Hames56495682010-09-25 12:04:16 +0000148 newLI->getNextValue(loadIndex, 0, lis->getVNInfoAllocator());
Lang Hamese9e0cd42009-11-18 20:31:20 +0000149 newLI->addRange(LiveRange(loadIndex, endIndex, loadVNI));
Lang Hamescf47d012009-05-18 19:03:16 +0000150 }
151
Lang Hamese9e0cd42009-11-18 20:31:20 +0000152 // Insert store if necessary.
Lang Hamescf47d012009-05-18 19:03:16 +0000153 if (hasDef) {
Evan Chengf0ac19a2010-05-06 16:33:12 +0000154 tii->storeRegToStackSlot(*mi->getParent(), llvm::next(miItr), newVReg,
Evan Chengefb126a2010-05-06 19:06:44 +0000155 true, ss, trc, tri);
Chris Lattnera48f44d2009-12-03 00:50:42 +0000156 MachineInstr *storeInstr(llvm::next(miItr));
Lang Hamese9e0cd42009-11-18 20:31:20 +0000157 SlotIndex storeIndex =
158 lis->InsertMachineInstrInMaps(storeInstr).getDefIndex();
Jakob Stoklund Olesen59e1cae2010-06-30 18:41:20 +0000159 vrm->addSpillSlotUse(ss, storeInstr);
Lang Hamese9e0cd42009-11-18 20:31:20 +0000160 SlotIndex beginIndex = storeIndex.getPrevIndex();
161 VNInfo *storeVNI =
Lang Hames56495682010-09-25 12:04:16 +0000162 newLI->getNextValue(beginIndex, 0, lis->getVNInfoAllocator());
Lang Hamese9e0cd42009-11-18 20:31:20 +0000163 newLI->addRange(LiveRange(beginIndex, storeIndex, storeVNI));
Lang Hamescf47d012009-05-18 19:03:16 +0000164 }
165
Jakob Stoklund Olesen2b87d44c2010-06-24 20:54:29 +0000166 newIntervals.push_back(newLI);
Lang Hamescf47d012009-05-18 19:03:16 +0000167 }
Lang Hamescf47d012009-05-18 19:03:16 +0000168 }
Lang Hamesfc968ef2009-06-02 16:53:25 +0000169};
Lang Hamescf47d012009-05-18 19:03:16 +0000170
Chris Lattnercc7bb242010-04-07 22:44:07 +0000171} // end anonymous namespace
172
173namespace {
Lang Hamescf47d012009-05-18 19:03:16 +0000174
Lang Hamesfc968ef2009-06-02 16:53:25 +0000175/// Spills any live range using the spill-everywhere method with no attempt at
176/// folding.
177class TrivialSpiller : public SpillerBase {
178public:
Lang Hames6b2c9602009-06-19 02:17:53 +0000179
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000180 TrivialSpiller(MachineFunctionPass &pass, MachineFunction &mf,
181 VirtRegMap &vrm)
182 : SpillerBase(pass, mf, vrm) {}
Lang Hamescf47d012009-05-18 19:03:16 +0000183
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +0000184 void spill(LiveRangeEdit &LRE) {
Lang Hames6912be42009-11-19 04:15:33 +0000185 // Ignore spillIs - we don't use it.
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +0000186 trivialSpillEverywhere(&LRE.getParent(), *LRE.getNewVRegs());
Lang Hamescf47d012009-05-18 19:03:16 +0000187 }
Lang Hamescf47d012009-05-18 19:03:16 +0000188};
189
Chris Lattnercc7bb242010-04-07 22:44:07 +0000190} // end anonymous namespace
191
192namespace {
193
Lang Hames6912be42009-11-19 04:15:33 +0000194/// Falls back on LiveIntervals::addIntervalsForSpills.
195class StandardSpiller : public Spiller {
Lang Hames1ab2b492009-12-09 05:39:12 +0000196protected:
Jakob Stoklund Olesen7cdc1e52010-10-26 00:11:33 +0000197 MachineFunction *mf;
Lang Hames6912be42009-11-19 04:15:33 +0000198 LiveIntervals *lis;
Jakob Stoklund Olesen7cdc1e52010-10-26 00:11:33 +0000199 LiveStacks *lss;
Jakob Stoklund Olesena58a7e72010-07-19 18:41:20 +0000200 MachineLoopInfo *loopInfo;
Lang Hames6912be42009-11-19 04:15:33 +0000201 VirtRegMap *vrm;
202public:
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000203 StandardSpiller(MachineFunctionPass &pass, MachineFunction &mf,
204 VirtRegMap &vrm)
Jakob Stoklund Olesen7cdc1e52010-10-26 00:11:33 +0000205 : mf(&mf),
206 lis(&pass.getAnalysis<LiveIntervals>()),
207 lss(&pass.getAnalysis<LiveStacks>()),
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000208 loopInfo(pass.getAnalysisIfAvailable<MachineLoopInfo>()),
209 vrm(&vrm) {}
Lang Hames6912be42009-11-19 04:15:33 +0000210
211 /// Falls back on LiveIntervals::addIntervalsForSpills.
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +0000212 void spill(LiveRangeEdit &LRE) {
Jakob Stoklund Olesen2b87d44c2010-06-24 20:54:29 +0000213 std::vector<LiveInterval*> added =
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +0000214 lis->addIntervalsForSpills(LRE.getParent(), LRE.getUselessVRegs(),
215 loopInfo, *vrm);
216 LRE.getNewVRegs()->insert(LRE.getNewVRegs()->end(),
217 added.begin(), added.end());
Jakob Stoklund Olesen7cdc1e52010-10-26 00:11:33 +0000218
219 // Update LiveStacks.
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +0000220 int SS = vrm->getStackSlot(LRE.getReg());
Jakob Stoklund Olesen7cdc1e52010-10-26 00:11:33 +0000221 if (SS == VirtRegMap::NO_STACK_SLOT)
222 return;
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +0000223 const TargetRegisterClass *RC = mf->getRegInfo().getRegClass(LRE.getReg());
Jakob Stoklund Olesen7cdc1e52010-10-26 00:11:33 +0000224 LiveInterval &SI = lss->getOrCreateInterval(SS, RC);
225 if (!SI.hasAtLeastOneValue())
226 SI.getNextValue(SlotIndex(), 0, lss->getVNInfoAllocator());
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +0000227 SI.MergeRangesInAsValue(LRE.getParent(), SI.getValNumInfo(0));
Lang Hames6912be42009-11-19 04:15:33 +0000228 }
Lang Hames6912be42009-11-19 04:15:33 +0000229};
230
Chris Lattnercc7bb242010-04-07 22:44:07 +0000231} // end anonymous namespace
232
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000233llvm::Spiller* llvm::createSpiller(MachineFunctionPass &pass,
234 MachineFunction &mf,
235 VirtRegMap &vrm) {
Lang Hames6912be42009-11-19 04:15:33 +0000236 switch (spillerOpt) {
Chris Lattnercc7bb242010-04-07 22:44:07 +0000237 default: assert(0 && "unknown spiller");
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000238 case trivial: return new TrivialSpiller(pass, mf, vrm);
239 case standard: return new StandardSpiller(pass, mf, vrm);
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000240 case inline_: return createInlineSpiller(pass, mf, vrm);
Lang Hames6912be42009-11-19 04:15:33 +0000241 }
Lang Hamescf47d012009-05-18 19:03:16 +0000242}