Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1 | ; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,SI,SIVI %s |
| 2 | ; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,VI,SIVI %s |
| 3 | ; RUN: llc -march=amdgcn -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,GFX9 %s |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 4 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 5 | ; GCN-LABEL: {{^}}atomic_add_i32_offset: |
| 6 | ; SIVI: buffer_atomic_add v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 7 | ; GFX9: global_atomic_add v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 8 | define amdgpu_kernel void @atomic_add_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 9 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 10 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 11 | %val = atomicrmw volatile add i32 addrspace(1)* %gep, i32 %in seq_cst |
| 12 | ret void |
| 13 | } |
| 14 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 15 | ; GCN-LABEL: {{^}}atomic_add_i32_max_neg_offset: |
| 16 | ; GFX9: global_atomic_add v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off offset:-4096{{$}} |
| 17 | define amdgpu_kernel void @atomic_add_i32_max_neg_offset(i32 addrspace(1)* %out, i32 %in) { |
| 18 | entry: |
| 19 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 -1024 |
| 20 | %val = atomicrmw volatile add i32 addrspace(1)* %gep, i32 %in seq_cst |
| 21 | ret void |
| 22 | } |
| 23 | |
| 24 | ; GCN-LABEL: {{^}}atomic_add_i32_soffset: |
| 25 | ; SIVI: s_mov_b32 [[SREG:s[0-9]+]], 0x8ca0 |
| 26 | ; SIVI: buffer_atomic_add v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], [[SREG]]{{$}} |
| 27 | |
| 28 | ; GFX9: global_atomic_add v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 29 | define amdgpu_kernel void @atomic_add_i32_soffset(i32 addrspace(1)* %out, i32 %in) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 30 | entry: |
| 31 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 9000 |
| 32 | %val = atomicrmw volatile add i32 addrspace(1)* %gep, i32 %in seq_cst |
| 33 | ret void |
| 34 | } |
| 35 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 36 | ; GCN-LABEL: {{^}}atomic_add_i32_huge_offset: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 37 | ; SI-DAG: v_mov_b32_e32 v[[PTRLO:[0-9]+]], 0xdeac |
| 38 | ; SI-DAG: v_mov_b32_e32 v[[PTRHI:[0-9]+]], 0xabcd |
| 39 | ; SI: buffer_atomic_add v{{[0-9]+}}, v{{\[}}[[PTRLO]]:[[PTRHI]]{{\]}}, s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 40 | |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 41 | ; VI: flat_atomic_add |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 42 | |
| 43 | ; GFX9: global_atomic_add v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 44 | define amdgpu_kernel void @atomic_add_i32_huge_offset(i32 addrspace(1)* %out, i32 %in) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 45 | entry: |
| 46 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 47224239175595 |
| 47 | |
| 48 | %val = atomicrmw volatile add i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 28682cf | 2014-10-17 23:32:50 +0000 | [diff] [blame] | 49 | ret void |
| 50 | } |
| 51 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 52 | ; GCN-LABEL: {{^}}atomic_add_i32_ret_offset: |
| 53 | ; SIVI: buffer_atomic_add [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 54 | ; SIVI: buffer_store_dword [[RET]] |
| 55 | |
| 56 | ; GFX9: global_atomic_add v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 57 | define amdgpu_kernel void @atomic_add_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 28682cf | 2014-10-17 23:32:50 +0000 | [diff] [blame] | 58 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 59 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 60 | %val = atomicrmw volatile add i32 addrspace(1)* %gep, i32 %in seq_cst |
| 61 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 28682cf | 2014-10-17 23:32:50 +0000 | [diff] [blame] | 62 | ret void |
| 63 | } |
| 64 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 65 | ; GCN-LABEL: {{^}}atomic_add_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 66 | ; SI: buffer_atomic_add v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 67 | ; VI: flat_atomic_add v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 68 | ; GFX9: global_atomic_add v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 69 | define amdgpu_kernel void @atomic_add_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 28682cf | 2014-10-17 23:32:50 +0000 | [diff] [blame] | 70 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 71 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 72 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 73 | %val = atomicrmw volatile add i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 28682cf | 2014-10-17 23:32:50 +0000 | [diff] [blame] | 74 | ret void |
| 75 | } |
| 76 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 77 | ; GCN-LABEL: {{^}}atomic_add_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 78 | ; SI: buffer_atomic_add [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 79 | ; VI: flat_atomic_add [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 80 | ; SIVI: buffer_store_dword [[RET]] |
| 81 | |
| 82 | ; GFX9: global_atomic_add [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
| 83 | ; GFX9: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, [[RET]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 84 | define amdgpu_kernel void @atomic_add_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 28682cf | 2014-10-17 23:32:50 +0000 | [diff] [blame] | 85 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 86 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 87 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 88 | %val = atomicrmw volatile add i32 addrspace(1)* %gep, i32 %in seq_cst |
| 89 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 28682cf | 2014-10-17 23:32:50 +0000 | [diff] [blame] | 90 | ret void |
| 91 | } |
| 92 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 93 | ; GCN-LABEL: {{^}}atomic_add_i32: |
| 94 | ; SIVI: buffer_atomic_add v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 95 | ; GFX9: global_atomic_add v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 96 | define amdgpu_kernel void @atomic_add_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 28682cf | 2014-10-17 23:32:50 +0000 | [diff] [blame] | 97 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 98 | %val = atomicrmw volatile add i32 addrspace(1)* %out, i32 %in seq_cst |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 99 | ret void |
| 100 | } |
| 101 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 102 | ; GCN-LABEL: {{^}}atomic_add_i32_ret: |
| 103 | ; SIVI: buffer_atomic_add [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 104 | ; SIVI: buffer_store_dword [[RET]] |
| 105 | |
| 106 | ; GFX9: global_atomic_add [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
| 107 | ; GFX9: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, [[RET]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 108 | define amdgpu_kernel void @atomic_add_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 109 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 110 | %val = atomicrmw volatile add i32 addrspace(1)* %out, i32 %in seq_cst |
| 111 | store i32 %val, i32 addrspace(1)* %out2 |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 112 | ret void |
| 113 | } |
| 114 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 115 | ; GCN-LABEL: {{^}}atomic_add_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 116 | ; SI: buffer_atomic_add v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 117 | ; VI: flat_atomic_add v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 118 | ; GFX9: global_atomic_add v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 119 | define amdgpu_kernel void @atomic_add_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 120 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 121 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 122 | %val = atomicrmw volatile add i32 addrspace(1)* %ptr, i32 %in seq_cst |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 123 | ret void |
| 124 | } |
| 125 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 126 | ; GCN-LABEL: {{^}}atomic_add_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 127 | ; SI: buffer_atomic_add [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 128 | ; VI: flat_atomic_add [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 129 | ; SIVI: buffer_store_dword [[RET]] |
| 130 | |
| 131 | ; GFX9: global_atomic_add [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 132 | define amdgpu_kernel void @atomic_add_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 133 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 134 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 135 | %val = atomicrmw volatile add i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 136 | store i32 %val, i32 addrspace(1)* %out2 |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 137 | ret void |
| 138 | } |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 139 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 140 | ; GCN-LABEL: {{^}}atomic_and_i32_offset: |
| 141 | ; SIVI: buffer_atomic_and v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 142 | |
| 143 | ; GFX9: global_atomic_and v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 144 | define amdgpu_kernel void @atomic_and_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 145 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 146 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 147 | %val = atomicrmw volatile and i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 148 | ret void |
| 149 | } |
| 150 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 151 | ; GCN-LABEL: {{^}}atomic_and_i32_ret_offset: |
| 152 | ; SIVI: buffer_atomic_and [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 153 | ; SIVI: buffer_store_dword [[RET]] |
| 154 | |
| 155 | ; GFX9: global_atomic_and [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 156 | define amdgpu_kernel void @atomic_and_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 157 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 158 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 159 | %val = atomicrmw volatile and i32 addrspace(1)* %gep, i32 %in seq_cst |
| 160 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 161 | ret void |
| 162 | } |
| 163 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 164 | ; GCN-LABEL: {{^}}atomic_and_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 165 | ; SI: buffer_atomic_and v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 166 | ; VI: flat_atomic_and v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 167 | |
| 168 | ; GFX9: global_atomic_and v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 169 | define amdgpu_kernel void @atomic_and_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 170 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 171 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 172 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 173 | %val = atomicrmw volatile and i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 174 | ret void |
| 175 | } |
| 176 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 177 | ; GCN-LABEL: {{^}}atomic_and_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 178 | ; SI: buffer_atomic_and [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 179 | ; VI: flat_atomic_and [[RET:v[0-9]]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 180 | ; SIVI: buffer_store_dword [[RET]] |
| 181 | |
| 182 | ; GFX9: global_atomic_and [[RET:v[0-9]]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 183 | define amdgpu_kernel void @atomic_and_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 184 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 185 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 186 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 187 | %val = atomicrmw volatile and i32 addrspace(1)* %gep, i32 %in seq_cst |
| 188 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 189 | ret void |
| 190 | } |
| 191 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 192 | ; GCN-LABEL: {{^}}atomic_and_i32: |
| 193 | ; SIVI: buffer_atomic_and v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 194 | |
| 195 | ; GFX9: global_atomic_and v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 196 | define amdgpu_kernel void @atomic_and_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 197 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 198 | %val = atomicrmw volatile and i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 199 | ret void |
| 200 | } |
| 201 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 202 | ; GCN-LABEL: {{^}}atomic_and_i32_ret: |
| 203 | ; SIVI: buffer_atomic_and [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 204 | ; SIVI: buffer_store_dword [[RET]] |
| 205 | |
| 206 | ; GFX9: global_atomic_and v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 207 | define amdgpu_kernel void @atomic_and_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 208 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 209 | %val = atomicrmw volatile and i32 addrspace(1)* %out, i32 %in seq_cst |
| 210 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 211 | ret void |
| 212 | } |
| 213 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 214 | ; GCN-LABEL: {{^}}atomic_and_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 215 | ; SI: buffer_atomic_and v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 216 | ; VI: flat_atomic_and v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 217 | |
| 218 | ; GFX9: global_atomic_and v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 219 | define amdgpu_kernel void @atomic_and_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 220 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 221 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 222 | %val = atomicrmw volatile and i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 223 | ret void |
| 224 | } |
| 225 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 226 | ; GCN-LABEL: {{^}}atomic_and_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 227 | ; SI: buffer_atomic_and [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 228 | ; VI: flat_atomic_and [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 229 | ; SIVI: buffer_store_dword [[RET]] |
| 230 | |
| 231 | ; GFX9: global_atomic_and [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 232 | define amdgpu_kernel void @atomic_and_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 233 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 234 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 235 | %val = atomicrmw volatile and i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 236 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 237 | ret void |
| 238 | } |
| 239 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 240 | ; GCN-LABEL: {{^}}atomic_sub_i32_offset: |
| 241 | ; SIVI: buffer_atomic_sub v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 242 | |
| 243 | ; GFX9: global_atomic_sub v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 244 | define amdgpu_kernel void @atomic_sub_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 245 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 246 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 247 | %val = atomicrmw volatile sub i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 248 | ret void |
| 249 | } |
| 250 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 251 | ; GCN-LABEL: {{^}}atomic_sub_i32_ret_offset: |
| 252 | ; SIVI: buffer_atomic_sub [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 253 | ; SIVI: buffer_store_dword [[RET]] |
| 254 | |
| 255 | ; GFX9: global_atomic_sub v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 256 | define amdgpu_kernel void @atomic_sub_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 257 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 258 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 259 | %val = atomicrmw volatile sub i32 addrspace(1)* %gep, i32 %in seq_cst |
| 260 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 261 | ret void |
| 262 | } |
| 263 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 264 | ; GCN-LABEL: {{^}}atomic_sub_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 265 | ; SI: buffer_atomic_sub v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 266 | ; VI: flat_atomic_sub v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 267 | |
| 268 | ; GFX9: global_atomic_sub v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 269 | define amdgpu_kernel void @atomic_sub_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 270 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 271 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 272 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 273 | %val = atomicrmw volatile sub i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 274 | ret void |
| 275 | } |
| 276 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 277 | ; GCN-LABEL: {{^}}atomic_sub_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 278 | ; SI: buffer_atomic_sub [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 279 | ; VI: flat_atomic_sub [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 280 | ; SIVI: buffer_store_dword [[RET]] |
| 281 | |
| 282 | ; GFX9: global_atomic_sub [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 283 | define amdgpu_kernel void @atomic_sub_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 284 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 285 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 286 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 287 | %val = atomicrmw volatile sub i32 addrspace(1)* %gep, i32 %in seq_cst |
| 288 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 289 | ret void |
| 290 | } |
| 291 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 292 | ; GCN-LABEL: {{^}}atomic_sub_i32: |
| 293 | ; SIVI: buffer_atomic_sub v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 294 | |
| 295 | ; GFX9: global_atomic_sub v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 296 | define amdgpu_kernel void @atomic_sub_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 297 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 298 | %val = atomicrmw volatile sub i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 299 | ret void |
| 300 | } |
| 301 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 302 | ; GCN-LABEL: {{^}}atomic_sub_i32_ret: |
| 303 | ; SIVI: buffer_atomic_sub [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 304 | ; SIVI: buffer_store_dword [[RET]] |
| 305 | |
| 306 | ; GFX9: global_atomic_sub [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 307 | define amdgpu_kernel void @atomic_sub_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 308 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 309 | %val = atomicrmw volatile sub i32 addrspace(1)* %out, i32 %in seq_cst |
| 310 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 311 | ret void |
| 312 | } |
| 313 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 314 | ; GCN-LABEL: {{^}}atomic_sub_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 315 | ; SI: buffer_atomic_sub v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 316 | ; VI: flat_atomic_sub v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 317 | |
| 318 | ; GFX9: global_atomic_sub v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 319 | define amdgpu_kernel void @atomic_sub_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 320 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 321 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 322 | %val = atomicrmw volatile sub i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 323 | ret void |
| 324 | } |
| 325 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 326 | ; GCN-LABEL: {{^}}atomic_sub_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 327 | ; SI: buffer_atomic_sub [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 328 | ; VI: flat_atomic_sub [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 329 | ; SIVI: buffer_store_dword [[RET]] |
| 330 | |
| 331 | ; GFX9: global_atomic_sub [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 332 | define amdgpu_kernel void @atomic_sub_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 333 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 334 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 335 | %val = atomicrmw volatile sub i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 336 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 337 | ret void |
| 338 | } |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 339 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 340 | ; GCN-LABEL: {{^}}atomic_max_i32_offset: |
| 341 | ; SIVI: buffer_atomic_smax v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 342 | |
| 343 | ; GFX9: global_atomic_smax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 344 | define amdgpu_kernel void @atomic_max_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 345 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 346 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 347 | %val = atomicrmw volatile max i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 348 | ret void |
| 349 | } |
| 350 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 351 | ; GCN-LABEL: {{^}}atomic_max_i32_ret_offset: |
| 352 | ; SIVI: buffer_atomic_smax [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 353 | ; SIVI: buffer_store_dword [[RET]] |
| 354 | |
| 355 | ; GFX9: global_atomic_smax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 356 | define amdgpu_kernel void @atomic_max_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 357 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 358 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 359 | %val = atomicrmw volatile max i32 addrspace(1)* %gep, i32 %in seq_cst |
| 360 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 361 | ret void |
| 362 | } |
| 363 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 364 | ; GCN-LABEL: {{^}}atomic_max_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 365 | ; SI: buffer_atomic_smax v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 366 | ; VI: flat_atomic_smax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 367 | |
| 368 | ; GFX9: global_atomic_smax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 369 | define amdgpu_kernel void @atomic_max_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 370 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 371 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 372 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 373 | %val = atomicrmw volatile max i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 374 | ret void |
| 375 | } |
| 376 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 377 | ; GCN-LABEL: {{^}}atomic_max_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 378 | ; SI: buffer_atomic_smax [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 379 | ; VI: flat_atomic_smax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 380 | ; SIVI: buffer_store_dword [[RET]] |
| 381 | |
| 382 | ; GFX9: global_atomic_smax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 383 | define amdgpu_kernel void @atomic_max_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 384 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 385 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 386 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 387 | %val = atomicrmw volatile max i32 addrspace(1)* %gep, i32 %in seq_cst |
| 388 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 389 | ret void |
| 390 | } |
| 391 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 392 | ; GCN-LABEL: {{^}}atomic_max_i32: |
| 393 | ; SIVI: buffer_atomic_smax v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 394 | |
| 395 | ; GFX9: global_atomic_smax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 396 | define amdgpu_kernel void @atomic_max_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 397 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 398 | %val = atomicrmw volatile max i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 399 | ret void |
| 400 | } |
| 401 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 402 | ; GCN-LABEL: {{^}}atomic_max_i32_ret: |
| 403 | ; SIVI: buffer_atomic_smax [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 404 | ; SIVI: buffer_store_dword [[RET]] |
| 405 | |
| 406 | ; GFX9: global_atomic_smax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 407 | define amdgpu_kernel void @atomic_max_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 408 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 409 | %val = atomicrmw volatile max i32 addrspace(1)* %out, i32 %in seq_cst |
| 410 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 411 | ret void |
| 412 | } |
| 413 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 414 | ; GCN-LABEL: {{^}}atomic_max_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 415 | ; SI: buffer_atomic_smax v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 416 | ; VI: flat_atomic_smax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 417 | |
| 418 | ; GFX9: global_atomic_smax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 419 | define amdgpu_kernel void @atomic_max_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 420 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 421 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 422 | %val = atomicrmw volatile max i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 423 | ret void |
| 424 | } |
| 425 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 426 | ; GCN-LABEL: {{^}}atomic_max_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 427 | ; SI: buffer_atomic_smax [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 428 | ; VI: flat_atomic_smax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 429 | ; SIVI: buffer_store_dword [[RET]] |
| 430 | |
| 431 | ; GFX9: global_atomic_smax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 432 | define amdgpu_kernel void @atomic_max_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 433 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 434 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 435 | %val = atomicrmw volatile max i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 436 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 437 | ret void |
| 438 | } |
| 439 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 440 | ; GCN-LABEL: {{^}}atomic_umax_i32_offset: |
| 441 | ; SIVI: buffer_atomic_umax v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 442 | |
| 443 | ; GFX9: global_atomic_umax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 444 | define amdgpu_kernel void @atomic_umax_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 445 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 446 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 447 | %val = atomicrmw volatile umax i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 448 | ret void |
| 449 | } |
| 450 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 451 | ; GCN-LABEL: {{^}}atomic_umax_i32_ret_offset: |
| 452 | ; SIVI: buffer_atomic_umax [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 453 | ; SIVI: buffer_store_dword [[RET]] |
| 454 | |
| 455 | ; GFX9: global_atomic_umax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 456 | define amdgpu_kernel void @atomic_umax_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 457 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 458 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 459 | %val = atomicrmw volatile umax i32 addrspace(1)* %gep, i32 %in seq_cst |
| 460 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 461 | ret void |
| 462 | } |
| 463 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 464 | ; GCN-LABEL: {{^}}atomic_umax_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 465 | ; SI: buffer_atomic_umax v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 466 | ; VI: flat_atomic_umax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 467 | ; GFX9: global_atomic_umax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 468 | define amdgpu_kernel void @atomic_umax_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 469 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 470 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 471 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 472 | %val = atomicrmw volatile umax i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 473 | ret void |
| 474 | } |
| 475 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 476 | ; GCN-LABEL: {{^}}atomic_umax_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 477 | ; SI: buffer_atomic_umax [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 478 | ; VI: flat_atomic_umax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 479 | ; SIVI: buffer_store_dword [[RET]] |
| 480 | |
| 481 | ; GFX9: global_atomic_umax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 482 | define amdgpu_kernel void @atomic_umax_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 483 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 484 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 485 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 486 | %val = atomicrmw volatile umax i32 addrspace(1)* %gep, i32 %in seq_cst |
| 487 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 488 | ret void |
| 489 | } |
| 490 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 491 | ; GCN-LABEL: {{^}}atomic_umax_i32: |
| 492 | ; SIVI: buffer_atomic_umax v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 493 | |
| 494 | ; GFX9: global_atomic_umax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 495 | define amdgpu_kernel void @atomic_umax_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 496 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 497 | %val = atomicrmw volatile umax i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 498 | ret void |
| 499 | } |
| 500 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 501 | ; GCN-LABEL: {{^}}atomic_umax_i32_ret: |
| 502 | ; SIVI: buffer_atomic_umax [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 503 | ; SIVI: buffer_store_dword [[RET]] |
| 504 | |
| 505 | ; GFX9: global_atomic_umax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 506 | define amdgpu_kernel void @atomic_umax_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 507 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 508 | %val = atomicrmw volatile umax i32 addrspace(1)* %out, i32 %in seq_cst |
| 509 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 510 | ret void |
| 511 | } |
| 512 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 513 | ; GCN-LABEL: {{^}}atomic_umax_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 514 | ; SI: buffer_atomic_umax v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 515 | ; VI: flat_atomic_umax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 516 | ; GFX9: global_atomic_umax v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 517 | define amdgpu_kernel void @atomic_umax_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 518 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 519 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 520 | %val = atomicrmw volatile umax i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 521 | ret void |
| 522 | } |
| 523 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 524 | ; GCN-LABEL: {{^}}atomic_umax_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 525 | ; SI: buffer_atomic_umax [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 526 | ; VI: flat_atomic_umax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 527 | ; SIVI: buffer_store_dword [[RET]] |
| 528 | |
| 529 | ; GFX9: global_atomic_umax [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 530 | define amdgpu_kernel void @atomic_umax_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 531 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 532 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 533 | %val = atomicrmw volatile umax i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 534 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 535 | ret void |
| 536 | } |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 537 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 538 | ; GCN-LABEL: {{^}}atomic_min_i32_offset: |
| 539 | ; SIVI: buffer_atomic_smin v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 540 | |
| 541 | ; GFX9: global_atomic_smin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 542 | define amdgpu_kernel void @atomic_min_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 543 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 544 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 545 | %val = atomicrmw volatile min i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 546 | ret void |
| 547 | } |
| 548 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 549 | ; GCN-LABEL: {{^}}atomic_min_i32_ret_offset: |
| 550 | ; SIVI: buffer_atomic_smin [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 551 | ; SIVI: buffer_store_dword [[RET]] |
| 552 | |
| 553 | ; GFX9: global_atomic_smin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 554 | define amdgpu_kernel void @atomic_min_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 555 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 556 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 557 | %val = atomicrmw volatile min i32 addrspace(1)* %gep, i32 %in seq_cst |
| 558 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 559 | ret void |
| 560 | } |
| 561 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 562 | ; GCN-LABEL: {{^}}atomic_min_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 563 | ; SI: buffer_atomic_smin v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 564 | ; VI: flat_atomic_smin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 565 | ; GFX9: global_atomic_smin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 566 | define amdgpu_kernel void @atomic_min_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 567 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 568 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 569 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 570 | %val = atomicrmw volatile min i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 571 | ret void |
| 572 | } |
| 573 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 574 | ; GCN-LABEL: {{^}}atomic_min_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 575 | ; SI: buffer_atomic_smin [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 576 | ; VI: flat_atomic_smin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 577 | ; SIVI: buffer_store_dword [[RET]] |
| 578 | |
| 579 | ; GFX9: global_atomic_smin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 580 | define amdgpu_kernel void @atomic_min_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 581 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 582 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 583 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 584 | %val = atomicrmw volatile min i32 addrspace(1)* %gep, i32 %in seq_cst |
| 585 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 586 | ret void |
| 587 | } |
| 588 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 589 | ; GCN-LABEL: {{^}}atomic_min_i32: |
| 590 | ; SIVI: buffer_atomic_smin v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 591 | |
| 592 | ; GFX9: global_atomic_smin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 593 | define amdgpu_kernel void @atomic_min_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 594 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 595 | %val = atomicrmw volatile min i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 596 | ret void |
| 597 | } |
| 598 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 599 | ; GCN-LABEL: {{^}}atomic_min_i32_ret: |
| 600 | ; SIVI: buffer_atomic_smin [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 601 | ; SIVI: buffer_store_dword [[RET]] |
| 602 | |
| 603 | ; GFX9: global_atomic_smin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 604 | define amdgpu_kernel void @atomic_min_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 605 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 606 | %val = atomicrmw volatile min i32 addrspace(1)* %out, i32 %in seq_cst |
| 607 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 608 | ret void |
| 609 | } |
| 610 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 611 | ; GCN-LABEL: {{^}}atomic_min_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 612 | ; SI: buffer_atomic_smin v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 613 | ; VI: flat_atomic_smin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 614 | ; GFX9: global_atomic_smin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 615 | define amdgpu_kernel void @atomic_min_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 616 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 617 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 618 | %val = atomicrmw volatile min i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 619 | ret void |
| 620 | } |
| 621 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 622 | ; GCN-LABEL: {{^}}atomic_min_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 623 | ; SI: buffer_atomic_smin [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 624 | ; VI: flat_atomic_smin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 625 | ; SIVI: buffer_store_dword [[RET]] |
| 626 | |
| 627 | ; GFX9: global_atomic_smin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 628 | define amdgpu_kernel void @atomic_min_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 629 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 630 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 631 | %val = atomicrmw volatile min i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 632 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 633 | ret void |
| 634 | } |
| 635 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 636 | ; GCN-LABEL: {{^}}atomic_umin_i32_offset: |
| 637 | ; SIVI: buffer_atomic_umin v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 638 | |
| 639 | ; GFX9: global_atomic_umin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 640 | define amdgpu_kernel void @atomic_umin_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 641 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 642 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 643 | %val = atomicrmw volatile umin i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 644 | ret void |
| 645 | } |
| 646 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 647 | ; GCN-LABEL: {{^}}atomic_umin_i32_ret_offset: |
| 648 | ; SIVI: buffer_atomic_umin [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 649 | ; SIVI: buffer_store_dword [[RET]] |
| 650 | |
| 651 | ; GFX9: global_atomic_umin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 652 | define amdgpu_kernel void @atomic_umin_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 653 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 654 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 655 | %val = atomicrmw volatile umin i32 addrspace(1)* %gep, i32 %in seq_cst |
| 656 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 657 | ret void |
| 658 | } |
| 659 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 660 | ; GCN-LABEL: {{^}}atomic_umin_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 661 | ; SI: buffer_atomic_umin v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 662 | ; VI: flat_atomic_umin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 663 | ; GFX9: global_atomic_umin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 664 | define amdgpu_kernel void @atomic_umin_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 665 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 666 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 667 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 668 | %val = atomicrmw volatile umin i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 669 | ret void |
| 670 | } |
| 671 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 672 | ; GCN-LABEL: {{^}}atomic_umin_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 673 | ; SI: buffer_atomic_umin [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 674 | ; VI: flat_atomic_umin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 675 | ; SIVI: buffer_store_dword [[RET]] |
| 676 | |
| 677 | ; GFX9: global_atomic_umin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 678 | define amdgpu_kernel void @atomic_umin_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 679 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 680 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 681 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 682 | %val = atomicrmw volatile umin i32 addrspace(1)* %gep, i32 %in seq_cst |
| 683 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 684 | ret void |
| 685 | } |
| 686 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 687 | ; GCN-LABEL: {{^}}atomic_umin_i32: |
| 688 | ; SIVI: buffer_atomic_umin v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 689 | ; GFX9: global_atomic_umin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 690 | define amdgpu_kernel void @atomic_umin_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 691 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 692 | %val = atomicrmw volatile umin i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 693 | ret void |
| 694 | } |
| 695 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 696 | ; GCN-LABEL: {{^}}atomic_umin_i32_ret: |
| 697 | ; SIVI: buffer_atomic_umin [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 698 | ; SIVI: buffer_store_dword [[RET]] |
| 699 | |
| 700 | ; GFX9: global_atomic_umin [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 701 | define amdgpu_kernel void @atomic_umin_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 702 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 703 | %val = atomicrmw volatile umin i32 addrspace(1)* %out, i32 %in seq_cst |
| 704 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 705 | ret void |
| 706 | } |
| 707 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 708 | ; GCN-LABEL: {{^}}atomic_umin_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 709 | ; SI: buffer_atomic_umin v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 710 | ; VI: flat_atomic_umin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 711 | ; GFX9: global_atomic_umin v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 712 | define amdgpu_kernel void @atomic_umin_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 713 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 714 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 715 | %val = atomicrmw volatile umin i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 716 | ret void |
| 717 | } |
| 718 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 719 | ; GCN-LABEL: {{^}}atomic_umin_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 720 | ; SI: buffer_atomic_umin [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 721 | ; VI: flat_atomic_umin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 722 | ; SIVI: buffer_store_dword [[RET]] |
| 723 | |
| 724 | ; GFX9: global_atomic_umin [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 725 | define amdgpu_kernel void @atomic_umin_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 726 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 727 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 728 | %val = atomicrmw volatile umin i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 729 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 730 | ret void |
| 731 | } |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 732 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 733 | ; GCN-LABEL: {{^}}atomic_or_i32_offset: |
| 734 | ; SIVI: buffer_atomic_or v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 735 | |
| 736 | ; GFX9: global_atomic_or v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 737 | define amdgpu_kernel void @atomic_or_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 738 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 739 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 740 | %val = atomicrmw volatile or i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 741 | ret void |
| 742 | } |
| 743 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 744 | ; GCN-LABEL: {{^}}atomic_or_i32_ret_offset: |
| 745 | ; SIVI: buffer_atomic_or [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 746 | ; SIVI: buffer_store_dword [[RET]] |
| 747 | |
| 748 | ; GFX9: global_atomic_or [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 749 | define amdgpu_kernel void @atomic_or_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 750 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 751 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 752 | %val = atomicrmw volatile or i32 addrspace(1)* %gep, i32 %in seq_cst |
| 753 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 754 | ret void |
| 755 | } |
| 756 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 757 | ; GCN-LABEL: {{^}}atomic_or_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 758 | ; SI: buffer_atomic_or v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 759 | ; VI: flat_atomic_or v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 760 | ; GFX9: global_atomic_or v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 761 | define amdgpu_kernel void @atomic_or_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 762 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 763 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 764 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 765 | %val = atomicrmw volatile or i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 766 | ret void |
| 767 | } |
| 768 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 769 | ; GCN-LABEL: {{^}}atomic_or_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 770 | ; SI: buffer_atomic_or [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 771 | ; VI: flat_atomic_or [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 772 | ; SIVI: buffer_store_dword [[RET]] |
| 773 | |
| 774 | ; GFX9: global_atomic_or [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 775 | define amdgpu_kernel void @atomic_or_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 776 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 777 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 778 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 779 | %val = atomicrmw volatile or i32 addrspace(1)* %gep, i32 %in seq_cst |
| 780 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 781 | ret void |
| 782 | } |
| 783 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 784 | ; GCN-LABEL: {{^}}atomic_or_i32: |
| 785 | ; SIVI: buffer_atomic_or v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 786 | |
| 787 | ; GFX9: global_atomic_or v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 788 | define amdgpu_kernel void @atomic_or_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 789 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 790 | %val = atomicrmw volatile or i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 791 | ret void |
| 792 | } |
| 793 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 794 | ; GCN-LABEL: {{^}}atomic_or_i32_ret: |
| 795 | ; SIVI: buffer_atomic_or [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 796 | ; SIVI: buffer_store_dword [[RET]] |
| 797 | |
| 798 | ; GFX9: global_atomic_or [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 799 | define amdgpu_kernel void @atomic_or_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 800 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 801 | %val = atomicrmw volatile or i32 addrspace(1)* %out, i32 %in seq_cst |
| 802 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 803 | ret void |
| 804 | } |
| 805 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 806 | ; GCN-LABEL: {{^}}atomic_or_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 807 | ; SI: buffer_atomic_or v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 808 | ; VI: flat_atomic_or v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 809 | ; GFX9: global_atomic_or v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 810 | define amdgpu_kernel void @atomic_or_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 811 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 812 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 813 | %val = atomicrmw volatile or i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 814 | ret void |
| 815 | } |
| 816 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 817 | ; GCN-LABEL: {{^}}atomic_or_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 818 | ; SI: buffer_atomic_or [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 819 | ; VI: flat_atomic_or [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 820 | ; SIVI: buffer_store_dword [[RET]] |
| 821 | |
| 822 | ; GFX9: global_atomic_or [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 823 | define amdgpu_kernel void @atomic_or_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 824 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 825 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 826 | %val = atomicrmw volatile or i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 827 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 828 | ret void |
| 829 | } |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 830 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 831 | ; GCN-LABEL: {{^}}atomic_xchg_i32_offset: |
| 832 | ; SIVI: buffer_atomic_swap v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 833 | |
| 834 | ; GFX9: global_atomic_swap v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 835 | define amdgpu_kernel void @atomic_xchg_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 836 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 837 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 838 | %val = atomicrmw volatile xchg i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 839 | ret void |
| 840 | } |
| 841 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 842 | ; GCN-LABEL: {{^}}atomic_xchg_i32_ret_offset: |
| 843 | ; SIVI: buffer_atomic_swap [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 844 | ; SIVI: buffer_store_dword [[RET]] |
| 845 | |
| 846 | ; GFX9: global_atomic_swap [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 847 | define amdgpu_kernel void @atomic_xchg_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 848 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 849 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 850 | %val = atomicrmw volatile xchg i32 addrspace(1)* %gep, i32 %in seq_cst |
| 851 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 852 | ret void |
| 853 | } |
| 854 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 855 | ; GCN-LABEL: {{^}}atomic_xchg_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 856 | ; SI: buffer_atomic_swap v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 857 | ; VI: flat_atomic_swap v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
| 858 | ; GFX9: global_atomic_swap v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 859 | define amdgpu_kernel void @atomic_xchg_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 860 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 861 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 862 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 863 | %val = atomicrmw volatile xchg i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 864 | ret void |
| 865 | } |
| 866 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 867 | ; GCN-LABEL: {{^}}atomic_xchg_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 868 | ; SI: buffer_atomic_swap [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 869 | ; VI: flat_atomic_swap [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 870 | ; SIVI: buffer_store_dword [[RET]] |
| 871 | |
| 872 | ; GFX9: global_atomic_swap [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 873 | define amdgpu_kernel void @atomic_xchg_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 874 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 875 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 876 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 877 | %val = atomicrmw volatile xchg i32 addrspace(1)* %gep, i32 %in seq_cst |
| 878 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 879 | ret void |
| 880 | } |
| 881 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 882 | ; GCN-LABEL: {{^}}atomic_xchg_i32: |
| 883 | ; SIVI: buffer_atomic_swap v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 884 | ; GFX9: global_atomic_swap v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 885 | define amdgpu_kernel void @atomic_xchg_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 886 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 887 | %val = atomicrmw volatile xchg i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 888 | ret void |
| 889 | } |
| 890 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 891 | ; GCN-LABEL: {{^}}atomic_xchg_i32_ret: |
| 892 | ; SIVI: buffer_atomic_swap [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 893 | ; SIVI: buffer_store_dword [[RET]] |
| 894 | |
| 895 | ; GFX9: global_atomic_swap [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 896 | define amdgpu_kernel void @atomic_xchg_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 897 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 898 | %val = atomicrmw volatile xchg i32 addrspace(1)* %out, i32 %in seq_cst |
| 899 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 900 | ret void |
| 901 | } |
| 902 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 903 | ; GCN-LABEL: {{^}}atomic_xchg_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 904 | ; SI: buffer_atomic_swap v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 905 | ; VI: flat_atomic_swap v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 906 | ; GFX9: global_atomic_swap v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 907 | define amdgpu_kernel void @atomic_xchg_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 908 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 909 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 910 | %val = atomicrmw volatile xchg i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 911 | ret void |
| 912 | } |
| 913 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 914 | ; GCN-LABEL: {{^}}atomic_xchg_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 915 | ; SI: buffer_atomic_swap [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 916 | ; VI: flat_atomic_swap [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 917 | ; SIVI: buffer_store_dword [[RET]] |
| 918 | |
| 919 | ; GFX9: global_atomic_swap [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 920 | define amdgpu_kernel void @atomic_xchg_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 921 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 922 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 923 | %val = atomicrmw volatile xchg i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 924 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 925 | ret void |
| 926 | } |
| 927 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 928 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i32_offset: |
| 929 | ; SIVI: buffer_atomic_cmpswap v[{{[0-9]+}}:{{[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 930 | |
| 931 | ; GFX9: global_atomic_cmpswap v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 932 | define amdgpu_kernel void @atomic_cmpxchg_i32_offset(i32 addrspace(1)* %out, i32 %in, i32 %old) { |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 933 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 934 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 935 | %val = cmpxchg volatile i32 addrspace(1)* %gep, i32 %old, i32 %in seq_cst seq_cst |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 936 | ret void |
| 937 | } |
| 938 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 939 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i32_ret_offset: |
| 940 | ; SIVI: buffer_atomic_cmpswap v{{\[}}[[RET:[0-9]+]]{{:[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 941 | ; SIVI: buffer_store_dword v[[RET]] |
| 942 | |
| 943 | ; GFX9: global_atomic_cmpswap [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 944 | define amdgpu_kernel void @atomic_cmpxchg_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i32 %old) { |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 945 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 946 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 947 | %val = cmpxchg volatile i32 addrspace(1)* %gep, i32 %old, i32 %in seq_cst seq_cst |
| 948 | %extract0 = extractvalue { i32, i1 } %val, 0 |
| 949 | store i32 %extract0, i32 addrspace(1)* %out2 |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 950 | ret void |
| 951 | } |
| 952 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 953 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i32_addr64_offset: |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 954 | ; SI: buffer_atomic_cmpswap v[{{[0-9]+\:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 955 | |
| 956 | ; VI: flat_atomic_cmpswap v[{{[0-9]+\:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}]{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 957 | ; GFX9: global_atomic_cmpswap v[{{[0-9]+\:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 958 | define amdgpu_kernel void @atomic_cmpxchg_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index, i32 %old) { |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 959 | entry: |
| 960 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 961 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 962 | %val = cmpxchg volatile i32 addrspace(1)* %gep, i32 %old, i32 %in seq_cst seq_cst |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 963 | ret void |
| 964 | } |
| 965 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 966 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i32_ret_addr64_offset: |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 967 | ; SI: buffer_atomic_cmpswap v{{\[}}[[RET:[0-9]+]]:{{[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
| 968 | ; VI: flat_atomic_cmpswap v[[RET:[0-9]+]], v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 969 | ; SIVI: buffer_store_dword v[[RET]] |
| 970 | |
| 971 | ; GFX9: global_atomic_cmpswap v[[RET:[0-9]+]], v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 972 | define amdgpu_kernel void @atomic_cmpxchg_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index, i32 %old) { |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 973 | entry: |
| 974 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 975 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 976 | %val = cmpxchg volatile i32 addrspace(1)* %gep, i32 %old, i32 %in seq_cst seq_cst |
| 977 | %extract0 = extractvalue { i32, i1 } %val, 0 |
| 978 | store i32 %extract0, i32 addrspace(1)* %out2 |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 979 | ret void |
| 980 | } |
| 981 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 982 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i32: |
| 983 | ; SIVI: buffer_atomic_cmpswap v[{{[0-9]+:[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 984 | |
| 985 | ; GFX9: global_atomic_cmpswap v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 986 | define amdgpu_kernel void @atomic_cmpxchg_i32(i32 addrspace(1)* %out, i32 %in, i32 %old) { |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 987 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 988 | %val = cmpxchg volatile i32 addrspace(1)* %out, i32 %old, i32 %in seq_cst seq_cst |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 989 | ret void |
| 990 | } |
| 991 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 992 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i32_ret: |
| 993 | ; SIVI: buffer_atomic_cmpswap v{{\[}}[[RET:[0-9]+]]:{{[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 994 | ; SIVI: buffer_store_dword v[[RET]] |
| 995 | |
| 996 | ; GFX9: global_atomic_cmpswap [[RET:v[0-9]+]], v[{{[0-9]+\:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 997 | define amdgpu_kernel void @atomic_cmpxchg_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i32 %old) { |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 998 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 999 | %val = cmpxchg volatile i32 addrspace(1)* %out, i32 %old, i32 %in seq_cst seq_cst |
| 1000 | %extract0 = extractvalue { i32, i1 } %val, 0 |
| 1001 | store i32 %extract0, i32 addrspace(1)* %out2 |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 1002 | ret void |
| 1003 | } |
| 1004 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1005 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i32_addr64: |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 1006 | ; SI: buffer_atomic_cmpswap v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 1007 | ; VI: flat_atomic_cmpswap v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}]{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1008 | ; GFX9: global_atomic_cmpswap v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1009 | define amdgpu_kernel void @atomic_cmpxchg_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index, i32 %old) { |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 1010 | entry: |
| 1011 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1012 | %val = cmpxchg volatile i32 addrspace(1)* %ptr, i32 %old, i32 %in seq_cst seq_cst |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 1013 | ret void |
| 1014 | } |
| 1015 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1016 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i32_ret_addr64: |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 1017 | ; SI: buffer_atomic_cmpswap v{{\[}}[[RET:[0-9]+]]:{{[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 1018 | ; VI: flat_atomic_cmpswap v[[RET:[0-9]+]], v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1019 | ; SIVI: buffer_store_dword v[[RET]] |
| 1020 | |
| 1021 | ; GFX9: global_atomic_cmpswap v[[RET:[0-9]+]], v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1022 | define amdgpu_kernel void @atomic_cmpxchg_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index, i32 %old) { |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 1023 | entry: |
| 1024 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1025 | %val = cmpxchg volatile i32 addrspace(1)* %ptr, i32 %old, i32 %in seq_cst seq_cst |
| 1026 | %extract0 = extractvalue { i32, i1 } %val, 0 |
| 1027 | store i32 %extract0, i32 addrspace(1)* %out2 |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 1028 | ret void |
| 1029 | } |
| 1030 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1031 | ; GCN-LABEL: {{^}}atomic_xor_i32_offset: |
| 1032 | ; SIVI: buffer_atomic_xor v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
| 1033 | |
| 1034 | ; GFX9: global_atomic_xor v[{{[0-9]+}}:{{[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1035 | define amdgpu_kernel void @atomic_xor_i32_offset(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1036 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1037 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 1038 | %val = atomicrmw volatile xor i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1039 | ret void |
| 1040 | } |
| 1041 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1042 | ; GCN-LABEL: {{^}}atomic_xor_i32_ret_offset: |
| 1043 | ; SIVI: buffer_atomic_xor [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
| 1044 | ; SIVI: buffer_store_dword [[RET]] |
| 1045 | |
| 1046 | ; GFX9: global_atomic_xor v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1047 | define amdgpu_kernel void @atomic_xor_i32_ret_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1048 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1049 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
| 1050 | %val = atomicrmw volatile xor i32 addrspace(1)* %gep, i32 %in seq_cst |
| 1051 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1052 | ret void |
| 1053 | } |
| 1054 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1055 | ; GCN-LABEL: {{^}}atomic_xor_i32_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 1056 | ; SI: buffer_atomic_xor v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 1057 | ; VI: flat_atomic_xor v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1058 | ; GFX9: global_atomic_xor v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1059 | define amdgpu_kernel void @atomic_xor_i32_addr64_offset(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1060 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 1061 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1062 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 1063 | %val = atomicrmw volatile xor i32 addrspace(1)* %gep, i32 %in seq_cst |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1064 | ret void |
| 1065 | } |
| 1066 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1067 | ; GCN-LABEL: {{^}}atomic_xor_i32_ret_addr64_offset: |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 1068 | ; SI: buffer_atomic_xor [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 1069 | ; VI: flat_atomic_xor [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1070 | ; SIVI: buffer_store_dword [[RET]] |
| 1071 | |
| 1072 | ; GFX9: global_atomic_xor [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1073 | define amdgpu_kernel void @atomic_xor_i32_ret_addr64_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1074 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 1075 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1076 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 1077 | %val = atomicrmw volatile xor i32 addrspace(1)* %gep, i32 %in seq_cst |
| 1078 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1079 | ret void |
| 1080 | } |
| 1081 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1082 | ; GCN-LABEL: {{^}}atomic_xor_i32: |
| 1083 | ; SIVI: buffer_atomic_xor v{{[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 1084 | ; GFX9: global_atomic_xor v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1085 | define amdgpu_kernel void @atomic_xor_i32(i32 addrspace(1)* %out, i32 %in) { |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1086 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1087 | %val = atomicrmw volatile xor i32 addrspace(1)* %out, i32 %in seq_cst |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1088 | ret void |
| 1089 | } |
| 1090 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1091 | ; GCN-LABEL: {{^}}atomic_xor_i32_ret: |
| 1092 | ; SIVI: buffer_atomic_xor [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 1093 | ; SIVI: buffer_store_dword [[RET]] |
| 1094 | |
| 1095 | ; GFX9: global_atomic_xor [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1096 | define amdgpu_kernel void @atomic_xor_i32_ret(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in) { |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1097 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1098 | %val = atomicrmw volatile xor i32 addrspace(1)* %out, i32 %in seq_cst |
| 1099 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1100 | ret void |
| 1101 | } |
| 1102 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1103 | ; GCN-LABEL: {{^}}atomic_xor_i32_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1104 | ; SI: buffer_atomic_xor v{{[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 1105 | ; VI: flat_atomic_xor v[{{[0-9]+:[0-9]+}}], v{{[0-9]+$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1106 | ; GFX9: global_atomic_xor v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1107 | define amdgpu_kernel void @atomic_xor_i32_addr64(i32 addrspace(1)* %out, i32 %in, i64 %index) { |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1108 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 1109 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1110 | %val = atomicrmw volatile xor i32 addrspace(1)* %ptr, i32 %in seq_cst |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1111 | ret void |
| 1112 | } |
| 1113 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1114 | ; GCN-LABEL: {{^}}atomic_xor_i32_ret_addr64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1115 | ; SI: buffer_atomic_xor [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 1116 | ; VI: flat_atomic_xor [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1117 | ; SIVI: buffer_store_dword [[RET]] |
| 1118 | |
| 1119 | ; GFX9: global_atomic_xor [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1120 | define amdgpu_kernel void @atomic_xor_i32_ret_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %out2, i32 %in, i64 %index) { |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1121 | entry: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 1122 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1123 | %val = atomicrmw volatile xor i32 addrspace(1)* %ptr, i32 %in seq_cst |
| 1124 | store i32 %val, i32 addrspace(1)* %out2 |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1125 | ret void |
| 1126 | } |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1127 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1128 | ; GCN-LABEL: {{^}}atomic_load_i32_offset: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 1129 | ; SI: buffer_load_dword [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16 glc{{$}} |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1130 | ; VI: flat_load_dword [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1131 | ; SIVI: buffer_store_dword [[RET]] |
| 1132 | |
| 1133 | ; GFX9: global_load_dword [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1134 | define amdgpu_kernel void @atomic_load_i32_offset(i32 addrspace(1)* %in, i32 addrspace(1)* %out) { |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1135 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1136 | %gep = getelementptr i32, i32 addrspace(1)* %in, i64 4 |
| 1137 | %val = load atomic i32, i32 addrspace(1)* %gep seq_cst, align 4 |
| 1138 | store i32 %val, i32 addrspace(1)* %out |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1139 | ret void |
| 1140 | } |
| 1141 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1142 | ; GCN-LABEL: {{^}}atomic_load_i32: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 1143 | ; SI: buffer_load_dword [[RET:v[0-9]+]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1144 | ; VI: flat_load_dword [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}] glc |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1145 | ; SIVI: buffer_store_dword [[RET]] |
| 1146 | |
| 1147 | ; GFX9: global_load_dword [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], off glc |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1148 | define amdgpu_kernel void @atomic_load_i32(i32 addrspace(1)* %in, i32 addrspace(1)* %out) { |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1149 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1150 | %val = load atomic i32, i32 addrspace(1)* %in seq_cst, align 4 |
| 1151 | store i32 %val, i32 addrspace(1)* %out |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1152 | ret void |
| 1153 | } |
| 1154 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1155 | ; GCN-LABEL: {{^}}atomic_load_i32_addr64_offset: |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1156 | ; SI: buffer_load_dword [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16 glc{{$}} |
| 1157 | ; VI: flat_load_dword [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1158 | ; SIVI: buffer_store_dword [[RET]] |
| 1159 | |
| 1160 | ; GFX9: global_load_dword [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], off offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1161 | define amdgpu_kernel void @atomic_load_i32_addr64_offset(i32 addrspace(1)* %in, i32 addrspace(1)* %out, i64 %index) { |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1162 | entry: |
| 1163 | %ptr = getelementptr i32, i32 addrspace(1)* %in, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1164 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
| 1165 | %val = load atomic i32, i32 addrspace(1)* %gep seq_cst, align 4 |
| 1166 | store i32 %val, i32 addrspace(1)* %out |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1167 | ret void |
| 1168 | } |
| 1169 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1170 | ; GCN-LABEL: {{^}}atomic_load_i32_addr64: |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1171 | ; SI: buffer_load_dword [[RET:v[0-9]+]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 1172 | ; VI: flat_load_dword [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1173 | ; SIVI: buffer_store_dword [[RET]] |
| 1174 | |
| 1175 | ; GFX9: global_load_dword [[RET:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1176 | define amdgpu_kernel void @atomic_load_i32_addr64(i32 addrspace(1)* %in, i32 addrspace(1)* %out, i64 %index) { |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1177 | entry: |
| 1178 | %ptr = getelementptr i32, i32 addrspace(1)* %in, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1179 | %val = load atomic i32, i32 addrspace(1)* %ptr seq_cst, align 4 |
| 1180 | store i32 %val, i32 addrspace(1)* %out |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1181 | ret void |
| 1182 | } |
| 1183 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1184 | ; GCN-LABEL: {{^}}atomic_store_i32_offset: |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1185 | ; SI: buffer_store_dword {{v[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:16{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1186 | ; VI: flat_store_dword v[{{[0-9]+}}:{{[0-9]+}}], {{v[0-9]+$}} |
| 1187 | ; GFX9: global_store_dword v[{{[0-9]+}}:{{[0-9]+}}], {{v[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1188 | define amdgpu_kernel void @atomic_store_i32_offset(i32 %in, i32 addrspace(1)* %out) { |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1189 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1190 | %gep = getelementptr i32, i32 addrspace(1)* %out, i64 4 |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1191 | store atomic i32 %in, i32 addrspace(1)* %gep seq_cst, align 4 |
| 1192 | ret void |
| 1193 | } |
| 1194 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1195 | ; GCN-LABEL: {{^}}atomic_store_i32: |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1196 | ; SI: buffer_store_dword {{v[0-9]+}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1197 | ; VI: flat_store_dword v[{{[0-9]+}}:{{[0-9]+}}], {{v[0-9]+$}} |
| 1198 | ; GFX9: global_store_dword v[{{[0-9]+}}:{{[0-9]+}}], {{v[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1199 | define amdgpu_kernel void @atomic_store_i32(i32 %in, i32 addrspace(1)* %out) { |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1200 | entry: |
| 1201 | store atomic i32 %in, i32 addrspace(1)* %out seq_cst, align 4 |
| 1202 | ret void |
| 1203 | } |
| 1204 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1205 | ; GCN-LABEL: {{^}}atomic_store_i32_addr64_offset: |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1206 | ; SI: buffer_store_dword {{v[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:16{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1207 | ; VI: flat_store_dword v[{{[0-9]+}}:{{[0-9]+}}], {{v[0-9]+$}} |
| 1208 | ; GFX9: global_store_dword v[{{[0-9]+}}:{{[0-9]+}}], {{v[0-9]+}}, off offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1209 | define amdgpu_kernel void @atomic_store_i32_addr64_offset(i32 %in, i32 addrspace(1)* %out, i64 %index) { |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1210 | entry: |
| 1211 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1212 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i64 4 |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1213 | store atomic i32 %in, i32 addrspace(1)* %gep seq_cst, align 4 |
| 1214 | ret void |
| 1215 | } |
| 1216 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1217 | ; GCN-LABEL: {{^}}atomic_store_i32_addr64: |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1218 | ; SI: buffer_store_dword {{v[0-9]+}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame^] | 1219 | ; VI: flat_store_dword v[{{[0-9]+}}:{{[0-9]+}}], {{v[0-9]+$}} |
| 1220 | ; GFX9: global_store_dword v[{{[0-9]+}}:{{[0-9]+}}], {{v[0-9]+}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1221 | define amdgpu_kernel void @atomic_store_i32_addr64(i32 %in, i32 addrspace(1)* %out, i64 %index) { |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1222 | entry: |
| 1223 | %ptr = getelementptr i32, i32 addrspace(1)* %out, i64 %index |
| 1224 | store atomic i32 %in, i32 addrspace(1)* %ptr seq_cst, align 4 |
| 1225 | ret void |
| 1226 | } |