blob: 5c27700d9d66dead9d4fe7c115a077f3f3413519 [file] [log] [blame]
Chris Lattner7f74a562002-01-20 22:54:45 +00001/* Title: PhyRegAlloc.h -*- C++ -*-
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +00002 Author: Ruchira Sasanka
3 Date: Aug 20, 01
4 Purpose: This is the main entry point for register allocation.
5
6 Notes:
Ruchira Sasankaf20079d2002-01-07 19:16:26 +00007 =====
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +00008
9 * RegisterClasses: Each RegClass accepts a
10 MachineRegClass which contains machine specific info about that register
11 class. The code in the RegClass is machine independent and they use
12 access functions in the MachineRegClass object passed into it to get
13 machine specific info.
14
15 * Machine dependent work: All parts of the register coloring algorithm
16 except coloring of an individual node are machine independent.
17
Ruchira Sasankaf20079d2002-01-07 19:16:26 +000018 Register allocation must be done as:
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000019
Chris Lattnerf9986852002-04-27 07:27:19 +000020 FunctionLiveVarInfo LVI(*FunctionI ); // compute LV info
Ruchira Sasankaf20079d2002-01-07 19:16:26 +000021 LVI.analyze();
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000022
Ruchira Sasankaf20079d2002-01-07 19:16:26 +000023 TargetMachine &target = ....
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000024
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000025
Chris Lattnerf9986852002-04-27 07:27:19 +000026 PhyRegAlloc PRA(*FunctionI, target, &LVI); // allocate regs
Ruchira Sasankaf20079d2002-01-07 19:16:26 +000027 PRA.allocateRegisters();
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000028*/
29
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000030#ifndef PHY_REG_ALLOC_H
31#define PHY_REG_ALLOC_H
32
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000033#include "llvm/CodeGen/RegClass.h"
34#include "llvm/CodeGen/LiveRangeInfo.h"
Ruchira Sasanka33535772001-10-15 16:22:44 +000035#include <deque>
Chris Lattner50cf8f12002-04-28 20:40:16 +000036#include <map>
37
Chris Lattner6316f382002-02-03 07:13:04 +000038class MachineCodeForMethod;
Chris Lattnerb0da8b22002-02-04 05:52:08 +000039class MachineRegInfo;
Chris Lattnerf9986852002-04-27 07:27:19 +000040class FunctionLiveVarInfo;
Chris Lattnerb0da8b22002-02-04 05:52:08 +000041class MachineInstr;
Chris Lattner002958c2002-04-28 16:19:42 +000042class LoopInfo;
Ruchira Sasanka9c38dbc2001-10-28 18:15:12 +000043
44//----------------------------------------------------------------------------
45// Class AddedInstrns:
46// When register allocator inserts new instructions in to the existing
47// instruction stream, it does NOT directly modify the instruction stream.
48// Rather, it creates an object of AddedInstrns and stick it in the
49// AddedInstrMap for an existing instruction. This class contains two vectors
50// to store such instructions added before and after an existing instruction.
51//----------------------------------------------------------------------------
52
Chris Lattner30e23da2002-04-09 05:13:04 +000053struct AddedInstrns {
Chris Lattner7f74a562002-01-20 22:54:45 +000054 std::deque<MachineInstr*> InstrnsBefore;// Added insts BEFORE an existing inst
55 std::deque<MachineInstr*> InstrnsAfter; // Added insts AFTER an existing inst
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000056};
57
Chris Lattner30e23da2002-04-09 05:13:04 +000058typedef std::map<const MachineInstr *, AddedInstrns> AddedInstrMapType;
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000059
60
61
Ruchira Sasanka9c38dbc2001-10-28 18:15:12 +000062//----------------------------------------------------------------------------
Ruchira Sasanka9c38dbc2001-10-28 18:15:12 +000063// class PhyRegAlloc:
64// Main class the register allocator. Call allocateRegisters() to allocate
Chris Lattnerf739fa82002-04-08 22:03:57 +000065// registers for a Function.
Ruchira Sasanka9c38dbc2001-10-28 18:15:12 +000066//----------------------------------------------------------------------------
67
68
Chris Lattner669a74c2002-02-04 17:38:48 +000069class PhyRegAlloc: public NonCopyable {
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000070
Chris Lattner7f74a562002-01-20 22:54:45 +000071 std::vector<RegClass *> RegClassList; // vector of register classes
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000072 const TargetMachine &TM; // target machine
Chris Lattnerf739fa82002-04-08 22:03:57 +000073 const Function *Meth; // name of the function we work on
Chris Lattner6316f382002-02-03 07:13:04 +000074 MachineCodeForMethod &mcInfo; // descriptor for method's native code
Chris Lattner002958c2002-04-28 16:19:42 +000075 FunctionLiveVarInfo *const LVI; // LV information for this method
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000076 // (already computed for BBs)
77 LiveRangeInfo LRI; // LR info (will be computed)
78 const MachineRegInfo &MRI; // Machine Register information
79 const unsigned NumOfRegClasses; // recorded here for efficiency
80
Ruchira Sasankaca632ed2001-11-03 17:14:44 +000081
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000082 AddedInstrMapType AddedInstrMap; // to store instrns added in this phase
Vikram S. Adve40221aa2002-04-25 04:46:28 +000083 AddedInstrns AddedInstrAtEntry; // to store instrns added at entry
Chris Lattner002958c2002-04-28 16:19:42 +000084 LoopInfo *LoopDepthCalc; // to calculate loop depths
Ruchira Sasankaf20079d2002-01-07 19:16:26 +000085 ReservedColorListType ResColList; // A set of reserved regs if desired.
86 // currently not used
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +000087
Chris Lattner669a74c2002-02-04 17:38:48 +000088public:
Chris Lattnerf9986852002-04-27 07:27:19 +000089 PhyRegAlloc(Function *F, const TargetMachine& TM, FunctionLiveVarInfo *Lvi,
Chris Lattner002958c2002-04-28 16:19:42 +000090 LoopInfo *LoopDepthCalc);
Chris Lattner669a74c2002-02-04 17:38:48 +000091 ~PhyRegAlloc();
92
93 // main method called for allocating registers
94 //
95 void allocateRegisters();
Vikram S. Advececde712002-03-18 03:26:48 +000096
97
98 // access to register classes by class ID
99 //
100 const RegClass* getRegClassByID(unsigned int id) const {
101 return RegClassList[id];
102 }
103 RegClass* getRegClassByID(unsigned int id) {
104 return RegClassList[id]; }
105
106
Chris Lattner669a74c2002-02-04 17:38:48 +0000107private:
108
Ruchira Sasankaca632ed2001-11-03 17:14:44 +0000109
Ruchira Sasankaf20079d2002-01-07 19:16:26 +0000110
111 //------- ------------------ private methods---------------------------------
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +0000112
Chris Lattnerb1def732002-02-05 02:51:01 +0000113 void addInterference(const Value *Def, const ValueSet *LVSet,
114 bool isCallInst);
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +0000115
116 void addInterferencesForArgs();
117 void createIGNodeListsAndIGs();
118 void buildInterferenceGraphs();
Ruchira Sasanka5b8971f2001-10-16 01:23:19 +0000119
Ruchira Sasanka6275a042001-10-19 17:21:59 +0000120 void setCallInterferences(const MachineInstr *MInst,
Chris Lattnerb1def732002-02-05 02:51:01 +0000121 const ValueSet *LVSetAft );
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +0000122
Ruchira Sasanka33b0d852001-10-23 21:38:42 +0000123 void move2DelayedInstr(const MachineInstr *OrigMI,
124 const MachineInstr *DelayedMI );
125
Ruchira Sasanka53516cd2001-10-19 21:42:06 +0000126 void markUnusableSugColors();
Ruchira Sasanka9c38dbc2001-10-28 18:15:12 +0000127 void allocateStackSpace4SpilledLRs();
128
Chris Lattner2b48b962001-11-08 20:55:05 +0000129 void insertCode4SpilledLR (const LiveRange *LR,
130 MachineInstr *MInst,
131 const BasicBlock *BB,
132 const unsigned OpNum);
Ruchira Sasanka53516cd2001-10-19 21:42:06 +0000133
Chris Lattner7f74a562002-01-20 22:54:45 +0000134 inline void constructLiveRanges() { LRI.constructLiveRanges(); }
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +0000135
136 void colorIncomingArgs();
Ruchira Sasanka560b0ad2001-09-30 23:19:57 +0000137 void colorCallRetArgs();
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +0000138 void updateMachineCode();
Ruchira Sasanka560b0ad2001-09-30 23:19:57 +0000139
Ruchira Sasanka86b2ad42001-09-15 19:08:41 +0000140 void printLabel(const Value *const Val);
141 void printMachineCode();
Ruchira Sasanka9c38dbc2001-10-28 18:15:12 +0000142
143 friend class UltraSparcRegInfo;
Ruchira Sasanka51fc1c22001-11-03 20:41:22 +0000144
145
Chris Lattnerb1def732002-02-05 02:51:01 +0000146 int getUsableUniRegAtMI(RegClass *RC, int RegType,
Ruchira Sasankadec9bfd2001-11-15 20:22:37 +0000147 const MachineInstr *MInst,
Vikram S. Advececde712002-03-18 03:26:48 +0000148 const ValueSet *LVSetBef, MachineInstr *&MIBef,
149 MachineInstr *&MIAft );
Ruchira Sasanka51fc1c22001-11-03 20:41:22 +0000150
Ruchira Sasankadec9bfd2001-11-15 20:22:37 +0000151 int getUnusedUniRegAtMI(RegClass *RC, const MachineInstr *MInst,
Chris Lattnerb1def732002-02-05 02:51:01 +0000152 const ValueSet *LVSetBef);
Ruchira Sasanka51fc1c22001-11-03 20:41:22 +0000153
Ruchira Sasankadec9bfd2001-11-15 20:22:37 +0000154 void setRelRegsUsedByThisInst(RegClass *RC, const MachineInstr *MInst );
155 int getUniRegNotUsedByThisInst(RegClass *RC, const MachineInstr *MInst);
Ruchira Sasanka9c38dbc2001-10-28 18:15:12 +0000156
Ruchira Sasanka7765ca82001-11-14 15:37:13 +0000157 void addInterf4PseudoInstr(const MachineInstr *MInst);
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +0000158};
159
160
Ruchira Sasankaf5788aa2001-09-08 14:22:50 +0000161#endif
162