blob: 9113e4a46b9672de6a06a1b23ca6cb6c5bacdcc5 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- SparcMCTargetDesc.cpp - Sparc Target Descriptions -----------------===//
Evan Chengbc153d42011-07-14 20:59:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides Sparc specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SparcMCTargetDesc.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000015#include "InstPrinter/SparcInstPrinter.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000016#include "SparcMCAsmInfo.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000017#include "SparcTargetStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000018#include "llvm/MC/MCCodeGenInfo.h"
Evan Chengbc153d42011-07-14 20:59:42 +000019#include "llvm/MC/MCInstrInfo.h"
20#include "llvm/MC/MCRegisterInfo.h"
21#include "llvm/MC/MCSubtargetInfo.h"
Craig Topperc4965bc2012-02-05 07:21:30 +000022#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000023#include "llvm/Support/TargetRegistry.h"
Evan Chengbc153d42011-07-14 20:59:42 +000024
Chandler Carruthd174b722014-04-22 02:03:14 +000025using namespace llvm;
26
Evan Chengbc153d42011-07-14 20:59:42 +000027#define GET_INSTRINFO_MC_DESC
28#include "SparcGenInstrInfo.inc"
29
30#define GET_SUBTARGETINFO_MC_DESC
31#include "SparcGenSubtargetInfo.inc"
32
33#define GET_REGINFO_MC_DESC
34#include "SparcGenRegisterInfo.inc"
35
Venkatraman Govindaraju52b64732014-02-01 18:54:16 +000036static MCAsmInfo *createSparcMCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +000037 const Triple &TT) {
Venkatraman Govindaraju52b64732014-02-01 18:54:16 +000038 MCAsmInfo *MAI = new SparcELFMCAsmInfo(TT);
39 unsigned Reg = MRI.getDwarfRegNum(SP::O6, true);
Craig Topper062a2ba2014-04-25 05:30:21 +000040 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(nullptr, Reg, 0);
Venkatraman Govindaraju52b64732014-02-01 18:54:16 +000041 MAI->addInitialFrameState(Inst);
42 return MAI;
43}
44
45static MCAsmInfo *createSparcV9MCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +000046 const Triple &TT) {
Venkatraman Govindaraju52b64732014-02-01 18:54:16 +000047 MCAsmInfo *MAI = new SparcELFMCAsmInfo(TT);
48 unsigned Reg = MRI.getDwarfRegNum(SP::O6, true);
Craig Topper062a2ba2014-04-25 05:30:21 +000049 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(nullptr, Reg, 2047);
Venkatraman Govindaraju52b64732014-02-01 18:54:16 +000050 MAI->addInitialFrameState(Inst);
51 return MAI;
52}
53
Evan Cheng1705ab02011-07-14 23:50:31 +000054static MCInstrInfo *createSparcMCInstrInfo() {
Evan Chengbc153d42011-07-14 20:59:42 +000055 MCInstrInfo *X = new MCInstrInfo();
56 InitSparcMCInstrInfo(X);
57 return X;
58}
59
Daniel Sanders50f17232015-09-15 16:17:27 +000060static MCRegisterInfo *createSparcMCRegisterInfo(const Triple &TT) {
Evan Chengd60fa58b2011-07-18 20:57:22 +000061 MCRegisterInfo *X = new MCRegisterInfo();
Venkatraman Govindaraju52b64732014-02-01 18:54:16 +000062 InitSparcMCRegisterInfo(X, SP::O7);
Evan Chengd60fa58b2011-07-18 20:57:22 +000063 return X;
64}
65
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000066static MCSubtargetInfo *
Daniel Sanders50f17232015-09-15 16:17:27 +000067createSparcMCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef FS) {
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +000068 if (CPU.empty())
Daniel Sanders50f17232015-09-15 16:17:27 +000069 CPU = (TT.getArch() == Triple::sparcv9) ? "v9" : "v8";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +000070 return createSparcMCSubtargetInfoImpl(TT, CPU, FS);
Evan Chengbc153d42011-07-14 20:59:42 +000071}
72
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +000073// Code models. Some only make sense for 64-bit code.
74//
75// SunCC Reloc CodeModel Constraints
76// abs32 Static Small text+data+bss linked below 2^32 bytes
77// abs44 Static Medium text+data+bss linked below 2^44 bytes
78// abs64 Static Large text smaller than 2^31 bytes
79// pic13 PIC_ Small GOT < 2^13 bytes
80// pic32 PIC_ Medium GOT < 2^32 bytes
81//
82// All code models require that the text segment is smaller than 2GB.
83
Daniel Sanders50f17232015-09-15 16:17:27 +000084static MCCodeGenInfo *createSparcMCCodeGenInfo(const Triple &TT,
Daniel Sandersf423f562015-07-06 16:56:07 +000085 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +000086 CodeModel::Model CM,
87 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +000088 MCCodeGenInfo *X = new MCCodeGenInfo();
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +000089
Venkatraman Govindarajudc3bcc12014-01-24 07:10:19 +000090 // The default 32-bit code model is abs32/pic32 and the default 32-bit
91 // code model for JIT is abs32.
92 switch (CM) {
93 default: break;
94 case CodeModel::Default:
95 case CodeModel::JITDefault: CM = CodeModel::Small; break;
96 }
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +000097
Jim Grosbach4c98cf72015-05-15 19:13:31 +000098 X->initMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +000099 return X;
100}
101
Daniel Sanders50f17232015-09-15 16:17:27 +0000102static MCCodeGenInfo *createSparcV9MCCodeGenInfo(const Triple &TT,
Daniel Sandersf423f562015-07-06 16:56:07 +0000103 Reloc::Model RM,
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +0000104 CodeModel::Model CM,
105 CodeGenOpt::Level OL) {
106 MCCodeGenInfo *X = new MCCodeGenInfo();
107
Venkatraman Govindarajudc3bcc12014-01-24 07:10:19 +0000108 // The default 64-bit code model is abs44/pic32 and the default 64-bit
109 // code model for JIT is abs64.
110 switch (CM) {
111 default: break;
112 case CodeModel::Default:
113 CM = RM == Reloc::PIC_ ? CodeModel::Small : CodeModel::Medium;
114 break;
115 case CodeModel::JITDefault:
116 CM = CodeModel::Large;
117 break;
118 }
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +0000119
Jim Grosbach4c98cf72015-05-15 19:13:31 +0000120 X->initMCCodeGenInfo(RM, CM, OL);
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +0000121 return X;
122}
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000123
Rafael Espindolacd584a82015-03-19 01:50:16 +0000124static MCTargetStreamer *
125createObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) {
126 return new SparcTargetELFStreamer(S);
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +0000127}
128
Rafael Espindola73870dd2015-03-16 21:43:42 +0000129static MCTargetStreamer *createTargetAsmStreamer(MCStreamer &S,
130 formatted_raw_ostream &OS,
131 MCInstPrinter *InstPrint,
132 bool isVerboseAsm) {
133 return new SparcTargetAsmStreamer(S, OS);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000134}
135
Daniel Sanders50f17232015-09-15 16:17:27 +0000136static MCInstPrinter *createSparcMCInstPrinter(const Triple &T,
Eric Christopherf8019402015-03-31 00:10:04 +0000137 unsigned SyntaxVariant,
Eric Christopherc7c55922015-03-30 21:52:21 +0000138 const MCAsmInfo &MAI,
139 const MCInstrInfo &MII,
Eric Christopherf8019402015-03-31 00:10:04 +0000140 const MCRegisterInfo &MRI) {
Eric Christopherd639cdf2015-03-30 22:09:43 +0000141 return new SparcInstPrinter(MAI, MII, MRI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000142}
143
Evan Cheng8c886a42011-07-22 21:58:54 +0000144extern "C" void LLVMInitializeSparcTargetMC() {
145 // Register the MC asm info.
Venkatraman Govindaraju52b64732014-02-01 18:54:16 +0000146 RegisterMCAsmInfoFn X(TheSparcTarget, createSparcMCAsmInfo);
147 RegisterMCAsmInfoFn Y(TheSparcV9Target, createSparcV9MCAsmInfo);
Douglas Katzman9160e782015-04-29 20:30:57 +0000148 RegisterMCAsmInfoFn Z(TheSparcelTarget, createSparcMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000149
Douglas Katzman9160e782015-04-29 20:30:57 +0000150 for (Target *T : {&TheSparcTarget, &TheSparcV9Target, &TheSparcelTarget}) {
Rafael Espindola69244c32015-03-18 23:15:49 +0000151 // Register the MC instruction info.
152 TargetRegistry::RegisterMCInstrInfo(*T, createSparcMCInstrInfo);
153
154 // Register the MC register info.
155 TargetRegistry::RegisterMCRegInfo(*T, createSparcMCRegisterInfo);
156
157 // Register the MC subtarget info.
158 TargetRegistry::RegisterMCSubtargetInfo(*T, createSparcMCSubtargetInfo);
159
160 // Register the MC Code Emitter.
161 TargetRegistry::RegisterMCCodeEmitter(*T, createSparcMCCodeEmitter);
162
163 // Register the asm backend.
164 TargetRegistry::RegisterMCAsmBackend(*T, createSparcAsmBackend);
165
Rafael Espindolacd584a82015-03-19 01:50:16 +0000166 // Register the object target streamer.
167 TargetRegistry::RegisterObjectTargetStreamer(*T,
168 createObjectTargetStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000169
170 // Register the asm streamer.
171 TargetRegistry::RegisterAsmTargetStreamer(*T, createTargetAsmStreamer);
172
173 // Register the MCInstPrinter
174 TargetRegistry::RegisterMCInstPrinter(*T, createSparcMCInstPrinter);
175 }
176
Evan Cheng8c886a42011-07-22 21:58:54 +0000177 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000178 TargetRegistry::RegisterMCCodeGenInfo(TheSparcTarget,
Douglas Katzman9160e782015-04-29 20:30:57 +0000179 createSparcMCCodeGenInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000180 TargetRegistry::RegisterMCCodeGenInfo(TheSparcV9Target,
Douglas Katzman9160e782015-04-29 20:30:57 +0000181 createSparcV9MCCodeGenInfo);
182 TargetRegistry::RegisterMCCodeGenInfo(TheSparcelTarget,
183 createSparcMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000184}