blob: 677e661c61317f29bc02d5ec286e6eafad5aa0c7 [file] [log] [blame]
Sam Koltonf51f4b82016-03-04 12:29:14 +00001//===-- AMDGPUAsmParser.cpp - Parse SI asm to MCInst instructions ---------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000010#include "AMDKernelCodeT.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000011#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard347ac792015-06-26 21:15:07 +000012#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000013#include "SIDefines.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000014#include "Utils/AMDGPUBaseInfo.h"
Valery Pykhtindc110542016-03-06 20:25:36 +000015#include "Utils/AMDKernelCodeTUtils.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000016#include "Utils/AMDGPUAsmUtils.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000017#include "llvm/ADT/APFloat.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000018#include "llvm/ADT/STLExtras.h"
Sam Kolton5f10a132016-05-06 11:31:17 +000019#include "llvm/ADT/SmallBitVector.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "llvm/ADT/SmallString.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "llvm/ADT/StringSwitch.h"
22#include "llvm/ADT/Twine.h"
23#include "llvm/MC/MCContext.h"
24#include "llvm/MC/MCExpr.h"
25#include "llvm/MC/MCInst.h"
26#include "llvm/MC/MCInstrInfo.h"
27#include "llvm/MC/MCParser/MCAsmLexer.h"
28#include "llvm/MC/MCParser/MCAsmParser.h"
29#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000030#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "llvm/MC/MCRegisterInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Tom Stellard1e1b05d2015-11-06 11:45:14 +000034#include "llvm/MC/MCSymbolELF.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000035#include "llvm/Support/Debug.h"
Tom Stellard1e1b05d2015-11-06 11:45:14 +000036#include "llvm/Support/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/Support/SourceMgr.h"
38#include "llvm/Support/TargetRegistry.h"
39#include "llvm/Support/raw_ostream.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000040#include "llvm/Support/MathExtras.h"
Artem Tamazovebe71ce2016-05-06 17:48:48 +000041
Tom Stellard45bb48e2015-06-13 03:28:10 +000042using namespace llvm;
43
44namespace {
45
46struct OptionalOperand;
47
Nikolay Haustovfb5c3072016-04-20 09:34:48 +000048enum RegisterKind { IS_UNKNOWN, IS_VGPR, IS_SGPR, IS_TTMP, IS_SPECIAL };
49
Tom Stellard45bb48e2015-06-13 03:28:10 +000050class AMDGPUOperand : public MCParsedAsmOperand {
51 enum KindTy {
52 Token,
53 Immediate,
54 Register,
55 Expression
56 } Kind;
57
58 SMLoc StartLoc, EndLoc;
59
60public:
61 AMDGPUOperand(enum KindTy K) : MCParsedAsmOperand(), Kind(K) {}
62
Sam Kolton5f10a132016-05-06 11:31:17 +000063 typedef std::unique_ptr<AMDGPUOperand> Ptr;
64
Sam Kolton945231a2016-06-10 09:57:59 +000065 struct Modifiers {
66 bool Abs;
67 bool Neg;
68 bool Sext;
69
70 bool hasFPModifiers() const { return Abs || Neg; }
71 bool hasIntModifiers() const { return Sext; }
72 bool hasModifiers() const { return hasFPModifiers() || hasIntModifiers(); }
73
74 int64_t getFPModifiersOperand() const {
75 int64_t Operand = 0;
76 Operand |= Abs ? SISrcMods::ABS : 0;
77 Operand |= Neg ? SISrcMods::NEG : 0;
78 return Operand;
79 }
80
81 int64_t getIntModifiersOperand() const {
82 int64_t Operand = 0;
83 Operand |= Sext ? SISrcMods::SEXT : 0;
84 return Operand;
85 }
86
87 int64_t getModifiersOperand() const {
88 assert(!(hasFPModifiers() && hasIntModifiers())
89 && "fp and int modifiers should not be used simultaneously");
90 if (hasFPModifiers()) {
91 return getFPModifiersOperand();
92 } else if (hasIntModifiers()) {
93 return getIntModifiersOperand();
94 } else {
95 return 0;
96 }
97 }
98
99 friend raw_ostream &operator <<(raw_ostream &OS, AMDGPUOperand::Modifiers Mods);
100 };
101
Tom Stellard45bb48e2015-06-13 03:28:10 +0000102 enum ImmTy {
103 ImmTyNone,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000104 ImmTyGDS,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000105 ImmTyOffen,
106 ImmTyIdxen,
107 ImmTyAddr64,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000108 ImmTyOffset,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000109 ImmTyOffset0,
110 ImmTyOffset1,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000111 ImmTyGLC,
112 ImmTySLC,
113 ImmTyTFE,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000114 ImmTyClampSI,
115 ImmTyOModSI,
Sam Koltondfa29f72016-03-09 12:29:31 +0000116 ImmTyDppCtrl,
117 ImmTyDppRowMask,
118 ImmTyDppBankMask,
119 ImmTyDppBoundCtrl,
Sam Kolton05ef1c92016-06-03 10:27:37 +0000120 ImmTySdwaDstSel,
121 ImmTySdwaSrc0Sel,
122 ImmTySdwaSrc1Sel,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000123 ImmTySdwaDstUnused,
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000124 ImmTyDMask,
125 ImmTyUNorm,
126 ImmTyDA,
127 ImmTyR128,
128 ImmTyLWE,
Artem Tamazovd6468662016-04-25 14:13:51 +0000129 ImmTyHwreg,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000130 ImmTySendMsg,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000131 };
132
133 struct TokOp {
134 const char *Data;
135 unsigned Length;
136 };
137
138 struct ImmOp {
139 bool IsFPImm;
140 ImmTy Type;
141 int64_t Val;
Sam Kolton945231a2016-06-10 09:57:59 +0000142 Modifiers Mods;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000143 };
144
145 struct RegOp {
146 unsigned RegNo;
Sam Kolton945231a2016-06-10 09:57:59 +0000147 Modifiers Mods;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000148 const MCRegisterInfo *TRI;
Tom Stellard2b65ed32015-12-21 18:44:27 +0000149 const MCSubtargetInfo *STI;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000150 bool IsForcedVOP3;
151 };
152
153 union {
154 TokOp Tok;
155 ImmOp Imm;
156 RegOp Reg;
157 const MCExpr *Expr;
158 };
159
Tom Stellard45bb48e2015-06-13 03:28:10 +0000160 bool isToken() const override {
Tom Stellard89049702016-06-15 02:54:14 +0000161 if (Kind == Token)
162 return true;
163
164 if (Kind != Expression || !Expr)
165 return false;
166
167 // When parsing operands, we can't always tell if something was meant to be
168 // a token, like 'gds', or an expression that references a global variable.
169 // In this case, we assume the string is an expression, and if we need to
170 // interpret is a token, then we treat the symbol name as the token.
171 return isa<MCSymbolRefExpr>(Expr);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000172 }
173
174 bool isImm() const override {
175 return Kind == Immediate;
176 }
177
Tom Stellardd93a34f2016-02-22 19:17:56 +0000178 bool isInlinableImm() const {
Sam Kolton945231a2016-06-10 09:57:59 +0000179 if (!isImmTy(ImmTyNone)) {
180 // Only plain immediates are inlinable (e.g. "clamp" attribute is not)
Tom Stellardd93a34f2016-02-22 19:17:56 +0000181 return false;
Sam Kolton945231a2016-06-10 09:57:59 +0000182 }
Tom Stellardd93a34f2016-02-22 19:17:56 +0000183 // TODO: We should avoid using host float here. It would be better to
Sam Koltona74cd522016-03-18 15:35:51 +0000184 // check the float bit values which is what a few other places do.
Tom Stellardd93a34f2016-02-22 19:17:56 +0000185 // We've had bot failures before due to weird NaN support on mips hosts.
186 const float F = BitsToFloat(Imm.Val);
187 // TODO: Add 1/(2*pi) for VI
188 return (Imm.Val <= 64 && Imm.Val >= -16) ||
Tom Stellard45bb48e2015-06-13 03:28:10 +0000189 (F == 0.0 || F == 0.5 || F == -0.5 || F == 1.0 || F == -1.0 ||
Tom Stellardd93a34f2016-02-22 19:17:56 +0000190 F == 2.0 || F == -2.0 || F == 4.0 || F == -4.0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000191 }
192
Tom Stellard45bb48e2015-06-13 03:28:10 +0000193 bool isRegKind() const {
194 return Kind == Register;
195 }
196
197 bool isReg() const override {
Sam Kolton945231a2016-06-10 09:57:59 +0000198 return isRegKind() && !Reg.Mods.hasModifiers();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000199 }
200
Tom Stellardd93a34f2016-02-22 19:17:56 +0000201 bool isRegOrImmWithInputMods() const {
Sam Kolton945231a2016-06-10 09:57:59 +0000202 return isRegKind() || isInlinableImm();
Tom Stellarda90b9522016-02-11 03:28:15 +0000203 }
204
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000205 bool isImmTy(ImmTy ImmT) const {
206 return isImm() && Imm.Type == ImmT;
207 }
Sam Kolton945231a2016-06-10 09:57:59 +0000208
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000209 bool isImmModifier() const {
Sam Kolton945231a2016-06-10 09:57:59 +0000210 return isImm() && Imm.Type != ImmTyNone;
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000211 }
Sam Kolton945231a2016-06-10 09:57:59 +0000212
213 bool isClampSI() const { return isImmTy(ImmTyClampSI); }
214 bool isOModSI() const { return isImmTy(ImmTyOModSI); }
215 bool isDMask() const { return isImmTy(ImmTyDMask); }
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000216 bool isUNorm() const { return isImmTy(ImmTyUNorm); }
217 bool isDA() const { return isImmTy(ImmTyDA); }
218 bool isR128() const { return isImmTy(ImmTyUNorm); }
219 bool isLWE() const { return isImmTy(ImmTyLWE); }
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000220 bool isOffen() const { return isImmTy(ImmTyOffen); }
221 bool isIdxen() const { return isImmTy(ImmTyIdxen); }
222 bool isAddr64() const { return isImmTy(ImmTyAddr64); }
223 bool isOffset() const { return isImmTy(ImmTyOffset) && isUInt<16>(getImm()); }
224 bool isOffset0() const { return isImmTy(ImmTyOffset0) && isUInt<16>(getImm()); }
225 bool isOffset1() const { return isImmTy(ImmTyOffset1) && isUInt<8>(getImm()); }
Nikolay Haustovea8febd2016-03-01 08:34:43 +0000226 bool isGDS() const { return isImmTy(ImmTyGDS); }
227 bool isGLC() const { return isImmTy(ImmTyGLC); }
228 bool isSLC() const { return isImmTy(ImmTySLC); }
229 bool isTFE() const { return isImmTy(ImmTyTFE); }
Sam Kolton945231a2016-06-10 09:57:59 +0000230 bool isBankMask() const { return isImmTy(ImmTyDppBankMask); }
231 bool isRowMask() const { return isImmTy(ImmTyDppRowMask); }
232 bool isBoundCtrl() const { return isImmTy(ImmTyDppBoundCtrl); }
233 bool isSDWADstSel() const { return isImmTy(ImmTySdwaDstSel); }
234 bool isSDWASrc0Sel() const { return isImmTy(ImmTySdwaSrc0Sel); }
235 bool isSDWASrc1Sel() const { return isImmTy(ImmTySdwaSrc1Sel); }
236 bool isSDWADstUnused() const { return isImmTy(ImmTySdwaDstUnused); }
237
238 bool isMod() const {
239 return isClampSI() || isOModSI();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000240 }
241
242 bool isRegOrImm() const {
243 return isReg() || isImm();
244 }
245
246 bool isRegClass(unsigned RCID) const {
Tom Stellarda90b9522016-02-11 03:28:15 +0000247 return isReg() && Reg.TRI->getRegClass(RCID).contains(getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000248 }
249
250 bool isSCSrc32() const {
Valery Pykhtinf91911c2016-03-14 05:01:45 +0000251 return isInlinableImm() || isRegClass(AMDGPU::SReg_32RegClassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000252 }
253
Matt Arsenault86d336e2015-09-08 21:15:00 +0000254 bool isSCSrc64() const {
Valery Pykhtinf91911c2016-03-14 05:01:45 +0000255 return isInlinableImm() || isRegClass(AMDGPU::SReg_64RegClassID);
Tom Stellardd93a34f2016-02-22 19:17:56 +0000256 }
257
258 bool isSSrc32() const {
Tom Stellard89049702016-06-15 02:54:14 +0000259 return isImm() || isSCSrc32() || isExpr();
Tom Stellardd93a34f2016-02-22 19:17:56 +0000260 }
261
262 bool isSSrc64() const {
263 // TODO: Find out how SALU supports extension of 32-bit literals to 64 bits.
264 // See isVSrc64().
265 return isImm() || isSCSrc64();
Matt Arsenault86d336e2015-09-08 21:15:00 +0000266 }
267
Tom Stellard45bb48e2015-06-13 03:28:10 +0000268 bool isVCSrc32() const {
Valery Pykhtinf91911c2016-03-14 05:01:45 +0000269 return isInlinableImm() || isRegClass(AMDGPU::VS_32RegClassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000270 }
271
272 bool isVCSrc64() const {
Valery Pykhtinf91911c2016-03-14 05:01:45 +0000273 return isInlinableImm() || isRegClass(AMDGPU::VS_64RegClassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000274 }
275
276 bool isVSrc32() const {
Tom Stellardd93a34f2016-02-22 19:17:56 +0000277 return isImm() || isVCSrc32();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000278 }
279
280 bool isVSrc64() const {
Sam Koltona74cd522016-03-18 15:35:51 +0000281 // TODO: Check if the 64-bit value (coming from assembly source) can be
Tom Stellardd93a34f2016-02-22 19:17:56 +0000282 // narrowed to 32 bits (in the instruction stream). That require knowledge
283 // of instruction type (unsigned/signed, floating or "untyped"/B64),
284 // see [AMD GCN3 ISA 6.3.1].
285 // TODO: How 64-bit values are formed from 32-bit literals in _B64 insns?
286 return isImm() || isVCSrc64();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000287 }
288
289 bool isMem() const override {
290 return false;
291 }
292
293 bool isExpr() const {
294 return Kind == Expression;
295 }
296
297 bool isSoppBrTarget() const {
298 return isExpr() || isImm();
299 }
300
Sam Kolton945231a2016-06-10 09:57:59 +0000301 bool isSWaitCnt() const;
302 bool isHwreg() const;
303 bool isSendMsg() const;
Sam Kolton945231a2016-06-10 09:57:59 +0000304 bool isSMRDOffset() const;
305 bool isSMRDLiteralOffset() const;
306 bool isDPPCtrl() const;
307
Tom Stellard89049702016-06-15 02:54:14 +0000308 StringRef getExpressionAsToken() const {
309 assert(isExpr());
310 const MCSymbolRefExpr *S = cast<MCSymbolRefExpr>(Expr);
311 return S->getSymbol().getName();
312 }
313
314
Sam Kolton945231a2016-06-10 09:57:59 +0000315 StringRef getToken() const {
Tom Stellard89049702016-06-15 02:54:14 +0000316 assert(isToken());
317
318 if (Kind == Expression)
319 return getExpressionAsToken();
320
Sam Kolton945231a2016-06-10 09:57:59 +0000321 return StringRef(Tok.Data, Tok.Length);
322 }
323
324 int64_t getImm() const {
325 assert(isImm());
326 return Imm.Val;
327 }
328
329 enum ImmTy getImmTy() const {
330 assert(isImm());
331 return Imm.Type;
332 }
333
334 unsigned getReg() const override {
335 return Reg.RegNo;
336 }
337
Tom Stellard45bb48e2015-06-13 03:28:10 +0000338 SMLoc getStartLoc() const override {
339 return StartLoc;
340 }
341
342 SMLoc getEndLoc() const override {
343 return EndLoc;
344 }
345
Sam Kolton945231a2016-06-10 09:57:59 +0000346 Modifiers getModifiers() const {
347 assert(isRegKind() || isImmTy(ImmTyNone));
348 return isRegKind() ? Reg.Mods : Imm.Mods;
349 }
350
351 void setModifiers(Modifiers Mods) {
352 assert(isRegKind() || isImmTy(ImmTyNone));
353 if (isRegKind())
354 Reg.Mods = Mods;
355 else
356 Imm.Mods = Mods;
357 }
358
359 bool hasModifiers() const {
360 return getModifiers().hasModifiers();
361 }
362
363 bool hasFPModifiers() const {
364 return getModifiers().hasFPModifiers();
365 }
366
367 bool hasIntModifiers() const {
368 return getModifiers().hasIntModifiers();
369 }
370
371 void addImmOperands(MCInst &Inst, unsigned N, bool ApplyModifiers = true) const {
372 if (isImmTy(ImmTyNone) && ApplyModifiers && Imm.Mods.hasFPModifiers()) {
373 // Apply modifiers to immediate value
374 int64_t Val = Imm.Val;
375 bool Negate = Imm.Mods.Neg; // Only negate can get here
376 if (Imm.IsFPImm) {
377 APFloat F(BitsToFloat(Val));
378 if (Negate) {
379 F.changeSign();
380 }
381 Val = F.bitcastToAPInt().getZExtValue();
382 } else {
383 Val = Negate ? -Val : Val;
384 }
385 Inst.addOperand(MCOperand::createImm(Val));
386 } else {
387 Inst.addOperand(MCOperand::createImm(getImm()));
388 }
389 }
390
391 void addRegOperands(MCInst &Inst, unsigned N) const {
392 Inst.addOperand(MCOperand::createReg(AMDGPU::getMCReg(getReg(), *Reg.STI)));
393 }
394
395 void addRegOrImmOperands(MCInst &Inst, unsigned N) const {
396 if (isRegKind())
397 addRegOperands(Inst, N);
Tom Stellard89049702016-06-15 02:54:14 +0000398 else if (isExpr())
399 Inst.addOperand(MCOperand::createExpr(Expr));
Sam Kolton945231a2016-06-10 09:57:59 +0000400 else
401 addImmOperands(Inst, N);
402 }
403
404 void addRegOrImmWithInputModsOperands(MCInst &Inst, unsigned N) const {
405 Modifiers Mods = getModifiers();
406 Inst.addOperand(MCOperand::createImm(Mods.getModifiersOperand()));
407 if (isRegKind()) {
408 addRegOperands(Inst, N);
409 } else {
410 addImmOperands(Inst, N, false);
411 }
412 }
413
414 void addRegOrImmWithFPInputModsOperands(MCInst &Inst, unsigned N) const {
415 assert(!hasIntModifiers());
416 addRegOrImmWithInputModsOperands(Inst, N);
417 }
418
419 void addRegOrImmWithIntInputModsOperands(MCInst &Inst, unsigned N) const {
420 assert(!hasFPModifiers());
421 addRegOrImmWithInputModsOperands(Inst, N);
422 }
423
424 void addSoppBrTargetOperands(MCInst &Inst, unsigned N) const {
425 if (isImm())
426 addImmOperands(Inst, N);
427 else {
428 assert(isExpr());
429 Inst.addOperand(MCOperand::createExpr(Expr));
430 }
431 }
432
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000433 void printImmTy(raw_ostream& OS, ImmTy Type) const {
434 switch (Type) {
435 case ImmTyNone: OS << "None"; break;
436 case ImmTyGDS: OS << "GDS"; break;
437 case ImmTyOffen: OS << "Offen"; break;
438 case ImmTyIdxen: OS << "Idxen"; break;
439 case ImmTyAddr64: OS << "Addr64"; break;
440 case ImmTyOffset: OS << "Offset"; break;
441 case ImmTyOffset0: OS << "Offset0"; break;
442 case ImmTyOffset1: OS << "Offset1"; break;
443 case ImmTyGLC: OS << "GLC"; break;
444 case ImmTySLC: OS << "SLC"; break;
445 case ImmTyTFE: OS << "TFE"; break;
446 case ImmTyClampSI: OS << "ClampSI"; break;
447 case ImmTyOModSI: OS << "OModSI"; break;
448 case ImmTyDppCtrl: OS << "DppCtrl"; break;
449 case ImmTyDppRowMask: OS << "DppRowMask"; break;
450 case ImmTyDppBankMask: OS << "DppBankMask"; break;
451 case ImmTyDppBoundCtrl: OS << "DppBoundCtrl"; break;
Sam Kolton05ef1c92016-06-03 10:27:37 +0000452 case ImmTySdwaDstSel: OS << "SdwaDstSel"; break;
453 case ImmTySdwaSrc0Sel: OS << "SdwaSrc0Sel"; break;
454 case ImmTySdwaSrc1Sel: OS << "SdwaSrc1Sel"; break;
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000455 case ImmTySdwaDstUnused: OS << "SdwaDstUnused"; break;
456 case ImmTyDMask: OS << "DMask"; break;
457 case ImmTyUNorm: OS << "UNorm"; break;
458 case ImmTyDA: OS << "DA"; break;
459 case ImmTyR128: OS << "R128"; break;
460 case ImmTyLWE: OS << "LWE"; break;
461 case ImmTyHwreg: OS << "Hwreg"; break;
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000462 case ImmTySendMsg: OS << "SendMsg"; break;
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000463 }
464 }
465
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000466 void print(raw_ostream &OS) const override {
467 switch (Kind) {
468 case Register:
Sam Kolton945231a2016-06-10 09:57:59 +0000469 OS << "<register " << getReg() << " mods: " << Reg.Mods << '>';
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000470 break;
471 case Immediate:
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000472 OS << '<' << getImm();
473 if (getImmTy() != ImmTyNone) {
474 OS << " type: "; printImmTy(OS, getImmTy());
475 }
Sam Kolton945231a2016-06-10 09:57:59 +0000476 OS << " mods: " << Imm.Mods << '>';
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000477 break;
478 case Token:
479 OS << '\'' << getToken() << '\'';
480 break;
481 case Expression:
482 OS << "<expr " << *Expr << '>';
483 break;
484 }
485 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000486
Sam Kolton5f10a132016-05-06 11:31:17 +0000487 static AMDGPUOperand::Ptr CreateImm(int64_t Val, SMLoc Loc,
488 enum ImmTy Type = ImmTyNone,
489 bool IsFPImm = false) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000490 auto Op = llvm::make_unique<AMDGPUOperand>(Immediate);
491 Op->Imm.Val = Val;
492 Op->Imm.IsFPImm = IsFPImm;
493 Op->Imm.Type = Type;
Sam Kolton945231a2016-06-10 09:57:59 +0000494 Op->Imm.Mods = {false, false, false};
Tom Stellard45bb48e2015-06-13 03:28:10 +0000495 Op->StartLoc = Loc;
496 Op->EndLoc = Loc;
497 return Op;
498 }
499
Sam Kolton5f10a132016-05-06 11:31:17 +0000500 static AMDGPUOperand::Ptr CreateToken(StringRef Str, SMLoc Loc,
501 bool HasExplicitEncodingSize = true) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000502 auto Res = llvm::make_unique<AMDGPUOperand>(Token);
503 Res->Tok.Data = Str.data();
504 Res->Tok.Length = Str.size();
505 Res->StartLoc = Loc;
506 Res->EndLoc = Loc;
507 return Res;
508 }
509
Sam Kolton5f10a132016-05-06 11:31:17 +0000510 static AMDGPUOperand::Ptr CreateReg(unsigned RegNo, SMLoc S,
511 SMLoc E,
512 const MCRegisterInfo *TRI,
513 const MCSubtargetInfo *STI,
514 bool ForceVOP3) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000515 auto Op = llvm::make_unique<AMDGPUOperand>(Register);
516 Op->Reg.RegNo = RegNo;
517 Op->Reg.TRI = TRI;
Tom Stellard2b65ed32015-12-21 18:44:27 +0000518 Op->Reg.STI = STI;
Sam Kolton945231a2016-06-10 09:57:59 +0000519 Op->Reg.Mods = {false, false, false};
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520 Op->Reg.IsForcedVOP3 = ForceVOP3;
521 Op->StartLoc = S;
522 Op->EndLoc = E;
523 return Op;
524 }
525
Sam Kolton5f10a132016-05-06 11:31:17 +0000526 static AMDGPUOperand::Ptr CreateExpr(const class MCExpr *Expr, SMLoc S) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000527 auto Op = llvm::make_unique<AMDGPUOperand>(Expression);
528 Op->Expr = Expr;
529 Op->StartLoc = S;
530 Op->EndLoc = S;
531 return Op;
532 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000533};
534
Sam Kolton945231a2016-06-10 09:57:59 +0000535raw_ostream &operator <<(raw_ostream &OS, AMDGPUOperand::Modifiers Mods) {
536 OS << "abs:" << Mods.Abs << " neg: " << Mods.Neg << " sext:" << Mods.Sext;
537 return OS;
538}
539
Tom Stellard45bb48e2015-06-13 03:28:10 +0000540class AMDGPUAsmParser : public MCTargetAsmParser {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000541 const MCInstrInfo &MII;
542 MCAsmParser &Parser;
543
544 unsigned ForcedEncodingSize;
Sam Kolton05ef1c92016-06-03 10:27:37 +0000545 bool ForcedDPP;
546 bool ForcedSDWA;
Matt Arsenault68802d32015-11-05 03:11:27 +0000547
Matt Arsenault3b159672015-12-01 20:31:08 +0000548 bool isSI() const {
Tom Stellard2b65ed32015-12-21 18:44:27 +0000549 return AMDGPU::isSI(getSTI());
Matt Arsenault3b159672015-12-01 20:31:08 +0000550 }
551
552 bool isCI() const {
Tom Stellard2b65ed32015-12-21 18:44:27 +0000553 return AMDGPU::isCI(getSTI());
Matt Arsenault3b159672015-12-01 20:31:08 +0000554 }
555
Matt Arsenault68802d32015-11-05 03:11:27 +0000556 bool isVI() const {
Tom Stellard2b65ed32015-12-21 18:44:27 +0000557 return AMDGPU::isVI(getSTI());
Matt Arsenault68802d32015-11-05 03:11:27 +0000558 }
559
560 bool hasSGPR102_SGPR103() const {
561 return !isVI();
562 }
563
Tom Stellard45bb48e2015-06-13 03:28:10 +0000564 /// @name Auto-generated Match Functions
565 /// {
566
567#define GET_ASSEMBLER_HEADER
568#include "AMDGPUGenAsmMatcher.inc"
569
570 /// }
571
Tom Stellard347ac792015-06-26 21:15:07 +0000572private:
573 bool ParseDirectiveMajorMinor(uint32_t &Major, uint32_t &Minor);
574 bool ParseDirectiveHSACodeObjectVersion();
575 bool ParseDirectiveHSACodeObjectISA();
Tom Stellardff7416b2015-06-26 21:58:31 +0000576 bool ParseAMDKernelCodeTValue(StringRef ID, amd_kernel_code_t &Header);
577 bool ParseDirectiveAMDKernelCodeT();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000578 bool ParseSectionDirectiveHSAText();
Matt Arsenault68802d32015-11-05 03:11:27 +0000579 bool subtargetHasRegister(const MCRegisterInfo &MRI, unsigned RegNo) const;
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000580 bool ParseDirectiveAMDGPUHsaKernel();
Tom Stellard00f2f912015-12-02 19:47:57 +0000581 bool ParseDirectiveAMDGPUHsaModuleGlobal();
582 bool ParseDirectiveAMDGPUHsaProgramGlobal();
583 bool ParseSectionDirectiveHSADataGlobalAgent();
584 bool ParseSectionDirectiveHSADataGlobalProgram();
Tom Stellard9760f032015-12-03 03:34:32 +0000585 bool ParseSectionDirectiveHSARodataReadonlyAgent();
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000586 bool AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind, unsigned Reg1, unsigned RegNum);
587 bool ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth);
Artem Tamazov8ce1f712016-05-19 12:22:39 +0000588 void cvtMubufImpl(MCInst &Inst, const OperandVector &Operands, bool IsAtomic, bool IsAtomicReturn);
Tom Stellard347ac792015-06-26 21:15:07 +0000589
Tom Stellard45bb48e2015-06-13 03:28:10 +0000590public:
Tom Stellard88e0b252015-10-06 15:57:53 +0000591 enum AMDGPUMatchResultTy {
592 Match_PreferE32 = FIRST_TARGET_MATCH_RESULT_TY
593 };
594
Akira Hatanakab11ef082015-11-14 06:35:56 +0000595 AMDGPUAsmParser(const MCSubtargetInfo &STI, MCAsmParser &_Parser,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000596 const MCInstrInfo &MII,
597 const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000598 : MCTargetAsmParser(Options, STI), MII(MII), Parser(_Parser),
Sam Kolton05ef1c92016-06-03 10:27:37 +0000599 ForcedEncodingSize(0),
600 ForcedDPP(false),
601 ForcedSDWA(false) {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000602 MCAsmParserExtension::Initialize(Parser);
603
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000604 if (getSTI().getFeatureBits().none()) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000605 // Set default features.
Akira Hatanakab11ef082015-11-14 06:35:56 +0000606 copySTI().ToggleFeature("SOUTHERN_ISLANDS");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000607 }
608
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000609 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Artem Tamazov17091362016-06-14 15:03:59 +0000610
611 {
612 // TODO: make those pre-defined variables read-only.
613 // Currently there is none suitable machinery in the core llvm-mc for this.
614 // MCSymbol::isRedefinable is intended for another purpose, and
615 // AsmParser::parseDirectiveSet() cannot be specialized for specific target.
616 AMDGPU::IsaVersion Isa = AMDGPU::getIsaVersion(getSTI().getFeatureBits());
617 MCContext &Ctx = getContext();
618 MCSymbol *Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_major"));
619 Sym->setVariableValue(MCConstantExpr::create(Isa.Major, Ctx));
620 Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_minor"));
621 Sym->setVariableValue(MCConstantExpr::create(Isa.Minor, Ctx));
622 Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_stepping"));
623 Sym->setVariableValue(MCConstantExpr::create(Isa.Stepping, Ctx));
624 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000625 }
626
Tom Stellard347ac792015-06-26 21:15:07 +0000627 AMDGPUTargetStreamer &getTargetStreamer() {
628 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
629 return static_cast<AMDGPUTargetStreamer &>(TS);
630 }
Matt Arsenault37fefd62016-06-10 02:18:02 +0000631
Sam Kolton05ef1c92016-06-03 10:27:37 +0000632 void setForcedEncodingSize(unsigned Size) { ForcedEncodingSize = Size; }
633 void setForcedDPP(bool ForceDPP_) { ForcedDPP = ForceDPP_; }
634 void setForcedSDWA(bool ForceSDWA_) { ForcedSDWA = ForceSDWA_; }
Tom Stellard347ac792015-06-26 21:15:07 +0000635
Sam Kolton05ef1c92016-06-03 10:27:37 +0000636 unsigned getForcedEncodingSize() const { return ForcedEncodingSize; }
637 bool isForcedVOP3() const { return ForcedEncodingSize == 64; }
638 bool isForcedDPP() const { return ForcedDPP; }
639 bool isForcedSDWA() const { return ForcedSDWA; }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000640
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000641 std::unique_ptr<AMDGPUOperand> parseRegister();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000642 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
643 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Sam Kolton11de3702016-05-24 12:38:33 +0000644 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
645 unsigned Kind) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000646 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
647 OperandVector &Operands, MCStreamer &Out,
648 uint64_t &ErrorInfo,
649 bool MatchingInlineAsm) override;
650 bool ParseDirective(AsmToken DirectiveID) override;
651 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Mnemonic);
Sam Kolton05ef1c92016-06-03 10:27:37 +0000652 StringRef parseMnemonicSuffix(StringRef Name);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000653 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
654 SMLoc NameLoc, OperandVector &Operands) override;
655
Sam Kolton11de3702016-05-24 12:38:33 +0000656 OperandMatchResultTy parseIntWithPrefix(const char *Prefix, int64_t &Int);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000657 OperandMatchResultTy parseIntWithPrefix(const char *Prefix,
658 OperandVector &Operands,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000659 enum AMDGPUOperand::ImmTy ImmTy = AMDGPUOperand::ImmTyNone,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000660 bool (*ConvertResult)(int64_t&) = 0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000661 OperandMatchResultTy parseNamedBit(const char *Name, OperandVector &Operands,
Sam Kolton11de3702016-05-24 12:38:33 +0000662 enum AMDGPUOperand::ImmTy ImmTy = AMDGPUOperand::ImmTyNone);
Sam Kolton05ef1c92016-06-03 10:27:37 +0000663 OperandMatchResultTy parseStringWithPrefix(StringRef Prefix, StringRef &Value);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000664
Sam Kolton1bdcef72016-05-23 09:59:02 +0000665 OperandMatchResultTy parseImm(OperandVector &Operands);
666 OperandMatchResultTy parseRegOrImm(OperandVector &Operands);
Sam Kolton945231a2016-06-10 09:57:59 +0000667 OperandMatchResultTy parseRegOrImmWithFPInputMods(OperandVector &Operands);
668 OperandMatchResultTy parseRegOrImmWithIntInputMods(OperandVector &Operands);
Sam Kolton1bdcef72016-05-23 09:59:02 +0000669
Tom Stellard45bb48e2015-06-13 03:28:10 +0000670 void cvtDSOffset01(MCInst &Inst, const OperandVector &Operands);
671 void cvtDS(MCInst &Inst, const OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000672
673 bool parseCnt(int64_t &IntVal);
674 OperandMatchResultTy parseSWaitCntOps(OperandVector &Operands);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000675 OperandMatchResultTy parseHwreg(OperandVector &Operands);
Sam Kolton11de3702016-05-24 12:38:33 +0000676
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000677private:
678 struct OperandInfoTy {
679 int64_t Id;
680 bool IsSymbolic;
681 OperandInfoTy(int64_t Id_) : Id(Id_), IsSymbolic(false) { }
682 };
Sam Kolton11de3702016-05-24 12:38:33 +0000683
Artem Tamazov6edc1352016-05-26 17:00:33 +0000684 bool parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId);
685 bool parseHwregConstruct(OperandInfoTy &HwReg, int64_t &Offset, int64_t &Width);
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000686public:
Sam Kolton11de3702016-05-24 12:38:33 +0000687 OperandMatchResultTy parseOptionalOperand(OperandVector &Operands);
688
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000689 OperandMatchResultTy parseSendMsgOp(OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000690 OperandMatchResultTy parseSOppBrTarget(OperandVector &Operands);
691
Artem Tamazov8ce1f712016-05-19 12:22:39 +0000692 void cvtMubuf(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, false, false); }
693 void cvtMubufAtomic(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, false); }
694 void cvtMubufAtomicReturn(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, true); }
Sam Kolton5f10a132016-05-06 11:31:17 +0000695 AMDGPUOperand::Ptr defaultGLC() const;
696 AMDGPUOperand::Ptr defaultSLC() const;
697 AMDGPUOperand::Ptr defaultTFE() const;
698
Sam Kolton5f10a132016-05-06 11:31:17 +0000699 AMDGPUOperand::Ptr defaultDMask() const;
700 AMDGPUOperand::Ptr defaultUNorm() const;
701 AMDGPUOperand::Ptr defaultDA() const;
702 AMDGPUOperand::Ptr defaultR128() const;
703 AMDGPUOperand::Ptr defaultLWE() const;
704 AMDGPUOperand::Ptr defaultSMRDOffset() const;
705 AMDGPUOperand::Ptr defaultSMRDLiteralOffset() const;
Matt Arsenault37fefd62016-06-10 02:18:02 +0000706
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000707 OperandMatchResultTy parseOModOperand(OperandVector &Operands);
708
Tom Stellarda90b9522016-02-11 03:28:15 +0000709 void cvtId(MCInst &Inst, const OperandVector &Operands);
710 void cvtVOP3_2_mod(MCInst &Inst, const OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000711 void cvtVOP3(MCInst &Inst, const OperandVector &Operands);
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000712
713 void cvtMIMG(MCInst &Inst, const OperandVector &Operands);
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000714 void cvtMIMGAtomic(MCInst &Inst, const OperandVector &Operands);
Sam Koltondfa29f72016-03-09 12:29:31 +0000715
Sam Kolton11de3702016-05-24 12:38:33 +0000716 OperandMatchResultTy parseDPPCtrl(OperandVector &Operands);
Sam Kolton5f10a132016-05-06 11:31:17 +0000717 AMDGPUOperand::Ptr defaultRowMask() const;
718 AMDGPUOperand::Ptr defaultBankMask() const;
719 AMDGPUOperand::Ptr defaultBoundCtrl() const;
720 void cvtDPP(MCInst &Inst, const OperandVector &Operands);
Sam Kolton3025e7f2016-04-26 13:33:56 +0000721
Sam Kolton05ef1c92016-06-03 10:27:37 +0000722 OperandMatchResultTy parseSDWASel(OperandVector &Operands, StringRef Prefix,
723 AMDGPUOperand::ImmTy Type);
Sam Kolton3025e7f2016-04-26 13:33:56 +0000724 OperandMatchResultTy parseSDWADstUnused(OperandVector &Operands);
Sam Kolton945231a2016-06-10 09:57:59 +0000725 void cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands);
726 void cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands);
Sam Kolton5196b882016-07-01 09:59:21 +0000727 void cvtSdwaVOPC(MCInst &Inst, const OperandVector &Operands);
728 void cvtSDWA(MCInst &Inst, const OperandVector &Operands,
729 uint64_t BasicInstType);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000730};
731
732struct OptionalOperand {
733 const char *Name;
734 AMDGPUOperand::ImmTy Type;
735 bool IsBit;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000736 bool (*ConvertResult)(int64_t&);
737};
738
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000739}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000740
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000741static int getRegClass(RegisterKind Is, unsigned RegWidth) {
742 if (Is == IS_VGPR) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000743 switch (RegWidth) {
Matt Arsenault967c2f52015-11-03 22:50:32 +0000744 default: return -1;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000745 case 1: return AMDGPU::VGPR_32RegClassID;
746 case 2: return AMDGPU::VReg_64RegClassID;
747 case 3: return AMDGPU::VReg_96RegClassID;
748 case 4: return AMDGPU::VReg_128RegClassID;
749 case 8: return AMDGPU::VReg_256RegClassID;
750 case 16: return AMDGPU::VReg_512RegClassID;
751 }
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000752 } else if (Is == IS_TTMP) {
753 switch (RegWidth) {
754 default: return -1;
755 case 1: return AMDGPU::TTMP_32RegClassID;
756 case 2: return AMDGPU::TTMP_64RegClassID;
Artem Tamazov38e496b2016-04-29 17:04:50 +0000757 case 4: return AMDGPU::TTMP_128RegClassID;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000758 }
759 } else if (Is == IS_SGPR) {
760 switch (RegWidth) {
761 default: return -1;
762 case 1: return AMDGPU::SGPR_32RegClassID;
763 case 2: return AMDGPU::SGPR_64RegClassID;
Artem Tamazov38e496b2016-04-29 17:04:50 +0000764 case 4: return AMDGPU::SGPR_128RegClassID;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000765 case 8: return AMDGPU::SReg_256RegClassID;
766 case 16: return AMDGPU::SReg_512RegClassID;
767 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000768 }
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000769 return -1;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000770}
771
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000772static unsigned getSpecialRegForName(StringRef RegName) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000773 return StringSwitch<unsigned>(RegName)
774 .Case("exec", AMDGPU::EXEC)
775 .Case("vcc", AMDGPU::VCC)
Matt Arsenaultaac9b492015-11-03 22:50:34 +0000776 .Case("flat_scratch", AMDGPU::FLAT_SCR)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000777 .Case("m0", AMDGPU::M0)
778 .Case("scc", AMDGPU::SCC)
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000779 .Case("tba", AMDGPU::TBA)
780 .Case("tma", AMDGPU::TMA)
Matt Arsenaultaac9b492015-11-03 22:50:34 +0000781 .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
782 .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000783 .Case("vcc_lo", AMDGPU::VCC_LO)
784 .Case("vcc_hi", AMDGPU::VCC_HI)
785 .Case("exec_lo", AMDGPU::EXEC_LO)
786 .Case("exec_hi", AMDGPU::EXEC_HI)
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000787 .Case("tma_lo", AMDGPU::TMA_LO)
788 .Case("tma_hi", AMDGPU::TMA_HI)
789 .Case("tba_lo", AMDGPU::TBA_LO)
790 .Case("tba_hi", AMDGPU::TBA_HI)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000791 .Default(0);
792}
793
794bool AMDGPUAsmParser::ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000795 auto R = parseRegister();
796 if (!R) return true;
797 assert(R->isReg());
798 RegNo = R->getReg();
799 StartLoc = R->getStartLoc();
800 EndLoc = R->getEndLoc();
801 return false;
802}
803
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000804bool AMDGPUAsmParser::AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind, unsigned Reg1, unsigned RegNum)
805{
806 switch (RegKind) {
807 case IS_SPECIAL:
808 if (Reg == AMDGPU::EXEC_LO && Reg1 == AMDGPU::EXEC_HI) { Reg = AMDGPU::EXEC; RegWidth = 2; return true; }
809 if (Reg == AMDGPU::FLAT_SCR_LO && Reg1 == AMDGPU::FLAT_SCR_HI) { Reg = AMDGPU::FLAT_SCR; RegWidth = 2; return true; }
810 if (Reg == AMDGPU::VCC_LO && Reg1 == AMDGPU::VCC_HI) { Reg = AMDGPU::VCC; RegWidth = 2; return true; }
811 if (Reg == AMDGPU::TBA_LO && Reg1 == AMDGPU::TBA_HI) { Reg = AMDGPU::TBA; RegWidth = 2; return true; }
812 if (Reg == AMDGPU::TMA_LO && Reg1 == AMDGPU::TMA_HI) { Reg = AMDGPU::TMA; RegWidth = 2; return true; }
813 return false;
814 case IS_VGPR:
815 case IS_SGPR:
816 case IS_TTMP:
817 if (Reg1 != Reg + RegWidth) { return false; }
818 RegWidth++;
819 return true;
820 default:
821 assert(false); return false;
822 }
823}
824
825bool AMDGPUAsmParser::ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth)
826{
827 const MCRegisterInfo *TRI = getContext().getRegisterInfo();
828 if (getLexer().is(AsmToken::Identifier)) {
829 StringRef RegName = Parser.getTok().getString();
830 if ((Reg = getSpecialRegForName(RegName))) {
831 Parser.Lex();
832 RegKind = IS_SPECIAL;
833 } else {
834 unsigned RegNumIndex = 0;
Artem Tamazovf88397c2016-06-03 14:41:17 +0000835 if (RegName[0] == 'v') {
836 RegNumIndex = 1;
837 RegKind = IS_VGPR;
838 } else if (RegName[0] == 's') {
839 RegNumIndex = 1;
840 RegKind = IS_SGPR;
841 } else if (RegName.startswith("ttmp")) {
842 RegNumIndex = strlen("ttmp");
843 RegKind = IS_TTMP;
844 } else {
845 return false;
846 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000847 if (RegName.size() > RegNumIndex) {
848 // Single 32-bit register: vXX.
Artem Tamazovf88397c2016-06-03 14:41:17 +0000849 if (RegName.substr(RegNumIndex).getAsInteger(10, RegNum))
850 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000851 Parser.Lex();
852 RegWidth = 1;
853 } else {
Artem Tamazov7da9b822016-05-27 12:50:13 +0000854 // Range of registers: v[XX:YY]. ":YY" is optional.
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000855 Parser.Lex();
856 int64_t RegLo, RegHi;
Artem Tamazovf88397c2016-06-03 14:41:17 +0000857 if (getLexer().isNot(AsmToken::LBrac))
858 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000859 Parser.Lex();
860
Artem Tamazovf88397c2016-06-03 14:41:17 +0000861 if (getParser().parseAbsoluteExpression(RegLo))
862 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000863
Artem Tamazov7da9b822016-05-27 12:50:13 +0000864 const bool isRBrace = getLexer().is(AsmToken::RBrac);
Artem Tamazovf88397c2016-06-03 14:41:17 +0000865 if (!isRBrace && getLexer().isNot(AsmToken::Colon))
866 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000867 Parser.Lex();
868
Artem Tamazov7da9b822016-05-27 12:50:13 +0000869 if (isRBrace) {
870 RegHi = RegLo;
871 } else {
Artem Tamazovf88397c2016-06-03 14:41:17 +0000872 if (getParser().parseAbsoluteExpression(RegHi))
873 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000874
Artem Tamazovf88397c2016-06-03 14:41:17 +0000875 if (getLexer().isNot(AsmToken::RBrac))
876 return false;
Artem Tamazov7da9b822016-05-27 12:50:13 +0000877 Parser.Lex();
878 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000879 RegNum = (unsigned) RegLo;
880 RegWidth = (RegHi - RegLo) + 1;
881 }
882 }
883 } else if (getLexer().is(AsmToken::LBrac)) {
884 // List of consecutive registers: [s0,s1,s2,s3]
885 Parser.Lex();
Artem Tamazovf88397c2016-06-03 14:41:17 +0000886 if (!ParseAMDGPURegister(RegKind, Reg, RegNum, RegWidth))
887 return false;
888 if (RegWidth != 1)
889 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000890 RegisterKind RegKind1;
891 unsigned Reg1, RegNum1, RegWidth1;
892 do {
893 if (getLexer().is(AsmToken::Comma)) {
894 Parser.Lex();
895 } else if (getLexer().is(AsmToken::RBrac)) {
896 Parser.Lex();
897 break;
898 } else if (ParseAMDGPURegister(RegKind1, Reg1, RegNum1, RegWidth1)) {
Artem Tamazovf88397c2016-06-03 14:41:17 +0000899 if (RegWidth1 != 1) {
900 return false;
901 }
902 if (RegKind1 != RegKind) {
903 return false;
904 }
905 if (!AddNextRegisterToList(Reg, RegWidth, RegKind1, Reg1, RegNum1)) {
906 return false;
907 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000908 } else {
909 return false;
910 }
911 } while (true);
912 } else {
913 return false;
914 }
915 switch (RegKind) {
916 case IS_SPECIAL:
917 RegNum = 0;
918 RegWidth = 1;
919 break;
920 case IS_VGPR:
921 case IS_SGPR:
922 case IS_TTMP:
923 {
924 unsigned Size = 1;
925 if (RegKind == IS_SGPR || RegKind == IS_TTMP) {
926 // SGPR and TTMP registers must be are aligned. Max required alignment is 4 dwords.
927 Size = std::min(RegWidth, 4u);
928 }
Artem Tamazovf88397c2016-06-03 14:41:17 +0000929 if (RegNum % Size != 0)
930 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000931 RegNum = RegNum / Size;
932 int RCID = getRegClass(RegKind, RegWidth);
Artem Tamazovf88397c2016-06-03 14:41:17 +0000933 if (RCID == -1)
934 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000935 const MCRegisterClass RC = TRI->getRegClass(RCID);
Artem Tamazovf88397c2016-06-03 14:41:17 +0000936 if (RegNum >= RC.getNumRegs())
937 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000938 Reg = RC.getRegister(RegNum);
939 break;
940 }
941
942 default:
943 assert(false); return false;
944 }
945
Artem Tamazovf88397c2016-06-03 14:41:17 +0000946 if (!subtargetHasRegister(*TRI, Reg))
947 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000948 return true;
949}
950
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000951std::unique_ptr<AMDGPUOperand> AMDGPUAsmParser::parseRegister() {
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000952 const auto &Tok = Parser.getTok();
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000953 SMLoc StartLoc = Tok.getLoc();
954 SMLoc EndLoc = Tok.getEndLoc();
Matt Arsenault3b159672015-12-01 20:31:08 +0000955 const MCRegisterInfo *TRI = getContext().getRegisterInfo();
956
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000957 RegisterKind RegKind;
958 unsigned Reg, RegNum, RegWidth;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000959
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000960 if (!ParseAMDGPURegister(RegKind, Reg, RegNum, RegWidth)) {
961 return nullptr;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000962 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000963 return AMDGPUOperand::CreateReg(Reg, StartLoc, EndLoc,
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000964 TRI, &getSTI(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000965}
966
Sam Kolton1bdcef72016-05-23 09:59:02 +0000967AMDGPUAsmParser::OperandMatchResultTy
968AMDGPUAsmParser::parseImm(OperandVector &Operands) {
969 bool Minus = false;
970 if (getLexer().getKind() == AsmToken::Minus) {
971 Minus = true;
972 Parser.Lex();
973 }
974
975 SMLoc S = Parser.getTok().getLoc();
976 switch(getLexer().getKind()) {
977 case AsmToken::Integer: {
978 int64_t IntVal;
979 if (getParser().parseAbsoluteExpression(IntVal))
980 return MatchOperand_ParseFail;
981 if (!isInt<32>(IntVal) && !isUInt<32>(IntVal)) {
982 Error(S, "invalid immediate: only 32-bit values are legal");
983 return MatchOperand_ParseFail;
984 }
985
986 if (Minus)
987 IntVal *= -1;
988 Operands.push_back(AMDGPUOperand::CreateImm(IntVal, S));
989 return MatchOperand_Success;
990 }
991 case AsmToken::Real: {
992 // FIXME: We should emit an error if a double precisions floating-point
993 // value is used. I'm not sure the best way to detect this.
994 int64_t IntVal;
995 if (getParser().parseAbsoluteExpression(IntVal))
996 return MatchOperand_ParseFail;
997
998 APFloat F((float)BitsToDouble(IntVal));
999 if (Minus)
1000 F.changeSign();
1001 Operands.push_back(
Matt Arsenault37fefd62016-06-10 02:18:02 +00001002 AMDGPUOperand::CreateImm(F.bitcastToAPInt().getZExtValue(), S,
Sam Kolton1bdcef72016-05-23 09:59:02 +00001003 AMDGPUOperand::ImmTyNone, true));
1004 return MatchOperand_Success;
1005 }
1006 default:
1007 return Minus ? MatchOperand_ParseFail : MatchOperand_NoMatch;
1008 }
1009}
1010
1011AMDGPUAsmParser::OperandMatchResultTy
1012AMDGPUAsmParser::parseRegOrImm(OperandVector &Operands) {
1013 auto res = parseImm(Operands);
1014 if (res != MatchOperand_NoMatch) {
1015 return res;
1016 }
1017
1018 if (auto R = parseRegister()) {
1019 assert(R->isReg());
1020 R->Reg.IsForcedVOP3 = isForcedVOP3();
1021 Operands.push_back(std::move(R));
1022 return MatchOperand_Success;
1023 }
1024 return MatchOperand_ParseFail;
1025}
1026
1027AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton945231a2016-06-10 09:57:59 +00001028AMDGPUAsmParser::parseRegOrImmWithFPInputMods(OperandVector &Operands) {
Matt Arsenault37fefd62016-06-10 02:18:02 +00001029 // XXX: During parsing we can't determine if minus sign means
Sam Kolton1bdcef72016-05-23 09:59:02 +00001030 // negate-modifier or negative immediate value.
1031 // By default we suppose it is modifier.
1032 bool Negate = false, Abs = false, Abs2 = false;
1033
1034 if (getLexer().getKind()== AsmToken::Minus) {
1035 Parser.Lex();
1036 Negate = true;
1037 }
1038
1039 if (getLexer().getKind() == AsmToken::Identifier && Parser.getTok().getString() == "abs") {
1040 Parser.Lex();
1041 Abs2 = true;
1042 if (getLexer().isNot(AsmToken::LParen)) {
1043 Error(Parser.getTok().getLoc(), "expected left paren after abs");
1044 return MatchOperand_ParseFail;
1045 }
1046 Parser.Lex();
1047 }
1048
1049 if (getLexer().getKind() == AsmToken::Pipe) {
1050 if (Abs2) {
1051 Error(Parser.getTok().getLoc(), "expected register or immediate");
1052 return MatchOperand_ParseFail;
1053 }
1054 Parser.Lex();
1055 Abs = true;
1056 }
1057
1058 auto Res = parseRegOrImm(Operands);
1059 if (Res != MatchOperand_Success) {
1060 return Res;
1061 }
1062
Sam Kolton945231a2016-06-10 09:57:59 +00001063 AMDGPUOperand::Modifiers Mods = {false, false, false};
Sam Kolton1bdcef72016-05-23 09:59:02 +00001064 if (Negate) {
Sam Kolton945231a2016-06-10 09:57:59 +00001065 Mods.Neg = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001066 }
1067 if (Abs) {
1068 if (getLexer().getKind() != AsmToken::Pipe) {
1069 Error(Parser.getTok().getLoc(), "expected vertical bar");
1070 return MatchOperand_ParseFail;
1071 }
1072 Parser.Lex();
Sam Kolton945231a2016-06-10 09:57:59 +00001073 Mods.Abs = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001074 }
1075 if (Abs2) {
1076 if (getLexer().isNot(AsmToken::RParen)) {
1077 Error(Parser.getTok().getLoc(), "expected closing parentheses");
1078 return MatchOperand_ParseFail;
1079 }
1080 Parser.Lex();
Sam Kolton945231a2016-06-10 09:57:59 +00001081 Mods.Abs = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001082 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00001083
Sam Kolton945231a2016-06-10 09:57:59 +00001084 if (Mods.hasFPModifiers()) {
Sam Kolton1bdcef72016-05-23 09:59:02 +00001085 AMDGPUOperand &Op = static_cast<AMDGPUOperand &>(*Operands.back());
Sam Kolton945231a2016-06-10 09:57:59 +00001086 Op.setModifiers(Mods);
Sam Kolton1bdcef72016-05-23 09:59:02 +00001087 }
1088 return MatchOperand_Success;
1089}
1090
Sam Kolton945231a2016-06-10 09:57:59 +00001091AMDGPUAsmParser::OperandMatchResultTy
1092AMDGPUAsmParser::parseRegOrImmWithIntInputMods(OperandVector &Operands) {
1093 bool Sext = false;
1094
1095 if (getLexer().getKind() == AsmToken::Identifier && Parser.getTok().getString() == "sext") {
1096 Parser.Lex();
1097 Sext = true;
1098 if (getLexer().isNot(AsmToken::LParen)) {
1099 Error(Parser.getTok().getLoc(), "expected left paren after sext");
1100 return MatchOperand_ParseFail;
1101 }
1102 Parser.Lex();
1103 }
1104
1105 auto Res = parseRegOrImm(Operands);
1106 if (Res != MatchOperand_Success) {
1107 return Res;
1108 }
1109
1110 AMDGPUOperand &Op = static_cast<AMDGPUOperand &>(*Operands.back());
1111 if (Op.isImm() && Op.Imm.IsFPImm) {
1112 Error(Parser.getTok().getLoc(), "floating point operands not allowed with sext() modifier");
1113 return MatchOperand_ParseFail;
1114 }
1115
1116 AMDGPUOperand::Modifiers Mods = {false, false, false};
1117 if (Sext) {
1118 if (getLexer().isNot(AsmToken::RParen)) {
1119 Error(Parser.getTok().getLoc(), "expected closing parentheses");
1120 return MatchOperand_ParseFail;
1121 }
1122 Parser.Lex();
1123 Mods.Sext = true;
1124 }
1125
1126 if (Mods.hasIntModifiers()) {
1127 Op.setModifiers(Mods);
1128 }
1129 return MatchOperand_Success;
1130}
Sam Kolton1bdcef72016-05-23 09:59:02 +00001131
Tom Stellard45bb48e2015-06-13 03:28:10 +00001132unsigned AMDGPUAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
1133
1134 uint64_t TSFlags = MII.get(Inst.getOpcode()).TSFlags;
1135
1136 if ((getForcedEncodingSize() == 32 && (TSFlags & SIInstrFlags::VOP3)) ||
Sam Kolton05ef1c92016-06-03 10:27:37 +00001137 (getForcedEncodingSize() == 64 && !(TSFlags & SIInstrFlags::VOP3)) ||
1138 (isForcedDPP() && !(TSFlags & SIInstrFlags::DPP)) ||
1139 (isForcedSDWA() && !(TSFlags & SIInstrFlags::SDWA)) )
Tom Stellard45bb48e2015-06-13 03:28:10 +00001140 return Match_InvalidOperand;
1141
Tom Stellard88e0b252015-10-06 15:57:53 +00001142 if ((TSFlags & SIInstrFlags::VOP3) &&
1143 (TSFlags & SIInstrFlags::VOPAsmPrefer32Bit) &&
1144 getForcedEncodingSize() != 64)
1145 return Match_PreferE32;
1146
Tom Stellard45bb48e2015-06-13 03:28:10 +00001147 return Match_Success;
1148}
1149
Tom Stellard45bb48e2015-06-13 03:28:10 +00001150bool AMDGPUAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1151 OperandVector &Operands,
1152 MCStreamer &Out,
1153 uint64_t &ErrorInfo,
1154 bool MatchingInlineAsm) {
1155 MCInst Inst;
1156
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00001157 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001158 default: break;
1159 case Match_Success:
1160 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001161 Out.EmitInstruction(Inst, getSTI());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001162 return false;
1163 case Match_MissingFeature:
1164 return Error(IDLoc, "instruction not supported on this GPU");
1165
1166 case Match_MnemonicFail:
1167 return Error(IDLoc, "unrecognized instruction mnemonic");
1168
1169 case Match_InvalidOperand: {
1170 SMLoc ErrorLoc = IDLoc;
1171 if (ErrorInfo != ~0ULL) {
1172 if (ErrorInfo >= Operands.size()) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001173 return Error(IDLoc, "too few operands for instruction");
1174 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001175 ErrorLoc = ((AMDGPUOperand &)*Operands[ErrorInfo]).getStartLoc();
1176 if (ErrorLoc == SMLoc())
1177 ErrorLoc = IDLoc;
1178 }
1179 return Error(ErrorLoc, "invalid operand for instruction");
1180 }
Tom Stellard88e0b252015-10-06 15:57:53 +00001181 case Match_PreferE32:
1182 return Error(IDLoc, "internal error: instruction without _e64 suffix "
1183 "should be encoded as e32");
Tom Stellard45bb48e2015-06-13 03:28:10 +00001184 }
1185 llvm_unreachable("Implement any new match types added!");
1186}
1187
Tom Stellard347ac792015-06-26 21:15:07 +00001188bool AMDGPUAsmParser::ParseDirectiveMajorMinor(uint32_t &Major,
1189 uint32_t &Minor) {
1190 if (getLexer().isNot(AsmToken::Integer))
1191 return TokError("invalid major version");
1192
1193 Major = getLexer().getTok().getIntVal();
1194 Lex();
1195
1196 if (getLexer().isNot(AsmToken::Comma))
1197 return TokError("minor version number required, comma expected");
1198 Lex();
1199
1200 if (getLexer().isNot(AsmToken::Integer))
1201 return TokError("invalid minor version");
1202
1203 Minor = getLexer().getTok().getIntVal();
1204 Lex();
1205
1206 return false;
1207}
1208
1209bool AMDGPUAsmParser::ParseDirectiveHSACodeObjectVersion() {
1210
1211 uint32_t Major;
1212 uint32_t Minor;
1213
1214 if (ParseDirectiveMajorMinor(Major, Minor))
1215 return true;
1216
1217 getTargetStreamer().EmitDirectiveHSACodeObjectVersion(Major, Minor);
1218 return false;
1219}
1220
1221bool AMDGPUAsmParser::ParseDirectiveHSACodeObjectISA() {
1222
1223 uint32_t Major;
1224 uint32_t Minor;
1225 uint32_t Stepping;
1226 StringRef VendorName;
1227 StringRef ArchName;
1228
1229 // If this directive has no arguments, then use the ISA version for the
1230 // targeted GPU.
1231 if (getLexer().is(AsmToken::EndOfStatement)) {
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001232 AMDGPU::IsaVersion Isa = AMDGPU::getIsaVersion(getSTI().getFeatureBits());
Tom Stellard347ac792015-06-26 21:15:07 +00001233 getTargetStreamer().EmitDirectiveHSACodeObjectISA(Isa.Major, Isa.Minor,
1234 Isa.Stepping,
1235 "AMD", "AMDGPU");
1236 return false;
1237 }
1238
1239
1240 if (ParseDirectiveMajorMinor(Major, Minor))
1241 return true;
1242
1243 if (getLexer().isNot(AsmToken::Comma))
1244 return TokError("stepping version number required, comma expected");
1245 Lex();
1246
1247 if (getLexer().isNot(AsmToken::Integer))
1248 return TokError("invalid stepping version");
1249
1250 Stepping = getLexer().getTok().getIntVal();
1251 Lex();
1252
1253 if (getLexer().isNot(AsmToken::Comma))
1254 return TokError("vendor name required, comma expected");
1255 Lex();
1256
1257 if (getLexer().isNot(AsmToken::String))
1258 return TokError("invalid vendor name");
1259
1260 VendorName = getLexer().getTok().getStringContents();
1261 Lex();
1262
1263 if (getLexer().isNot(AsmToken::Comma))
1264 return TokError("arch name required, comma expected");
1265 Lex();
1266
1267 if (getLexer().isNot(AsmToken::String))
1268 return TokError("invalid arch name");
1269
1270 ArchName = getLexer().getTok().getStringContents();
1271 Lex();
1272
1273 getTargetStreamer().EmitDirectiveHSACodeObjectISA(Major, Minor, Stepping,
1274 VendorName, ArchName);
1275 return false;
1276}
1277
Tom Stellardff7416b2015-06-26 21:58:31 +00001278bool AMDGPUAsmParser::ParseAMDKernelCodeTValue(StringRef ID,
1279 amd_kernel_code_t &Header) {
Valery Pykhtindc110542016-03-06 20:25:36 +00001280 SmallString<40> ErrStr;
1281 raw_svector_ostream Err(ErrStr);
Valery Pykhtina852d692016-06-23 14:13:06 +00001282 if (!parseAmdKernelCodeField(ID, getParser(), Header, Err)) {
Valery Pykhtindc110542016-03-06 20:25:36 +00001283 return TokError(Err.str());
1284 }
Tom Stellardff7416b2015-06-26 21:58:31 +00001285 Lex();
Tom Stellardff7416b2015-06-26 21:58:31 +00001286 return false;
1287}
1288
1289bool AMDGPUAsmParser::ParseDirectiveAMDKernelCodeT() {
1290
1291 amd_kernel_code_t Header;
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001292 AMDGPU::initDefaultAMDKernelCodeT(Header, getSTI().getFeatureBits());
Tom Stellardff7416b2015-06-26 21:58:31 +00001293
1294 while (true) {
1295
Tom Stellardff7416b2015-06-26 21:58:31 +00001296 // Lex EndOfStatement. This is in a while loop, because lexing a comment
1297 // will set the current token to EndOfStatement.
1298 while(getLexer().is(AsmToken::EndOfStatement))
1299 Lex();
1300
1301 if (getLexer().isNot(AsmToken::Identifier))
1302 return TokError("expected value identifier or .end_amd_kernel_code_t");
1303
1304 StringRef ID = getLexer().getTok().getIdentifier();
1305 Lex();
1306
1307 if (ID == ".end_amd_kernel_code_t")
1308 break;
1309
1310 if (ParseAMDKernelCodeTValue(ID, Header))
1311 return true;
1312 }
1313
1314 getTargetStreamer().EmitAMDKernelCodeT(Header);
1315
1316 return false;
1317}
1318
Tom Stellarde135ffd2015-09-25 21:41:28 +00001319bool AMDGPUAsmParser::ParseSectionDirectiveHSAText() {
1320 getParser().getStreamer().SwitchSection(
1321 AMDGPU::getHSATextSection(getContext()));
1322 return false;
1323}
1324
Tom Stellard1e1b05d2015-11-06 11:45:14 +00001325bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaKernel() {
1326 if (getLexer().isNot(AsmToken::Identifier))
1327 return TokError("expected symbol name");
1328
1329 StringRef KernelName = Parser.getTok().getString();
1330
1331 getTargetStreamer().EmitAMDGPUSymbolType(KernelName,
1332 ELF::STT_AMDGPU_HSA_KERNEL);
1333 Lex();
1334 return false;
1335}
1336
Tom Stellard00f2f912015-12-02 19:47:57 +00001337bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaModuleGlobal() {
1338 if (getLexer().isNot(AsmToken::Identifier))
1339 return TokError("expected symbol name");
1340
1341 StringRef GlobalName = Parser.getTok().getIdentifier();
1342
1343 getTargetStreamer().EmitAMDGPUHsaModuleScopeGlobal(GlobalName);
1344 Lex();
1345 return false;
1346}
1347
1348bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaProgramGlobal() {
1349 if (getLexer().isNot(AsmToken::Identifier))
1350 return TokError("expected symbol name");
1351
1352 StringRef GlobalName = Parser.getTok().getIdentifier();
1353
1354 getTargetStreamer().EmitAMDGPUHsaProgramScopeGlobal(GlobalName);
1355 Lex();
1356 return false;
1357}
1358
1359bool AMDGPUAsmParser::ParseSectionDirectiveHSADataGlobalAgent() {
1360 getParser().getStreamer().SwitchSection(
1361 AMDGPU::getHSADataGlobalAgentSection(getContext()));
1362 return false;
1363}
1364
1365bool AMDGPUAsmParser::ParseSectionDirectiveHSADataGlobalProgram() {
1366 getParser().getStreamer().SwitchSection(
1367 AMDGPU::getHSADataGlobalProgramSection(getContext()));
1368 return false;
1369}
1370
Tom Stellard9760f032015-12-03 03:34:32 +00001371bool AMDGPUAsmParser::ParseSectionDirectiveHSARodataReadonlyAgent() {
1372 getParser().getStreamer().SwitchSection(
1373 AMDGPU::getHSARodataReadonlyAgentSection(getContext()));
1374 return false;
1375}
1376
Tom Stellard45bb48e2015-06-13 03:28:10 +00001377bool AMDGPUAsmParser::ParseDirective(AsmToken DirectiveID) {
Tom Stellard347ac792015-06-26 21:15:07 +00001378 StringRef IDVal = DirectiveID.getString();
1379
1380 if (IDVal == ".hsa_code_object_version")
1381 return ParseDirectiveHSACodeObjectVersion();
1382
1383 if (IDVal == ".hsa_code_object_isa")
1384 return ParseDirectiveHSACodeObjectISA();
1385
Tom Stellardff7416b2015-06-26 21:58:31 +00001386 if (IDVal == ".amd_kernel_code_t")
1387 return ParseDirectiveAMDKernelCodeT();
1388
Tom Stellardfcfaea42016-05-05 17:03:33 +00001389 if (IDVal == ".hsatext")
Tom Stellarde135ffd2015-09-25 21:41:28 +00001390 return ParseSectionDirectiveHSAText();
1391
Tom Stellard1e1b05d2015-11-06 11:45:14 +00001392 if (IDVal == ".amdgpu_hsa_kernel")
1393 return ParseDirectiveAMDGPUHsaKernel();
1394
Tom Stellard00f2f912015-12-02 19:47:57 +00001395 if (IDVal == ".amdgpu_hsa_module_global")
1396 return ParseDirectiveAMDGPUHsaModuleGlobal();
1397
1398 if (IDVal == ".amdgpu_hsa_program_global")
1399 return ParseDirectiveAMDGPUHsaProgramGlobal();
1400
1401 if (IDVal == ".hsadata_global_agent")
1402 return ParseSectionDirectiveHSADataGlobalAgent();
1403
1404 if (IDVal == ".hsadata_global_program")
1405 return ParseSectionDirectiveHSADataGlobalProgram();
1406
Tom Stellard9760f032015-12-03 03:34:32 +00001407 if (IDVal == ".hsarodata_readonly_agent")
1408 return ParseSectionDirectiveHSARodataReadonlyAgent();
1409
Tom Stellard45bb48e2015-06-13 03:28:10 +00001410 return true;
1411}
1412
Matt Arsenault68802d32015-11-05 03:11:27 +00001413bool AMDGPUAsmParser::subtargetHasRegister(const MCRegisterInfo &MRI,
1414 unsigned RegNo) const {
Matt Arsenault3b159672015-12-01 20:31:08 +00001415 if (isCI())
Matt Arsenault68802d32015-11-05 03:11:27 +00001416 return true;
1417
Matt Arsenault3b159672015-12-01 20:31:08 +00001418 if (isSI()) {
1419 // No flat_scr
1420 switch (RegNo) {
1421 case AMDGPU::FLAT_SCR:
1422 case AMDGPU::FLAT_SCR_LO:
1423 case AMDGPU::FLAT_SCR_HI:
1424 return false;
1425 default:
1426 return true;
1427 }
1428 }
1429
Matt Arsenault68802d32015-11-05 03:11:27 +00001430 // VI only has 102 SGPRs, so make sure we aren't trying to use the 2 more that
1431 // SI/CI have.
1432 for (MCRegAliasIterator R(AMDGPU::SGPR102_SGPR103, &MRI, true);
1433 R.isValid(); ++R) {
1434 if (*R == RegNo)
1435 return false;
1436 }
1437
1438 return true;
1439}
1440
Tom Stellard45bb48e2015-06-13 03:28:10 +00001441AMDGPUAsmParser::OperandMatchResultTy
1442AMDGPUAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
1443
1444 // Try to parse with a custom parser
1445 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
1446
1447 // If we successfully parsed the operand or if there as an error parsing,
1448 // we are done.
1449 //
1450 // If we are parsing after we reach EndOfStatement then this means we
1451 // are appending default values to the Operands list. This is only done
1452 // by custom parser, so we shouldn't continue on to the generic parsing.
Sam Kolton1bdcef72016-05-23 09:59:02 +00001453 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail ||
Tom Stellard45bb48e2015-06-13 03:28:10 +00001454 getLexer().is(AsmToken::EndOfStatement))
1455 return ResTy;
1456
Sam Kolton1bdcef72016-05-23 09:59:02 +00001457 ResTy = parseRegOrImm(Operands);
Nikolay Haustov9b7577e2016-03-09 11:03:21 +00001458
Sam Kolton1bdcef72016-05-23 09:59:02 +00001459 if (ResTy == MatchOperand_Success)
1460 return ResTy;
1461
1462 if (getLexer().getKind() == AsmToken::Identifier) {
Tom Stellard89049702016-06-15 02:54:14 +00001463 // If this identifier is a symbol, we want to create an expression for it.
1464 // It is a little difficult to distinguish between a symbol name, and
1465 // an instruction flag like 'gds'. In order to do this, we parse
1466 // all tokens as expressions and then treate the symbol name as the token
1467 // string when we want to interpret the operand as a token.
Sam Kolton1bdcef72016-05-23 09:59:02 +00001468 const auto &Tok = Parser.getTok();
Tom Stellard89049702016-06-15 02:54:14 +00001469 SMLoc S = Tok.getLoc();
1470 const MCExpr *Expr = nullptr;
1471 if (!Parser.parseExpression(Expr)) {
1472 Operands.push_back(AMDGPUOperand::CreateExpr(Expr, S));
1473 return MatchOperand_Success;
1474 }
1475
Sam Kolton1bdcef72016-05-23 09:59:02 +00001476 Operands.push_back(AMDGPUOperand::CreateToken(Tok.getString(), Tok.getLoc()));
Tom Stellard45bb48e2015-06-13 03:28:10 +00001477 Parser.Lex();
Sam Kolton1bdcef72016-05-23 09:59:02 +00001478 return MatchOperand_Success;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001479 }
Sam Kolton1bdcef72016-05-23 09:59:02 +00001480 return MatchOperand_NoMatch;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001481}
1482
Sam Kolton05ef1c92016-06-03 10:27:37 +00001483StringRef AMDGPUAsmParser::parseMnemonicSuffix(StringRef Name) {
1484 // Clear any forced encodings from the previous instruction.
1485 setForcedEncodingSize(0);
1486 setForcedDPP(false);
1487 setForcedSDWA(false);
1488
1489 if (Name.endswith("_e64")) {
1490 setForcedEncodingSize(64);
1491 return Name.substr(0, Name.size() - 4);
1492 } else if (Name.endswith("_e32")) {
1493 setForcedEncodingSize(32);
1494 return Name.substr(0, Name.size() - 4);
1495 } else if (Name.endswith("_dpp")) {
1496 setForcedDPP(true);
1497 return Name.substr(0, Name.size() - 4);
1498 } else if (Name.endswith("_sdwa")) {
1499 setForcedSDWA(true);
1500 return Name.substr(0, Name.size() - 5);
1501 }
1502 return Name;
1503}
1504
Tom Stellard45bb48e2015-06-13 03:28:10 +00001505bool AMDGPUAsmParser::ParseInstruction(ParseInstructionInfo &Info,
1506 StringRef Name,
1507 SMLoc NameLoc, OperandVector &Operands) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001508 // Add the instruction mnemonic
Sam Kolton05ef1c92016-06-03 10:27:37 +00001509 Name = parseMnemonicSuffix(Name);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001510 Operands.push_back(AMDGPUOperand::CreateToken(Name, NameLoc));
Matt Arsenault37fefd62016-06-10 02:18:02 +00001511
Tom Stellard45bb48e2015-06-13 03:28:10 +00001512 while (!getLexer().is(AsmToken::EndOfStatement)) {
1513 AMDGPUAsmParser::OperandMatchResultTy Res = parseOperand(Operands, Name);
1514
1515 // Eat the comma or space if there is one.
1516 if (getLexer().is(AsmToken::Comma))
1517 Parser.Lex();
Matt Arsenault37fefd62016-06-10 02:18:02 +00001518
Tom Stellard45bb48e2015-06-13 03:28:10 +00001519 switch (Res) {
1520 case MatchOperand_Success: break;
Matt Arsenault37fefd62016-06-10 02:18:02 +00001521 case MatchOperand_ParseFail:
Sam Kolton1bdcef72016-05-23 09:59:02 +00001522 Error(getLexer().getLoc(), "failed parsing operand.");
1523 while (!getLexer().is(AsmToken::EndOfStatement)) {
1524 Parser.Lex();
1525 }
1526 return true;
Matt Arsenault37fefd62016-06-10 02:18:02 +00001527 case MatchOperand_NoMatch:
Sam Kolton1bdcef72016-05-23 09:59:02 +00001528 Error(getLexer().getLoc(), "not a valid operand.");
1529 while (!getLexer().is(AsmToken::EndOfStatement)) {
1530 Parser.Lex();
1531 }
1532 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001533 }
1534 }
1535
Tom Stellard45bb48e2015-06-13 03:28:10 +00001536 return false;
1537}
1538
1539//===----------------------------------------------------------------------===//
1540// Utility functions
1541//===----------------------------------------------------------------------===//
1542
1543AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton11de3702016-05-24 12:38:33 +00001544AMDGPUAsmParser::parseIntWithPrefix(const char *Prefix, int64_t &Int) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001545 switch(getLexer().getKind()) {
1546 default: return MatchOperand_NoMatch;
1547 case AsmToken::Identifier: {
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001548 StringRef Name = Parser.getTok().getString();
1549 if (!Name.equals(Prefix)) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001550 return MatchOperand_NoMatch;
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001551 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001552
1553 Parser.Lex();
1554 if (getLexer().isNot(AsmToken::Colon))
1555 return MatchOperand_ParseFail;
1556
1557 Parser.Lex();
1558 if (getLexer().isNot(AsmToken::Integer))
1559 return MatchOperand_ParseFail;
1560
1561 if (getParser().parseAbsoluteExpression(Int))
1562 return MatchOperand_ParseFail;
1563 break;
1564 }
1565 }
1566 return MatchOperand_Success;
1567}
1568
1569AMDGPUAsmParser::OperandMatchResultTy
1570AMDGPUAsmParser::parseIntWithPrefix(const char *Prefix, OperandVector &Operands,
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001571 enum AMDGPUOperand::ImmTy ImmTy,
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001572 bool (*ConvertResult)(int64_t&)) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001573
1574 SMLoc S = Parser.getTok().getLoc();
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001575 int64_t Value = 0;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001576
Sam Kolton11de3702016-05-24 12:38:33 +00001577 AMDGPUAsmParser::OperandMatchResultTy Res = parseIntWithPrefix(Prefix, Value);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001578 if (Res != MatchOperand_Success)
1579 return Res;
1580
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001581 if (ConvertResult && !ConvertResult(Value)) {
1582 return MatchOperand_ParseFail;
1583 }
1584
1585 Operands.push_back(AMDGPUOperand::CreateImm(Value, S, ImmTy));
Tom Stellard45bb48e2015-06-13 03:28:10 +00001586 return MatchOperand_Success;
1587}
1588
1589AMDGPUAsmParser::OperandMatchResultTy
1590AMDGPUAsmParser::parseNamedBit(const char *Name, OperandVector &Operands,
Sam Kolton11de3702016-05-24 12:38:33 +00001591 enum AMDGPUOperand::ImmTy ImmTy) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001592 int64_t Bit = 0;
1593 SMLoc S = Parser.getTok().getLoc();
1594
1595 // We are at the end of the statement, and this is a default argument, so
1596 // use a default value.
1597 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1598 switch(getLexer().getKind()) {
1599 case AsmToken::Identifier: {
1600 StringRef Tok = Parser.getTok().getString();
1601 if (Tok == Name) {
1602 Bit = 1;
1603 Parser.Lex();
1604 } else if (Tok.startswith("no") && Tok.endswith(Name)) {
1605 Bit = 0;
1606 Parser.Lex();
1607 } else {
Sam Kolton11de3702016-05-24 12:38:33 +00001608 return MatchOperand_NoMatch;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001609 }
1610 break;
1611 }
1612 default:
1613 return MatchOperand_NoMatch;
1614 }
1615 }
1616
1617 Operands.push_back(AMDGPUOperand::CreateImm(Bit, S, ImmTy));
1618 return MatchOperand_Success;
1619}
1620
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001621typedef std::map<enum AMDGPUOperand::ImmTy, unsigned> OptionalImmIndexMap;
1622
Sam Koltona74cd522016-03-18 15:35:51 +00001623void addOptionalImmOperand(MCInst& Inst, const OperandVector& Operands,
1624 OptionalImmIndexMap& OptionalIdx,
Sam Koltondfa29f72016-03-09 12:29:31 +00001625 enum AMDGPUOperand::ImmTy ImmT, int64_t Default = 0) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001626 auto i = OptionalIdx.find(ImmT);
1627 if (i != OptionalIdx.end()) {
1628 unsigned Idx = i->second;
1629 ((AMDGPUOperand &)*Operands[Idx]).addImmOperands(Inst, 1);
1630 } else {
Sam Koltondfa29f72016-03-09 12:29:31 +00001631 Inst.addOperand(MCOperand::createImm(Default));
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001632 }
1633}
1634
Matt Arsenault37fefd62016-06-10 02:18:02 +00001635AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton05ef1c92016-06-03 10:27:37 +00001636AMDGPUAsmParser::parseStringWithPrefix(StringRef Prefix, StringRef &Value) {
Sam Kolton3025e7f2016-04-26 13:33:56 +00001637 if (getLexer().isNot(AsmToken::Identifier)) {
1638 return MatchOperand_NoMatch;
1639 }
1640 StringRef Tok = Parser.getTok().getString();
1641 if (Tok != Prefix) {
1642 return MatchOperand_NoMatch;
1643 }
1644
1645 Parser.Lex();
1646 if (getLexer().isNot(AsmToken::Colon)) {
1647 return MatchOperand_ParseFail;
1648 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00001649
Sam Kolton3025e7f2016-04-26 13:33:56 +00001650 Parser.Lex();
1651 if (getLexer().isNot(AsmToken::Identifier)) {
1652 return MatchOperand_ParseFail;
1653 }
1654
1655 Value = Parser.getTok().getString();
1656 return MatchOperand_Success;
1657}
1658
Tom Stellard45bb48e2015-06-13 03:28:10 +00001659//===----------------------------------------------------------------------===//
1660// ds
1661//===----------------------------------------------------------------------===//
1662
Tom Stellard45bb48e2015-06-13 03:28:10 +00001663void AMDGPUAsmParser::cvtDSOffset01(MCInst &Inst,
1664 const OperandVector &Operands) {
1665
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001666 OptionalImmIndexMap OptionalIdx;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001667
1668 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
1669 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
1670
1671 // Add the register arguments
1672 if (Op.isReg()) {
1673 Op.addRegOperands(Inst, 1);
1674 continue;
1675 }
1676
1677 // Handle optional arguments
1678 OptionalIdx[Op.getImmTy()] = i;
1679 }
1680
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001681 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset0);
1682 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset1);
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001683 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001684
Tom Stellard45bb48e2015-06-13 03:28:10 +00001685 Inst.addOperand(MCOperand::createReg(AMDGPU::M0)); // m0
1686}
1687
1688void AMDGPUAsmParser::cvtDS(MCInst &Inst, const OperandVector &Operands) {
1689
1690 std::map<enum AMDGPUOperand::ImmTy, unsigned> OptionalIdx;
1691 bool GDSOnly = false;
1692
1693 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
1694 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
1695
1696 // Add the register arguments
1697 if (Op.isReg()) {
1698 Op.addRegOperands(Inst, 1);
1699 continue;
1700 }
1701
1702 if (Op.isToken() && Op.getToken() == "gds") {
1703 GDSOnly = true;
1704 continue;
1705 }
1706
1707 // Handle optional arguments
1708 OptionalIdx[Op.getImmTy()] = i;
1709 }
1710
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001711 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset);
1712 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001713
1714 if (!GDSOnly) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001715 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001716 }
1717 Inst.addOperand(MCOperand::createReg(AMDGPU::M0)); // m0
1718}
1719
1720
1721//===----------------------------------------------------------------------===//
1722// s_waitcnt
1723//===----------------------------------------------------------------------===//
1724
1725bool AMDGPUAsmParser::parseCnt(int64_t &IntVal) {
1726 StringRef CntName = Parser.getTok().getString();
1727 int64_t CntVal;
1728
1729 Parser.Lex();
1730 if (getLexer().isNot(AsmToken::LParen))
1731 return true;
1732
1733 Parser.Lex();
1734 if (getLexer().isNot(AsmToken::Integer))
1735 return true;
1736
1737 if (getParser().parseAbsoluteExpression(CntVal))
1738 return true;
1739
1740 if (getLexer().isNot(AsmToken::RParen))
1741 return true;
1742
1743 Parser.Lex();
1744 if (getLexer().is(AsmToken::Amp) || getLexer().is(AsmToken::Comma))
1745 Parser.Lex();
1746
1747 int CntShift;
1748 int CntMask;
1749
1750 if (CntName == "vmcnt") {
1751 CntMask = 0xf;
1752 CntShift = 0;
1753 } else if (CntName == "expcnt") {
1754 CntMask = 0x7;
1755 CntShift = 4;
1756 } else if (CntName == "lgkmcnt") {
Tom Stellard3d2c8522016-01-28 17:13:44 +00001757 CntMask = 0xf;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001758 CntShift = 8;
1759 } else {
1760 return true;
1761 }
1762
1763 IntVal &= ~(CntMask << CntShift);
1764 IntVal |= (CntVal << CntShift);
1765 return false;
1766}
1767
1768AMDGPUAsmParser::OperandMatchResultTy
1769AMDGPUAsmParser::parseSWaitCntOps(OperandVector &Operands) {
1770 // Disable all counters by default.
1771 // vmcnt [3:0]
1772 // expcnt [6:4]
Tom Stellard3d2c8522016-01-28 17:13:44 +00001773 // lgkmcnt [11:8]
1774 int64_t CntVal = 0xf7f;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001775 SMLoc S = Parser.getTok().getLoc();
1776
1777 switch(getLexer().getKind()) {
1778 default: return MatchOperand_ParseFail;
1779 case AsmToken::Integer:
1780 // The operand can be an integer value.
1781 if (getParser().parseAbsoluteExpression(CntVal))
1782 return MatchOperand_ParseFail;
1783 break;
1784
1785 case AsmToken::Identifier:
1786 do {
1787 if (parseCnt(CntVal))
1788 return MatchOperand_ParseFail;
1789 } while(getLexer().isNot(AsmToken::EndOfStatement));
1790 break;
1791 }
1792 Operands.push_back(AMDGPUOperand::CreateImm(CntVal, S));
1793 return MatchOperand_Success;
1794}
1795
Artem Tamazov6edc1352016-05-26 17:00:33 +00001796bool AMDGPUAsmParser::parseHwregConstruct(OperandInfoTy &HwReg, int64_t &Offset, int64_t &Width) {
1797 using namespace llvm::AMDGPU::Hwreg;
1798
Artem Tamazovd6468662016-04-25 14:13:51 +00001799 if (Parser.getTok().getString() != "hwreg")
1800 return true;
1801 Parser.Lex();
1802
1803 if (getLexer().isNot(AsmToken::LParen))
1804 return true;
1805 Parser.Lex();
1806
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001807 if (getLexer().is(AsmToken::Identifier)) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001808 HwReg.IsSymbolic = true;
1809 HwReg.Id = ID_UNKNOWN_;
1810 const StringRef tok = Parser.getTok().getString();
1811 for (int i = ID_SYMBOLIC_FIRST_; i < ID_SYMBOLIC_LAST_; ++i) {
1812 if (tok == IdSymbolic[i]) {
1813 HwReg.Id = i;
1814 break;
1815 }
1816 }
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001817 Parser.Lex();
1818 } else {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001819 HwReg.IsSymbolic = false;
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001820 if (getLexer().isNot(AsmToken::Integer))
1821 return true;
Artem Tamazov6edc1352016-05-26 17:00:33 +00001822 if (getParser().parseAbsoluteExpression(HwReg.Id))
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001823 return true;
1824 }
Artem Tamazovd6468662016-04-25 14:13:51 +00001825
1826 if (getLexer().is(AsmToken::RParen)) {
1827 Parser.Lex();
1828 return false;
1829 }
1830
1831 // optional params
1832 if (getLexer().isNot(AsmToken::Comma))
1833 return true;
1834 Parser.Lex();
1835
1836 if (getLexer().isNot(AsmToken::Integer))
1837 return true;
1838 if (getParser().parseAbsoluteExpression(Offset))
1839 return true;
1840
1841 if (getLexer().isNot(AsmToken::Comma))
1842 return true;
1843 Parser.Lex();
1844
1845 if (getLexer().isNot(AsmToken::Integer))
1846 return true;
1847 if (getParser().parseAbsoluteExpression(Width))
1848 return true;
1849
1850 if (getLexer().isNot(AsmToken::RParen))
1851 return true;
1852 Parser.Lex();
1853
1854 return false;
1855}
1856
1857AMDGPUAsmParser::OperandMatchResultTy
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001858AMDGPUAsmParser::parseHwreg(OperandVector &Operands) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001859 using namespace llvm::AMDGPU::Hwreg;
1860
Artem Tamazovd6468662016-04-25 14:13:51 +00001861 int64_t Imm16Val = 0;
1862 SMLoc S = Parser.getTok().getLoc();
1863
1864 switch(getLexer().getKind()) {
Sam Kolton11de3702016-05-24 12:38:33 +00001865 default: return MatchOperand_NoMatch;
Artem Tamazovd6468662016-04-25 14:13:51 +00001866 case AsmToken::Integer:
1867 // The operand can be an integer value.
1868 if (getParser().parseAbsoluteExpression(Imm16Val))
Artem Tamazov6edc1352016-05-26 17:00:33 +00001869 return MatchOperand_NoMatch;
1870 if (Imm16Val < 0 || !isUInt<16>(Imm16Val)) {
Artem Tamazovd6468662016-04-25 14:13:51 +00001871 Error(S, "invalid immediate: only 16-bit values are legal");
1872 // Do not return error code, but create an imm operand anyway and proceed
1873 // to the next operand, if any. That avoids unneccessary error messages.
1874 }
1875 break;
1876
1877 case AsmToken::Identifier: {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001878 OperandInfoTy HwReg(ID_UNKNOWN_);
1879 int64_t Offset = OFFSET_DEFAULT_;
1880 int64_t Width = WIDTH_M1_DEFAULT_ + 1;
1881 if (parseHwregConstruct(HwReg, Offset, Width))
Artem Tamazovd6468662016-04-25 14:13:51 +00001882 return MatchOperand_ParseFail;
Artem Tamazov6edc1352016-05-26 17:00:33 +00001883 if (HwReg.Id < 0 || !isUInt<ID_WIDTH_>(HwReg.Id)) {
1884 if (HwReg.IsSymbolic)
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001885 Error(S, "invalid symbolic name of hardware register");
1886 else
1887 Error(S, "invalid code of hardware register: only 6-bit values are legal");
Reid Kleckner7f0ae152016-04-27 16:46:33 +00001888 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00001889 if (Offset < 0 || !isUInt<OFFSET_WIDTH_>(Offset))
Artem Tamazovd6468662016-04-25 14:13:51 +00001890 Error(S, "invalid bit offset: only 5-bit values are legal");
Artem Tamazov6edc1352016-05-26 17:00:33 +00001891 if ((Width-1) < 0 || !isUInt<WIDTH_M1_WIDTH_>(Width-1))
Artem Tamazovd6468662016-04-25 14:13:51 +00001892 Error(S, "invalid bitfield width: only values from 1 to 32 are legal");
Artem Tamazov6edc1352016-05-26 17:00:33 +00001893 Imm16Val = (HwReg.Id << ID_SHIFT_) | (Offset << OFFSET_SHIFT_) | ((Width-1) << WIDTH_M1_SHIFT_);
Artem Tamazovd6468662016-04-25 14:13:51 +00001894 }
1895 break;
1896 }
1897 Operands.push_back(AMDGPUOperand::CreateImm(Imm16Val, S, AMDGPUOperand::ImmTyHwreg));
1898 return MatchOperand_Success;
1899}
1900
Tom Stellard45bb48e2015-06-13 03:28:10 +00001901bool AMDGPUOperand::isSWaitCnt() const {
1902 return isImm();
1903}
1904
Artem Tamazovd6468662016-04-25 14:13:51 +00001905bool AMDGPUOperand::isHwreg() const {
1906 return isImmTy(ImmTyHwreg);
1907}
1908
Artem Tamazov6edc1352016-05-26 17:00:33 +00001909bool AMDGPUAsmParser::parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001910 using namespace llvm::AMDGPU::SendMsg;
1911
1912 if (Parser.getTok().getString() != "sendmsg")
1913 return true;
1914 Parser.Lex();
1915
1916 if (getLexer().isNot(AsmToken::LParen))
1917 return true;
1918 Parser.Lex();
1919
1920 if (getLexer().is(AsmToken::Identifier)) {
1921 Msg.IsSymbolic = true;
1922 Msg.Id = ID_UNKNOWN_;
1923 const std::string tok = Parser.getTok().getString();
1924 for (int i = ID_GAPS_FIRST_; i < ID_GAPS_LAST_; ++i) {
1925 switch(i) {
1926 default: continue; // Omit gaps.
1927 case ID_INTERRUPT: case ID_GS: case ID_GS_DONE: case ID_SYSMSG: break;
1928 }
1929 if (tok == IdSymbolic[i]) {
1930 Msg.Id = i;
1931 break;
1932 }
1933 }
1934 Parser.Lex();
1935 } else {
1936 Msg.IsSymbolic = false;
1937 if (getLexer().isNot(AsmToken::Integer))
1938 return true;
1939 if (getParser().parseAbsoluteExpression(Msg.Id))
1940 return true;
1941 if (getLexer().is(AsmToken::Integer))
1942 if (getParser().parseAbsoluteExpression(Msg.Id))
1943 Msg.Id = ID_UNKNOWN_;
1944 }
1945 if (Msg.Id == ID_UNKNOWN_) // Don't know how to parse the rest.
1946 return false;
1947
1948 if (!(Msg.Id == ID_GS || Msg.Id == ID_GS_DONE || Msg.Id == ID_SYSMSG)) {
1949 if (getLexer().isNot(AsmToken::RParen))
1950 return true;
1951 Parser.Lex();
1952 return false;
1953 }
1954
1955 if (getLexer().isNot(AsmToken::Comma))
1956 return true;
1957 Parser.Lex();
1958
1959 assert(Msg.Id == ID_GS || Msg.Id == ID_GS_DONE || Msg.Id == ID_SYSMSG);
1960 Operation.Id = ID_UNKNOWN_;
1961 if (getLexer().is(AsmToken::Identifier)) {
1962 Operation.IsSymbolic = true;
1963 const char* const *S = (Msg.Id == ID_SYSMSG) ? OpSysSymbolic : OpGsSymbolic;
1964 const int F = (Msg.Id == ID_SYSMSG) ? OP_SYS_FIRST_ : OP_GS_FIRST_;
1965 const int L = (Msg.Id == ID_SYSMSG) ? OP_SYS_LAST_ : OP_GS_LAST_;
Artem Tamazov6edc1352016-05-26 17:00:33 +00001966 const StringRef Tok = Parser.getTok().getString();
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001967 for (int i = F; i < L; ++i) {
1968 if (Tok == S[i]) {
1969 Operation.Id = i;
1970 break;
1971 }
1972 }
1973 Parser.Lex();
1974 } else {
1975 Operation.IsSymbolic = false;
1976 if (getLexer().isNot(AsmToken::Integer))
1977 return true;
1978 if (getParser().parseAbsoluteExpression(Operation.Id))
1979 return true;
1980 }
1981
1982 if ((Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) && Operation.Id != OP_GS_NOP) {
1983 // Stream id is optional.
1984 if (getLexer().is(AsmToken::RParen)) {
1985 Parser.Lex();
1986 return false;
1987 }
1988
1989 if (getLexer().isNot(AsmToken::Comma))
1990 return true;
1991 Parser.Lex();
1992
1993 if (getLexer().isNot(AsmToken::Integer))
1994 return true;
1995 if (getParser().parseAbsoluteExpression(StreamId))
1996 return true;
1997 }
1998
1999 if (getLexer().isNot(AsmToken::RParen))
2000 return true;
2001 Parser.Lex();
2002 return false;
2003}
2004
2005AMDGPUAsmParser::OperandMatchResultTy
2006AMDGPUAsmParser::parseSendMsgOp(OperandVector &Operands) {
2007 using namespace llvm::AMDGPU::SendMsg;
2008
2009 int64_t Imm16Val = 0;
2010 SMLoc S = Parser.getTok().getLoc();
2011
2012 switch(getLexer().getKind()) {
2013 default:
2014 return MatchOperand_NoMatch;
2015 case AsmToken::Integer:
2016 // The operand can be an integer value.
2017 if (getParser().parseAbsoluteExpression(Imm16Val))
2018 return MatchOperand_NoMatch;
Artem Tamazov6edc1352016-05-26 17:00:33 +00002019 if (Imm16Val < 0 || !isUInt<16>(Imm16Val)) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002020 Error(S, "invalid immediate: only 16-bit values are legal");
2021 // Do not return error code, but create an imm operand anyway and proceed
2022 // to the next operand, if any. That avoids unneccessary error messages.
2023 }
2024 break;
2025 case AsmToken::Identifier: {
2026 OperandInfoTy Msg(ID_UNKNOWN_);
2027 OperandInfoTy Operation(OP_UNKNOWN_);
Artem Tamazov6edc1352016-05-26 17:00:33 +00002028 int64_t StreamId = STREAM_ID_DEFAULT_;
2029 if (parseSendMsgConstruct(Msg, Operation, StreamId))
2030 return MatchOperand_ParseFail;
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002031 do {
2032 // Validate and encode message ID.
2033 if (! ((ID_INTERRUPT <= Msg.Id && Msg.Id <= ID_GS_DONE)
2034 || Msg.Id == ID_SYSMSG)) {
2035 if (Msg.IsSymbolic)
2036 Error(S, "invalid/unsupported symbolic name of message");
2037 else
2038 Error(S, "invalid/unsupported code of message");
2039 break;
2040 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00002041 Imm16Val = (Msg.Id << ID_SHIFT_);
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002042 // Validate and encode operation ID.
2043 if (Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) {
2044 if (! (OP_GS_FIRST_ <= Operation.Id && Operation.Id < OP_GS_LAST_)) {
2045 if (Operation.IsSymbolic)
2046 Error(S, "invalid symbolic name of GS_OP");
2047 else
2048 Error(S, "invalid code of GS_OP: only 2-bit values are legal");
2049 break;
2050 }
2051 if (Operation.Id == OP_GS_NOP
2052 && Msg.Id != ID_GS_DONE) {
2053 Error(S, "invalid GS_OP: NOP is for GS_DONE only");
2054 break;
2055 }
2056 Imm16Val |= (Operation.Id << OP_SHIFT_);
2057 }
2058 if (Msg.Id == ID_SYSMSG) {
2059 if (! (OP_SYS_FIRST_ <= Operation.Id && Operation.Id < OP_SYS_LAST_)) {
2060 if (Operation.IsSymbolic)
2061 Error(S, "invalid/unsupported symbolic name of SYSMSG_OP");
2062 else
2063 Error(S, "invalid/unsupported code of SYSMSG_OP");
2064 break;
2065 }
2066 Imm16Val |= (Operation.Id << OP_SHIFT_);
2067 }
2068 // Validate and encode stream ID.
2069 if ((Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) && Operation.Id != OP_GS_NOP) {
2070 if (! (STREAM_ID_FIRST_ <= StreamId && StreamId < STREAM_ID_LAST_)) {
2071 Error(S, "invalid stream id: only 2-bit values are legal");
2072 break;
2073 }
2074 Imm16Val |= (StreamId << STREAM_ID_SHIFT_);
2075 }
2076 } while (0);
2077 }
2078 break;
2079 }
2080 Operands.push_back(AMDGPUOperand::CreateImm(Imm16Val, S, AMDGPUOperand::ImmTySendMsg));
2081 return MatchOperand_Success;
2082}
2083
2084bool AMDGPUOperand::isSendMsg() const {
2085 return isImmTy(ImmTySendMsg);
2086}
2087
Tom Stellard45bb48e2015-06-13 03:28:10 +00002088//===----------------------------------------------------------------------===//
2089// sopp branch targets
2090//===----------------------------------------------------------------------===//
2091
2092AMDGPUAsmParser::OperandMatchResultTy
2093AMDGPUAsmParser::parseSOppBrTarget(OperandVector &Operands) {
2094 SMLoc S = Parser.getTok().getLoc();
2095
2096 switch (getLexer().getKind()) {
2097 default: return MatchOperand_ParseFail;
2098 case AsmToken::Integer: {
2099 int64_t Imm;
2100 if (getParser().parseAbsoluteExpression(Imm))
2101 return MatchOperand_ParseFail;
2102 Operands.push_back(AMDGPUOperand::CreateImm(Imm, S));
2103 return MatchOperand_Success;
2104 }
2105
2106 case AsmToken::Identifier:
2107 Operands.push_back(AMDGPUOperand::CreateExpr(
2108 MCSymbolRefExpr::create(getContext().getOrCreateSymbol(
2109 Parser.getTok().getString()), getContext()), S));
2110 Parser.Lex();
2111 return MatchOperand_Success;
2112 }
2113}
2114
2115//===----------------------------------------------------------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002116// mubuf
2117//===----------------------------------------------------------------------===//
2118
Sam Kolton5f10a132016-05-06 11:31:17 +00002119AMDGPUOperand::Ptr AMDGPUAsmParser::defaultGLC() const {
2120 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyGLC);
2121}
2122
2123AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSLC() const {
2124 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTySLC);
2125}
2126
2127AMDGPUOperand::Ptr AMDGPUAsmParser::defaultTFE() const {
2128 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyTFE);
2129}
2130
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002131void AMDGPUAsmParser::cvtMubufImpl(MCInst &Inst,
2132 const OperandVector &Operands,
2133 bool IsAtomic, bool IsAtomicReturn) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002134 OptionalImmIndexMap OptionalIdx;
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002135 assert(IsAtomicReturn ? IsAtomic : true);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002136
2137 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
2138 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
2139
2140 // Add the register arguments
2141 if (Op.isReg()) {
2142 Op.addRegOperands(Inst, 1);
2143 continue;
2144 }
2145
2146 // Handle the case where soffset is an immediate
2147 if (Op.isImm() && Op.getImmTy() == AMDGPUOperand::ImmTyNone) {
2148 Op.addImmOperands(Inst, 1);
2149 continue;
2150 }
2151
2152 // Handle tokens like 'offen' which are sometimes hard-coded into the
2153 // asm string. There are no MCInst operands for these.
2154 if (Op.isToken()) {
2155 continue;
2156 }
2157 assert(Op.isImm());
2158
2159 // Handle optional arguments
2160 OptionalIdx[Op.getImmTy()] = i;
2161 }
2162
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002163 // Copy $vdata_in operand and insert as $vdata for MUBUF_Atomic RTN insns.
2164 if (IsAtomicReturn) {
2165 MCInst::iterator I = Inst.begin(); // $vdata_in is always at the beginning.
2166 Inst.insert(I, *I);
2167 }
2168
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002169 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset);
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002170 if (!IsAtomic) { // glc is hard-coded.
2171 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2172 }
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002173 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2174 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002175}
2176
2177//===----------------------------------------------------------------------===//
2178// mimg
2179//===----------------------------------------------------------------------===//
2180
Sam Kolton1bdcef72016-05-23 09:59:02 +00002181void AMDGPUAsmParser::cvtMIMG(MCInst &Inst, const OperandVector &Operands) {
2182 unsigned I = 1;
2183 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2184 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2185 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2186 }
2187
2188 OptionalImmIndexMap OptionalIdx;
2189
2190 for (unsigned E = Operands.size(); I != E; ++I) {
2191 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2192
2193 // Add the register arguments
2194 if (Op.isRegOrImm()) {
2195 Op.addRegOrImmOperands(Inst, 1);
2196 continue;
2197 } else if (Op.isImmModifier()) {
2198 OptionalIdx[Op.getImmTy()] = I;
2199 } else {
2200 assert(false);
2201 }
2202 }
2203
2204 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDMask);
2205 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyUNorm);
2206 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2207 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDA);
2208 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyR128);
2209 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
2210 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyLWE);
2211 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2212}
2213
2214void AMDGPUAsmParser::cvtMIMGAtomic(MCInst &Inst, const OperandVector &Operands) {
2215 unsigned I = 1;
2216 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2217 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2218 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2219 }
2220
2221 // Add src, same as dst
2222 ((AMDGPUOperand &)*Operands[I]).addRegOperands(Inst, 1);
2223
2224 OptionalImmIndexMap OptionalIdx;
2225
2226 for (unsigned E = Operands.size(); I != E; ++I) {
2227 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2228
2229 // Add the register arguments
2230 if (Op.isRegOrImm()) {
2231 Op.addRegOrImmOperands(Inst, 1);
2232 continue;
2233 } else if (Op.isImmModifier()) {
2234 OptionalIdx[Op.getImmTy()] = I;
2235 } else {
2236 assert(false);
2237 }
2238 }
2239
2240 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDMask);
2241 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyUNorm);
2242 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2243 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDA);
2244 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyR128);
2245 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
2246 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyLWE);
2247 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2248}
2249
Sam Kolton5f10a132016-05-06 11:31:17 +00002250AMDGPUOperand::Ptr AMDGPUAsmParser::defaultDMask() const {
2251 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyDMask);
2252}
2253
2254AMDGPUOperand::Ptr AMDGPUAsmParser::defaultUNorm() const {
2255 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyUNorm);
2256}
2257
2258AMDGPUOperand::Ptr AMDGPUAsmParser::defaultDA() const {
2259 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyDA);
2260}
2261
2262AMDGPUOperand::Ptr AMDGPUAsmParser::defaultR128() const {
2263 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyR128);
2264}
2265
2266AMDGPUOperand::Ptr AMDGPUAsmParser::defaultLWE() const {
2267 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyLWE);
2268}
2269
Tom Stellard45bb48e2015-06-13 03:28:10 +00002270//===----------------------------------------------------------------------===//
Tom Stellard217361c2015-08-06 19:28:38 +00002271// smrd
2272//===----------------------------------------------------------------------===//
2273
2274bool AMDGPUOperand::isSMRDOffset() const {
2275
2276 // FIXME: Support 20-bit offsets on VI. We need to to pass subtarget
2277 // information here.
2278 return isImm() && isUInt<8>(getImm());
2279}
2280
2281bool AMDGPUOperand::isSMRDLiteralOffset() const {
2282 // 32-bit literals are only supported on CI and we only want to use them
2283 // when the offset is > 8-bits.
2284 return isImm() && !isUInt<8>(getImm()) && isUInt<32>(getImm());
2285}
2286
Sam Kolton5f10a132016-05-06 11:31:17 +00002287AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDOffset() const {
2288 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyOffset);
2289}
2290
2291AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDLiteralOffset() const {
2292 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyOffset);
2293}
2294
Tom Stellard217361c2015-08-06 19:28:38 +00002295//===----------------------------------------------------------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002296// vop3
2297//===----------------------------------------------------------------------===//
2298
2299static bool ConvertOmodMul(int64_t &Mul) {
2300 if (Mul != 1 && Mul != 2 && Mul != 4)
2301 return false;
2302
2303 Mul >>= 1;
2304 return true;
2305}
2306
2307static bool ConvertOmodDiv(int64_t &Div) {
2308 if (Div == 1) {
2309 Div = 0;
2310 return true;
2311 }
2312
2313 if (Div == 2) {
2314 Div = 3;
2315 return true;
2316 }
2317
2318 return false;
2319}
2320
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002321static bool ConvertBoundCtrl(int64_t &BoundCtrl) {
2322 if (BoundCtrl == 0) {
2323 BoundCtrl = 1;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002324 return true;
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002325 } else if (BoundCtrl == -1) {
2326 BoundCtrl = 0;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002327 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002328 }
2329 return false;
2330}
2331
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002332// Note: the order in this table matches the order of operands in AsmString.
Sam Kolton11de3702016-05-24 12:38:33 +00002333static const OptionalOperand AMDGPUOptionalOperandTable[] = {
2334 {"offen", AMDGPUOperand::ImmTyOffen, true, nullptr},
2335 {"idxen", AMDGPUOperand::ImmTyIdxen, true, nullptr},
2336 {"addr64", AMDGPUOperand::ImmTyAddr64, true, nullptr},
2337 {"offset0", AMDGPUOperand::ImmTyOffset0, false, nullptr},
2338 {"offset1", AMDGPUOperand::ImmTyOffset1, false, nullptr},
2339 {"gds", AMDGPUOperand::ImmTyGDS, true, nullptr},
2340 {"offset", AMDGPUOperand::ImmTyOffset, false, nullptr},
2341 {"glc", AMDGPUOperand::ImmTyGLC, true, nullptr},
2342 {"slc", AMDGPUOperand::ImmTySLC, true, nullptr},
2343 {"tfe", AMDGPUOperand::ImmTyTFE, true, nullptr},
2344 {"clamp", AMDGPUOperand::ImmTyClampSI, true, nullptr},
2345 {"omod", AMDGPUOperand::ImmTyOModSI, false, ConvertOmodMul},
2346 {"unorm", AMDGPUOperand::ImmTyUNorm, true, nullptr},
2347 {"da", AMDGPUOperand::ImmTyDA, true, nullptr},
2348 {"r128", AMDGPUOperand::ImmTyR128, true, nullptr},
2349 {"lwe", AMDGPUOperand::ImmTyLWE, true, nullptr},
2350 {"dmask", AMDGPUOperand::ImmTyDMask, false, nullptr},
2351 {"row_mask", AMDGPUOperand::ImmTyDppRowMask, false, nullptr},
2352 {"bank_mask", AMDGPUOperand::ImmTyDppBankMask, false, nullptr},
2353 {"bound_ctrl", AMDGPUOperand::ImmTyDppBoundCtrl, false, ConvertBoundCtrl},
Sam Kolton05ef1c92016-06-03 10:27:37 +00002354 {"dst_sel", AMDGPUOperand::ImmTySdwaDstSel, false, nullptr},
2355 {"src0_sel", AMDGPUOperand::ImmTySdwaSrc0Sel, false, nullptr},
2356 {"src1_sel", AMDGPUOperand::ImmTySdwaSrc1Sel, false, nullptr},
Sam Kolton11de3702016-05-24 12:38:33 +00002357 {"dst_unused", AMDGPUOperand::ImmTySdwaDstUnused, false, nullptr},
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002358};
Tom Stellard45bb48e2015-06-13 03:28:10 +00002359
Sam Kolton11de3702016-05-24 12:38:33 +00002360AMDGPUAsmParser::OperandMatchResultTy AMDGPUAsmParser::parseOptionalOperand(OperandVector &Operands) {
2361 OperandMatchResultTy res;
2362 for (const OptionalOperand &Op : AMDGPUOptionalOperandTable) {
2363 // try to parse any optional operand here
2364 if (Op.IsBit) {
2365 res = parseNamedBit(Op.Name, Operands, Op.Type);
2366 } else if (Op.Type == AMDGPUOperand::ImmTyOModSI) {
2367 res = parseOModOperand(Operands);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002368 } else if (Op.Type == AMDGPUOperand::ImmTySdwaDstSel ||
2369 Op.Type == AMDGPUOperand::ImmTySdwaSrc0Sel ||
2370 Op.Type == AMDGPUOperand::ImmTySdwaSrc1Sel) {
2371 res = parseSDWASel(Operands, Op.Name, Op.Type);
Sam Kolton11de3702016-05-24 12:38:33 +00002372 } else if (Op.Type == AMDGPUOperand::ImmTySdwaDstUnused) {
2373 res = parseSDWADstUnused(Operands);
2374 } else {
2375 res = parseIntWithPrefix(Op.Name, Operands, Op.Type, Op.ConvertResult);
2376 }
2377 if (res != MatchOperand_NoMatch) {
2378 return res;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002379 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002380 }
2381 return MatchOperand_NoMatch;
2382}
2383
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002384AMDGPUAsmParser::OperandMatchResultTy AMDGPUAsmParser::parseOModOperand(OperandVector &Operands)
2385{
2386 StringRef Name = Parser.getTok().getString();
2387 if (Name == "mul") {
Sam Kolton11de3702016-05-24 12:38:33 +00002388 return parseIntWithPrefix("mul", Operands, AMDGPUOperand::ImmTyOModSI, ConvertOmodMul);
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002389 } else if (Name == "div") {
Sam Kolton11de3702016-05-24 12:38:33 +00002390 return parseIntWithPrefix("div", Operands, AMDGPUOperand::ImmTyOModSI, ConvertOmodDiv);
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002391 } else {
2392 return MatchOperand_NoMatch;
2393 }
2394}
2395
Tom Stellarda90b9522016-02-11 03:28:15 +00002396void AMDGPUAsmParser::cvtId(MCInst &Inst, const OperandVector &Operands) {
2397 unsigned I = 1;
Tom Stellard88e0b252015-10-06 15:57:53 +00002398 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
Tom Stellarde9934512016-02-11 18:25:26 +00002399 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002400 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2401 }
2402 for (unsigned E = Operands.size(); I != E; ++I)
2403 ((AMDGPUOperand &)*Operands[I]).addRegOrImmOperands(Inst, 1);
2404}
2405
2406void AMDGPUAsmParser::cvtVOP3_2_mod(MCInst &Inst, const OperandVector &Operands) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002407 uint64_t TSFlags = MII.get(Inst.getOpcode()).TSFlags;
2408 if (TSFlags & SIInstrFlags::VOP3) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002409 cvtVOP3(Inst, Operands);
2410 } else {
2411 cvtId(Inst, Operands);
2412 }
2413}
2414
Tom Stellarda90b9522016-02-11 03:28:15 +00002415void AMDGPUAsmParser::cvtVOP3(MCInst &Inst, const OperandVector &Operands) {
Nikolay Haustovea8febd2016-03-01 08:34:43 +00002416 OptionalImmIndexMap OptionalIdx;
Tom Stellarda90b9522016-02-11 03:28:15 +00002417 unsigned I = 1;
2418 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
Tom Stellarde9934512016-02-11 18:25:26 +00002419 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002420 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
Tom Stellard88e0b252015-10-06 15:57:53 +00002421 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002422
Tom Stellarda90b9522016-02-11 03:28:15 +00002423 for (unsigned E = Operands.size(); I != E; ++I) {
2424 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
Tom Stellardd93a34f2016-02-22 19:17:56 +00002425 if (Op.isRegOrImmWithInputMods()) {
Sam Kolton945231a2016-06-10 09:57:59 +00002426 // only fp modifiers allowed in VOP3
2427 Op.addRegOrImmWithFPInputModsOperands(Inst, 2);
Nikolay Haustovea8febd2016-03-01 08:34:43 +00002428 } else if (Op.isImm()) {
2429 OptionalIdx[Op.getImmTy()] = I;
Tom Stellarda90b9522016-02-11 03:28:15 +00002430 } else {
2431 assert(false);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002432 }
Tom Stellarda90b9522016-02-11 03:28:15 +00002433 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002434
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002435 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyClampSI);
2436 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOModSI);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002437}
2438
Sam Koltondfa29f72016-03-09 12:29:31 +00002439//===----------------------------------------------------------------------===//
2440// dpp
2441//===----------------------------------------------------------------------===//
2442
2443bool AMDGPUOperand::isDPPCtrl() const {
2444 bool result = isImm() && getImmTy() == ImmTyDppCtrl && isUInt<9>(getImm());
2445 if (result) {
2446 int64_t Imm = getImm();
2447 return ((Imm >= 0x000) && (Imm <= 0x0ff)) ||
2448 ((Imm >= 0x101) && (Imm <= 0x10f)) ||
2449 ((Imm >= 0x111) && (Imm <= 0x11f)) ||
2450 ((Imm >= 0x121) && (Imm <= 0x12f)) ||
2451 (Imm == 0x130) ||
2452 (Imm == 0x134) ||
2453 (Imm == 0x138) ||
2454 (Imm == 0x13c) ||
2455 (Imm == 0x140) ||
2456 (Imm == 0x141) ||
2457 (Imm == 0x142) ||
2458 (Imm == 0x143);
2459 }
2460 return false;
2461}
2462
Sam Koltona74cd522016-03-18 15:35:51 +00002463AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton11de3702016-05-24 12:38:33 +00002464AMDGPUAsmParser::parseDPPCtrl(OperandVector &Operands) {
Sam Koltondfa29f72016-03-09 12:29:31 +00002465 SMLoc S = Parser.getTok().getLoc();
2466 StringRef Prefix;
2467 int64_t Int;
Sam Koltondfa29f72016-03-09 12:29:31 +00002468
Sam Koltona74cd522016-03-18 15:35:51 +00002469 if (getLexer().getKind() == AsmToken::Identifier) {
2470 Prefix = Parser.getTok().getString();
2471 } else {
2472 return MatchOperand_NoMatch;
2473 }
2474
2475 if (Prefix == "row_mirror") {
2476 Int = 0x140;
2477 } else if (Prefix == "row_half_mirror") {
2478 Int = 0x141;
2479 } else {
Sam Kolton201398e2016-04-21 13:14:24 +00002480 // Check to prevent parseDPPCtrlOps from eating invalid tokens
2481 if (Prefix != "quad_perm"
2482 && Prefix != "row_shl"
2483 && Prefix != "row_shr"
2484 && Prefix != "row_ror"
2485 && Prefix != "wave_shl"
2486 && Prefix != "wave_rol"
2487 && Prefix != "wave_shr"
2488 && Prefix != "wave_ror"
2489 && Prefix != "row_bcast") {
Sam Kolton11de3702016-05-24 12:38:33 +00002490 return MatchOperand_NoMatch;
Sam Kolton201398e2016-04-21 13:14:24 +00002491 }
2492
Sam Koltona74cd522016-03-18 15:35:51 +00002493 Parser.Lex();
2494 if (getLexer().isNot(AsmToken::Colon))
2495 return MatchOperand_ParseFail;
2496
2497 if (Prefix == "quad_perm") {
2498 // quad_perm:[%d,%d,%d,%d]
Sam Koltondfa29f72016-03-09 12:29:31 +00002499 Parser.Lex();
Sam Koltona74cd522016-03-18 15:35:51 +00002500 if (getLexer().isNot(AsmToken::LBrac))
Sam Koltondfa29f72016-03-09 12:29:31 +00002501 return MatchOperand_ParseFail;
2502
2503 Parser.Lex();
2504 if (getLexer().isNot(AsmToken::Integer))
2505 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00002506 Int = getLexer().getTok().getIntVal();
Sam Koltondfa29f72016-03-09 12:29:31 +00002507
Sam Koltona74cd522016-03-18 15:35:51 +00002508 Parser.Lex();
2509 if (getLexer().isNot(AsmToken::Comma))
Sam Koltondfa29f72016-03-09 12:29:31 +00002510 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00002511 Parser.Lex();
2512 if (getLexer().isNot(AsmToken::Integer))
2513 return MatchOperand_ParseFail;
2514 Int += (getLexer().getTok().getIntVal() << 2);
Sam Koltondfa29f72016-03-09 12:29:31 +00002515
Sam Koltona74cd522016-03-18 15:35:51 +00002516 Parser.Lex();
2517 if (getLexer().isNot(AsmToken::Comma))
2518 return MatchOperand_ParseFail;
2519 Parser.Lex();
2520 if (getLexer().isNot(AsmToken::Integer))
2521 return MatchOperand_ParseFail;
2522 Int += (getLexer().getTok().getIntVal() << 4);
2523
2524 Parser.Lex();
2525 if (getLexer().isNot(AsmToken::Comma))
2526 return MatchOperand_ParseFail;
2527 Parser.Lex();
2528 if (getLexer().isNot(AsmToken::Integer))
2529 return MatchOperand_ParseFail;
2530 Int += (getLexer().getTok().getIntVal() << 6);
2531
2532 Parser.Lex();
2533 if (getLexer().isNot(AsmToken::RBrac))
2534 return MatchOperand_ParseFail;
2535
2536 } else {
2537 // sel:%d
2538 Parser.Lex();
2539 if (getLexer().isNot(AsmToken::Integer))
2540 return MatchOperand_ParseFail;
2541 Int = getLexer().getTok().getIntVal();
2542
2543 if (Prefix == "row_shl") {
2544 Int |= 0x100;
2545 } else if (Prefix == "row_shr") {
2546 Int |= 0x110;
2547 } else if (Prefix == "row_ror") {
2548 Int |= 0x120;
2549 } else if (Prefix == "wave_shl") {
2550 Int = 0x130;
2551 } else if (Prefix == "wave_rol") {
2552 Int = 0x134;
2553 } else if (Prefix == "wave_shr") {
2554 Int = 0x138;
2555 } else if (Prefix == "wave_ror") {
2556 Int = 0x13C;
2557 } else if (Prefix == "row_bcast") {
2558 if (Int == 15) {
2559 Int = 0x142;
2560 } else if (Int == 31) {
2561 Int = 0x143;
2562 }
2563 } else {
Sam Kolton201398e2016-04-21 13:14:24 +00002564 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00002565 }
Sam Koltondfa29f72016-03-09 12:29:31 +00002566 }
Sam Koltondfa29f72016-03-09 12:29:31 +00002567 }
Sam Koltona74cd522016-03-18 15:35:51 +00002568 Parser.Lex(); // eat last token
2569
2570 Operands.push_back(AMDGPUOperand::CreateImm(Int, S,
Sam Koltondfa29f72016-03-09 12:29:31 +00002571 AMDGPUOperand::ImmTyDppCtrl));
2572 return MatchOperand_Success;
2573}
2574
Sam Kolton5f10a132016-05-06 11:31:17 +00002575AMDGPUOperand::Ptr AMDGPUAsmParser::defaultRowMask() const {
2576 return AMDGPUOperand::CreateImm(0xf, SMLoc(), AMDGPUOperand::ImmTyDppRowMask);
Sam Koltondfa29f72016-03-09 12:29:31 +00002577}
2578
Sam Kolton5f10a132016-05-06 11:31:17 +00002579AMDGPUOperand::Ptr AMDGPUAsmParser::defaultBankMask() const {
2580 return AMDGPUOperand::CreateImm(0xf, SMLoc(), AMDGPUOperand::ImmTyDppBankMask);
Sam Koltondfa29f72016-03-09 12:29:31 +00002581}
2582
Sam Kolton5f10a132016-05-06 11:31:17 +00002583AMDGPUOperand::Ptr AMDGPUAsmParser::defaultBoundCtrl() const {
2584 return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyDppBoundCtrl);
2585}
2586
2587void AMDGPUAsmParser::cvtDPP(MCInst &Inst, const OperandVector &Operands) {
Sam Koltondfa29f72016-03-09 12:29:31 +00002588 OptionalImmIndexMap OptionalIdx;
2589
2590 unsigned I = 1;
2591 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2592 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2593 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2594 }
2595
2596 for (unsigned E = Operands.size(); I != E; ++I) {
2597 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2598 // Add the register arguments
Sam Kolton5f10a132016-05-06 11:31:17 +00002599 if (Op.isRegOrImmWithInputMods()) {
Sam Kolton945231a2016-06-10 09:57:59 +00002600 // Only float modifiers supported in DPP
2601 Op.addRegOrImmWithFPInputModsOperands(Inst, 2);
Sam Koltondfa29f72016-03-09 12:29:31 +00002602 } else if (Op.isDPPCtrl()) {
2603 Op.addImmOperands(Inst, 1);
2604 } else if (Op.isImm()) {
2605 // Handle optional arguments
2606 OptionalIdx[Op.getImmTy()] = I;
2607 } else {
2608 llvm_unreachable("Invalid operand type");
2609 }
2610 }
2611
Sam Koltondfa29f72016-03-09 12:29:31 +00002612 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppRowMask, 0xf);
2613 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppBankMask, 0xf);
2614 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppBoundCtrl);
2615}
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002616
Sam Kolton3025e7f2016-04-26 13:33:56 +00002617//===----------------------------------------------------------------------===//
2618// sdwa
2619//===----------------------------------------------------------------------===//
2620
2621AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton05ef1c92016-06-03 10:27:37 +00002622AMDGPUAsmParser::parseSDWASel(OperandVector &Operands, StringRef Prefix,
2623 AMDGPUOperand::ImmTy Type) {
Sam Kolton3025e7f2016-04-26 13:33:56 +00002624 SMLoc S = Parser.getTok().getLoc();
2625 StringRef Value;
2626 AMDGPUAsmParser::OperandMatchResultTy res;
Matt Arsenault37fefd62016-06-10 02:18:02 +00002627
Sam Kolton05ef1c92016-06-03 10:27:37 +00002628 res = parseStringWithPrefix(Prefix, Value);
2629 if (res != MatchOperand_Success) {
2630 return res;
Sam Kolton3025e7f2016-04-26 13:33:56 +00002631 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00002632
Sam Kolton3025e7f2016-04-26 13:33:56 +00002633 int64_t Int;
2634 Int = StringSwitch<int64_t>(Value)
2635 .Case("BYTE_0", 0)
2636 .Case("BYTE_1", 1)
2637 .Case("BYTE_2", 2)
2638 .Case("BYTE_3", 3)
2639 .Case("WORD_0", 4)
2640 .Case("WORD_1", 5)
2641 .Case("DWORD", 6)
2642 .Default(0xffffffff);
2643 Parser.Lex(); // eat last token
2644
2645 if (Int == 0xffffffff) {
2646 return MatchOperand_ParseFail;
2647 }
2648
Sam Kolton05ef1c92016-06-03 10:27:37 +00002649 Operands.push_back(AMDGPUOperand::CreateImm(Int, S, Type));
Sam Kolton3025e7f2016-04-26 13:33:56 +00002650 return MatchOperand_Success;
2651}
2652
Matt Arsenault37fefd62016-06-10 02:18:02 +00002653AMDGPUAsmParser::OperandMatchResultTy
Sam Kolton3025e7f2016-04-26 13:33:56 +00002654AMDGPUAsmParser::parseSDWADstUnused(OperandVector &Operands) {
2655 SMLoc S = Parser.getTok().getLoc();
2656 StringRef Value;
2657 AMDGPUAsmParser::OperandMatchResultTy res;
2658
2659 res = parseStringWithPrefix("dst_unused", Value);
2660 if (res != MatchOperand_Success) {
2661 return res;
2662 }
2663
2664 int64_t Int;
2665 Int = StringSwitch<int64_t>(Value)
2666 .Case("UNUSED_PAD", 0)
2667 .Case("UNUSED_SEXT", 1)
2668 .Case("UNUSED_PRESERVE", 2)
2669 .Default(0xffffffff);
2670 Parser.Lex(); // eat last token
2671
2672 if (Int == 0xffffffff) {
2673 return MatchOperand_ParseFail;
2674 }
2675
2676 Operands.push_back(AMDGPUOperand::CreateImm(Int, S,
2677 AMDGPUOperand::ImmTySdwaDstUnused));
2678 return MatchOperand_Success;
2679}
2680
Sam Kolton945231a2016-06-10 09:57:59 +00002681void AMDGPUAsmParser::cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands) {
Sam Kolton5196b882016-07-01 09:59:21 +00002682 cvtSDWA(Inst, Operands, SIInstrFlags::VOP1);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002683}
2684
Sam Kolton945231a2016-06-10 09:57:59 +00002685void AMDGPUAsmParser::cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands) {
Sam Kolton5196b882016-07-01 09:59:21 +00002686 cvtSDWA(Inst, Operands, SIInstrFlags::VOP2);
2687}
2688
2689void AMDGPUAsmParser::cvtSdwaVOPC(MCInst &Inst, const OperandVector &Operands) {
2690 cvtSDWA(Inst, Operands, SIInstrFlags::VOPC);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002691}
2692
2693void AMDGPUAsmParser::cvtSDWA(MCInst &Inst, const OperandVector &Operands,
Sam Kolton5196b882016-07-01 09:59:21 +00002694 uint64_t BasicInstType) {
Sam Kolton05ef1c92016-06-03 10:27:37 +00002695 OptionalImmIndexMap OptionalIdx;
2696
2697 unsigned I = 1;
2698 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2699 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2700 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2701 }
2702
2703 for (unsigned E = Operands.size(); I != E; ++I) {
2704 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2705 // Add the register arguments
Sam Kolton5196b882016-07-01 09:59:21 +00002706 if (BasicInstType == SIInstrFlags::VOPC &&
2707 Op.isReg() &&
2708 Op.Reg.RegNo == AMDGPU::VCC) {
2709 // VOPC sdwa use "vcc" token as dst. Skip it.
2710 continue;
2711 } else if (Op.isRegOrImmWithInputMods()) {
Sam Kolton945231a2016-06-10 09:57:59 +00002712 Op.addRegOrImmWithInputModsOperands(Inst, 2);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002713 } else if (Op.isImm()) {
2714 // Handle optional arguments
2715 OptionalIdx[Op.getImmTy()] = I;
2716 } else {
2717 llvm_unreachable("Invalid operand type");
2718 }
2719 }
2720
Sam Kolton945231a2016-06-10 09:57:59 +00002721 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyClampSI, 0);
2722
Sam Kolton05ef1c92016-06-03 10:27:37 +00002723 if (Inst.getOpcode() == AMDGPU::V_NOP_sdwa) {
2724 // V_NOP_sdwa has no optional sdwa arguments
2725 return;
2726 }
Sam Kolton5196b882016-07-01 09:59:21 +00002727 switch (BasicInstType) {
2728 case SIInstrFlags::VOP1: {
Sam Kolton05ef1c92016-06-03 10:27:37 +00002729 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstSel, 6);
2730 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstUnused, 2);
2731 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
Sam Kolton5196b882016-07-01 09:59:21 +00002732 break;
2733 }
2734 case SIInstrFlags::VOP2: {
Sam Kolton05ef1c92016-06-03 10:27:37 +00002735 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstSel, 6);
2736 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstUnused, 2);
2737 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
2738 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc1Sel, 6);
Sam Kolton5196b882016-07-01 09:59:21 +00002739 break;
2740 }
2741 case SIInstrFlags::VOPC: {
2742 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
2743 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc1Sel, 6);
2744 break;
2745 }
2746 default:
2747 llvm_unreachable("Invalid instruction type. Only VOP1, VOP2 and VOPC allowed");
Sam Kolton05ef1c92016-06-03 10:27:37 +00002748 }
2749}
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002750
Tom Stellard45bb48e2015-06-13 03:28:10 +00002751/// Force static initialization.
2752extern "C" void LLVMInitializeAMDGPUAsmParser() {
2753 RegisterMCAsmParser<AMDGPUAsmParser> A(TheAMDGPUTarget);
2754 RegisterMCAsmParser<AMDGPUAsmParser> B(TheGCNTarget);
2755}
2756
2757#define GET_REGISTER_MATCHER
2758#define GET_MATCHER_IMPLEMENTATION
2759#include "AMDGPUGenAsmMatcher.inc"
Sam Kolton11de3702016-05-24 12:38:33 +00002760
2761
2762// This fuction should be defined after auto-generated include so that we have
2763// MatchClassKind enum defined
2764unsigned AMDGPUAsmParser::validateTargetOperandClass(MCParsedAsmOperand &Op,
2765 unsigned Kind) {
2766 // Tokens like "glc" would be parsed as immediate operands in ParseOperand().
Matt Arsenault37fefd62016-06-10 02:18:02 +00002767 // But MatchInstructionImpl() expects to meet token and fails to validate
Sam Kolton11de3702016-05-24 12:38:33 +00002768 // operand. This method checks if we are given immediate operand but expect to
2769 // get corresponding token.
2770 AMDGPUOperand &Operand = (AMDGPUOperand&)Op;
2771 switch (Kind) {
2772 case MCK_addr64:
2773 return Operand.isAddr64() ? Match_Success : Match_InvalidOperand;
2774 case MCK_gds:
2775 return Operand.isGDS() ? Match_Success : Match_InvalidOperand;
2776 case MCK_glc:
2777 return Operand.isGLC() ? Match_Success : Match_InvalidOperand;
2778 case MCK_idxen:
2779 return Operand.isIdxen() ? Match_Success : Match_InvalidOperand;
2780 case MCK_offen:
2781 return Operand.isOffen() ? Match_Success : Match_InvalidOperand;
Tom Stellard89049702016-06-15 02:54:14 +00002782 case MCK_SSrc32:
2783 // When operands have expression values, they will return true for isToken,
2784 // because it is not possible to distinguish between a token and an
2785 // expression at parse time. MatchInstructionImpl() will always try to
2786 // match an operand as a token, when isToken returns true, and when the
2787 // name of the expression is not a valid token, the match will fail,
2788 // so we need to handle it here.
2789 return Operand.isSSrc32() ? Match_Success : Match_InvalidOperand;
Sam Kolton11de3702016-05-24 12:38:33 +00002790 default: return Match_InvalidOperand;
2791 }
2792}