blob: 05656246bfe7ce72db207d42faff8759e8c546ff [file] [log] [blame]
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +00001//===--------------------- Scheduler.cpp ------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// A scheduler for processor resource units and processor resource groups.
11//
12//===----------------------------------------------------------------------===//
13
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +000014#include "Scheduler.h"
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000015#include "Backend.h"
Clement Courbet844f22d2018-03-13 13:11:01 +000016#include "HWEventListener.h"
Andrea Di Biagio4704f032018-03-20 12:25:54 +000017#include "Support.h"
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000018#include "llvm/Support/Debug.h"
19#include "llvm/Support/raw_ostream.h"
20
21#define DEBUG_TYPE "llvm-mca"
22
23namespace mca {
24
25using namespace llvm;
26
27uint64_t ResourceState::selectNextInSequence() {
28 assert(isReady());
29 uint64_t Next = getNextInSequence();
30 while (!isSubResourceReady(Next)) {
31 updateNextInSequence();
32 Next = getNextInSequence();
33 }
34 return Next;
35}
36
37#ifndef NDEBUG
38void ResourceState::dump() const {
39 dbgs() << "MASK: " << ResourceMask << ", SIZE_MASK: " << ResourceSizeMask
40 << ", NEXT: " << NextInSequenceMask << ", RDYMASK: " << ReadyMask
41 << ", BufferSize=" << BufferSize
42 << ", AvailableSlots=" << AvailableSlots
43 << ", Reserved=" << Unavailable << '\n';
44}
45#endif
46
Andrea Di Biagio4704f032018-03-20 12:25:54 +000047void ResourceManager::initialize(const llvm::MCSchedModel &SM) {
48 computeProcResourceMasks(SM, ProcResID2Mask);
49 for (unsigned I = 0, E = SM.getNumProcResourceKinds(); I < E; ++I)
50 addResource(*SM.getProcResource(I), I, ProcResID2Mask[I]);
51}
52
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000053// Adds a new resource state in Resources, as well as a new descriptor in
54// ResourceDescriptor. Map 'Resources' allows to quickly obtain ResourceState
55// objects from resource mask identifiers.
56void ResourceManager::addResource(const MCProcResourceDesc &Desc,
Andrea Di Biagioe1a1da12018-03-13 13:58:02 +000057 unsigned Index, uint64_t Mask) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000058 assert(Resources.find(Mask) == Resources.end() && "Resource already added!");
Andrea Di Biagio0c541292018-03-10 16:55:07 +000059 Resources[Mask] = llvm::make_unique<ResourceState>(Desc, Index, Mask);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000060}
61
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000062// Returns the actual resource consumed by this Use.
63// First, is the primary resource ID.
64// Second, is the specific sub-resource ID.
65std::pair<uint64_t, uint64_t> ResourceManager::selectPipe(uint64_t ResourceID) {
66 ResourceState &RS = *Resources[ResourceID];
67 uint64_t SubResourceID = RS.selectNextInSequence();
68 if (RS.isAResourceGroup())
69 return selectPipe(SubResourceID);
70 return std::pair<uint64_t, uint64_t>(ResourceID, SubResourceID);
71}
72
73void ResourceState::removeFromNextInSequence(uint64_t ID) {
74 assert(NextInSequenceMask);
75 assert(countPopulation(ID) == 1);
76 if (ID > getNextInSequence())
77 RemovedFromNextInSequence |= ID;
78 NextInSequenceMask = NextInSequenceMask & (~ID);
79 if (!NextInSequenceMask) {
80 NextInSequenceMask = ResourceSizeMask;
81 assert(NextInSequenceMask != RemovedFromNextInSequence);
82 NextInSequenceMask ^= RemovedFromNextInSequence;
83 RemovedFromNextInSequence = 0;
84 }
85}
86
87void ResourceManager::use(ResourceRef RR) {
88 // Mark the sub-resource referenced by RR as used.
89 ResourceState &RS = *Resources[RR.first];
90 RS.markSubResourceAsUsed(RR.second);
91 // If there are still available units in RR.first,
92 // then we are done.
93 if (RS.isReady())
94 return;
95
96 // Notify to other resources that RR.first is no longer available.
97 for (const std::pair<uint64_t, UniqueResourceState> &Res : Resources) {
98 ResourceState &Current = *Res.second.get();
99 if (!Current.isAResourceGroup() || Current.getResourceMask() == RR.first)
100 continue;
101
102 if (Current.containsResource(RR.first)) {
103 Current.markSubResourceAsUsed(RR.first);
104 Current.removeFromNextInSequence(RR.first);
105 }
106 }
107}
108
109void ResourceManager::release(ResourceRef RR) {
110 ResourceState &RS = *Resources[RR.first];
111 bool WasFullyUsed = !RS.isReady();
112 RS.releaseSubResource(RR.second);
113 if (!WasFullyUsed)
114 return;
115
116 for (const std::pair<uint64_t, UniqueResourceState> &Res : Resources) {
117 ResourceState &Current = *Res.second.get();
118 if (!Current.isAResourceGroup() || Current.getResourceMask() == RR.first)
119 continue;
120
121 if (Current.containsResource(RR.first))
122 Current.releaseSubResource(RR.first);
123 }
124}
125
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000126ResourceStateEvent
Andrea Di Biagio847accd2018-03-20 19:06:34 +0000127ResourceManager::canBeDispatched(ArrayRef<uint64_t> Buffers) const {
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000128 ResourceStateEvent Result = ResourceStateEvent::RS_BUFFER_AVAILABLE;
129 for (uint64_t Buffer : Buffers) {
130 Result = isBufferAvailable(Buffer);
131 if (Result != ResourceStateEvent::RS_BUFFER_AVAILABLE)
132 break;
133 }
134 return Result;
135}
136
Andrea Di Biagio847accd2018-03-20 19:06:34 +0000137void ResourceManager::reserveBuffers(ArrayRef<uint64_t> Buffers) {
Andrea Di Biagioe1a1da12018-03-13 13:58:02 +0000138 for (const uint64_t R : Buffers) {
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000139 reserveBuffer(R);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000140 ResourceState &Resource = *Resources[R];
141 if (Resource.isADispatchHazard()) {
142 assert(!Resource.isReserved());
143 Resource.setReserved();
144 }
145 }
146}
147
Andrea Di Biagio847accd2018-03-20 19:06:34 +0000148void ResourceManager::releaseBuffers(ArrayRef<uint64_t> Buffers) {
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000149 for (const uint64_t R : Buffers)
150 releaseBuffer(R);
151}
152
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000153bool ResourceManager::canBeIssued(const InstrDesc &Desc) const {
154 return std::all_of(Desc.Resources.begin(), Desc.Resources.end(),
155 [&](const std::pair<uint64_t, const ResourceUsage> &E) {
156 unsigned NumUnits =
157 E.second.isReserved() ? 0U : E.second.NumUnits;
158 return isReady(E.first, NumUnits);
159 });
160}
161
162// Returns true if all resources are in-order, and there is at least one
163// resource which is a dispatch hazard (BufferSize = 0).
164bool ResourceManager::mustIssueImmediately(const InstrDesc &Desc) {
165 if (!canBeIssued(Desc))
166 return false;
167 bool AllInOrderResources = std::all_of(
168 Desc.Buffers.begin(), Desc.Buffers.end(), [&](const unsigned BufferMask) {
169 const ResourceState &Resource = *Resources[BufferMask];
170 return Resource.isInOrder() || Resource.isADispatchHazard();
171 });
172 if (!AllInOrderResources)
173 return false;
174
175 return std::any_of(Desc.Buffers.begin(), Desc.Buffers.end(),
176 [&](const unsigned BufferMask) {
177 return Resources[BufferMask]->isADispatchHazard();
178 });
179}
180
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000181void ResourceManager::issueInstruction(
182 unsigned Index, const InstrDesc &Desc,
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +0000183 SmallVectorImpl<std::pair<ResourceRef, double>> &Pipes) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000184 for (const std::pair<uint64_t, ResourceUsage> &R : Desc.Resources) {
185 const CycleSegment &CS = R.second.CS;
186 if (!CS.size()) {
187 releaseResource(R.first);
188 continue;
189 }
190
191 assert(CS.begin() == 0 && "Invalid {Start, End} cycles!");
192 if (!R.second.isReserved()) {
193 ResourceRef Pipe = selectPipe(R.first);
194 use(Pipe);
195 BusyResources[Pipe] += CS.size();
Andrea Di Biagio0c541292018-03-10 16:55:07 +0000196 // Replace the resource mask with a valid processor resource index.
197 const ResourceState &RS = *Resources[Pipe.first];
198 Pipe.first = RS.getProcResourceID();
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +0000199 Pipes.emplace_back(
200 std::pair<ResourceRef, double>(Pipe, static_cast<double>(CS.size())));
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000201 } else {
202 assert((countPopulation(R.first) > 1) && "Expected a group!");
203 // Mark this group as reserved.
204 assert(R.second.isReserved());
205 reserveResource(R.first);
206 BusyResources[ResourceRef(R.first, R.first)] += CS.size();
207 }
208 }
209}
210
211void ResourceManager::cycleEvent(SmallVectorImpl<ResourceRef> &ResourcesFreed) {
212 for (std::pair<ResourceRef, unsigned> &BR : BusyResources) {
213 if (BR.second)
214 BR.second--;
215 if (!BR.second) {
216 // Release this resource.
217 const ResourceRef &RR = BR.first;
218
219 if (countPopulation(RR.first) == 1)
220 release(RR);
221
222 releaseResource(RR.first);
223 ResourcesFreed.push_back(RR);
224 }
225 }
226
227 for (const ResourceRef &RF : ResourcesFreed)
228 BusyResources.erase(RF);
229}
230
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000231void Scheduler::scheduleInstruction(unsigned Idx, Instruction &MCIS) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000232 assert(WaitQueue.find(Idx) == WaitQueue.end());
233 assert(ReadyQueue.find(Idx) == ReadyQueue.end());
234 assert(IssuedQueue.find(Idx) == IssuedQueue.end());
235
236 // Special case where MCIS is a zero-latency instruction. A zero-latency
237 // instruction doesn't consume any scheduler resources. That is because it
238 // doesn't need to be executed. Most of the times, zero latency instructions
239 // are removed at register renaming stage. For example, register-register
240 // moves can be removed at register renaming stage by creating new aliases.
241 // Zero-idiom instruction (for example: a `xor reg, reg`) can also be
242 // eliminated at register renaming stage, since we know in advance that those
243 // clear their output register.
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000244 if (MCIS.isZeroLatency()) {
Andrea Di Biagio09ea09e2018-03-22 11:39:34 +0000245 assert(MCIS.isReady() && "data dependent zero-latency instruction?");
Andrea Di Biagio373c38a2018-03-08 20:21:55 +0000246 notifyInstructionReady(Idx);
Andrea Di Biagio09ea09e2018-03-22 11:39:34 +0000247 MCIS.execute();
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000248 notifyInstructionIssued(Idx, {});
Andrea Di Biagio09ea09e2018-03-22 11:39:34 +0000249 assert(MCIS.isExecuted() && "Unexpected non-zero latency!");
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000250 notifyInstructionExecuted(Idx);
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000251 return;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000252 }
253
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000254 const InstrDesc &Desc = MCIS.getDesc();
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000255 if (!Desc.Buffers.empty()) {
256 // Reserve a slot in each buffered resource. Also, mark units with
257 // BufferSize=0 as reserved. Resources with a buffer size of zero will only
258 // be released after MCIS is issued, and all the ResourceCycles for those
259 // units have been consumed.
260 Resources->reserveBuffers(Desc.Buffers);
261 notifyReservedBuffers(Desc.Buffers);
262 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000263
Andrea Di Biagio2dee62b2018-03-22 14:14:49 +0000264 // If necessary, reserve queue entries in the load-store unit (LSU).
265 bool Reserved = LSU->reserve(Idx, Desc);
266 if (!MCIS.isReady() || (Reserved && !LSU->isReady(Idx))) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000267 DEBUG(dbgs() << "[SCHEDULER] Adding " << Idx << " to the Wait Queue\n");
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000268 WaitQueue[Idx] = &MCIS;
269 return;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000270 }
271 notifyInstructionReady(Idx);
272
273 // Special case where the instruction is ready, and it uses an in-order
274 // dispatch/issue processor resource. The instruction is issued immediately to
275 // the pipelines. Any other in-order buffered resources (i.e. BufferSize=1)
276 // are consumed.
277 if (Resources->mustIssueImmediately(Desc)) {
278 DEBUG(dbgs() << "[SCHEDULER] Instruction " << Idx
279 << " issued immediately\n");
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000280 return issueInstruction(MCIS, Idx);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000281 }
282
283 DEBUG(dbgs() << "[SCHEDULER] Adding " << Idx << " to the Ready Queue\n");
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000284 ReadyQueue[Idx] = &MCIS;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000285}
286
287void Scheduler::cycleEvent(unsigned /* unused */) {
288 SmallVector<ResourceRef, 8> ResourcesFreed;
289 Resources->cycleEvent(ResourcesFreed);
290
291 for (const ResourceRef &RR : ResourcesFreed)
292 notifyResourceAvailable(RR);
293
294 updateIssuedQueue();
295 updatePendingQueue();
296 issue();
297}
298
299#ifndef NDEBUG
300void Scheduler::dump() const {
301 dbgs() << "[SCHEDULER]: WaitQueue size is: " << WaitQueue.size() << '\n';
302 dbgs() << "[SCHEDULER]: ReadyQueue size is: " << ReadyQueue.size() << '\n';
303 dbgs() << "[SCHEDULER]: IssuedQueue size is: " << IssuedQueue.size() << '\n';
304 Resources->dump();
305}
306#endif
307
308Scheduler::Event Scheduler::canBeDispatched(const InstrDesc &Desc) const {
309 if (Desc.MayLoad && LSU->isLQFull())
310 return HWS_LD_QUEUE_UNAVAILABLE;
311 if (Desc.MayStore && LSU->isSQFull())
312 return HWS_ST_QUEUE_UNAVAILABLE;
313
314 Scheduler::Event Event;
Andrea Di Biagioe1a1da12018-03-13 13:58:02 +0000315 switch (Resources->canBeDispatched(Desc.Buffers)) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000316 case ResourceStateEvent::RS_BUFFER_AVAILABLE:
317 Event = HWS_AVAILABLE;
318 break;
319 case ResourceStateEvent::RS_BUFFER_UNAVAILABLE:
320 Event = HWS_QUEUE_UNAVAILABLE;
321 break;
322 case ResourceStateEvent::RS_RESERVED:
323 Event = HWS_DISPATCH_GROUP_RESTRICTION;
324 }
325 return Event;
326}
327
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000328void Scheduler::issueInstruction(Instruction &IS, unsigned InstrIndex) {
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000329 const InstrDesc &D = IS.getDesc();
330
331 if (!D.Buffers.empty()) {
332 Resources->releaseBuffers(D.Buffers);
333 notifyReleasedBuffers(D.Buffers);
334 }
335
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000336 // Issue the instruction and collect all the consumed resources
337 // into a vector. That vector is then used to notify the listener.
338 // Most instructions consume very few resurces (typically one or
339 // two resources). We use a small vector here, and conservatively
340 // initialize its capacity to 4. This should address the majority of
341 // the cases.
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +0000342 SmallVector<std::pair<ResourceRef, double>, 4> UsedResources;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000343 Resources->issueInstruction(InstrIndex, D, UsedResources);
344 // Notify the instruction that it started executing.
345 // This updates the internal state of each write.
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000346 IS.execute();
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000347
Andrea Di Biagio35622482018-03-22 10:19:20 +0000348 notifyInstructionIssued(InstrIndex, UsedResources);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000349 if (D.MaxLatency) {
Andrea Di Biagio35622482018-03-22 10:19:20 +0000350 assert(IS.isExecuting() && "A zero latency instruction?");
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000351 IssuedQueue[InstrIndex] = &IS;
Andrea Di Biagio35622482018-03-22 10:19:20 +0000352 return;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000353 }
Andrea Di Biagio35622482018-03-22 10:19:20 +0000354
355 // A zero latency instruction which reads and/or updates registers.
356 assert(IS.isExecuted() && "Instruction still executing!");
357 notifyInstructionExecuted(InstrIndex);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000358}
359
360void Scheduler::issue() {
361 std::vector<unsigned> ToRemove;
362 for (const QueueEntryTy QueueEntry : ReadyQueue) {
363 // Give priority to older instructions in ReadyQueue. The ready queue is
364 // ordered by key, and therefore older instructions are visited first.
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000365 Instruction &IS = *QueueEntry.second;
366 const InstrDesc &D = IS.getDesc();
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000367 if (!Resources->canBeIssued(D))
368 continue;
369 unsigned InstrIndex = QueueEntry.first;
370 issueInstruction(IS, InstrIndex);
371 ToRemove.emplace_back(InstrIndex);
372 }
373
374 for (const unsigned InstrIndex : ToRemove)
375 ReadyQueue.erase(InstrIndex);
376}
377
378void Scheduler::updatePendingQueue() {
379 // Scan the set of waiting instructions and promote them to the
380 // ready queue if operands are all ready.
381 for (auto I = WaitQueue.begin(), E = WaitQueue.end(); I != E;) {
382 const QueueEntryTy Entry = *I;
383 Entry.second->cycleEvent();
384
385 const InstrDesc &Desc = Entry.second->getDesc();
386 bool IsMemOp = Desc.MayLoad || Desc.MayStore;
387 bool IsReady = Entry.second->isReady();
388 if (IsReady && IsMemOp)
389 IsReady &= LSU->isReady(Entry.first);
390
391 if (IsReady) {
392 notifyInstructionReady(Entry.first);
393 ReadyQueue[Entry.first] = Entry.second;
394 auto ToRemove = I;
395 ++I;
396 WaitQueue.erase(ToRemove);
397 } else {
398 ++I;
399 }
400 }
401}
402
403void Scheduler::updateIssuedQueue() {
404 for (auto I = IssuedQueue.begin(), E = IssuedQueue.end(); I != E;) {
405 const QueueEntryTy Entry = *I;
406 Entry.second->cycleEvent();
407 if (Entry.second->isExecuted()) {
408 notifyInstructionExecuted(Entry.first);
409 auto ToRemove = I;
410 ++I;
411 IssuedQueue.erase(ToRemove);
412 } else {
413 DEBUG(dbgs() << "[SCHEDULER]: Instruction " << Entry.first
414 << " is still executing.\n");
415 ++I;
416 }
417 }
418}
419
420void Scheduler::notifyInstructionIssued(
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +0000421 unsigned Index, ArrayRef<std::pair<ResourceRef, double>> Used) {
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000422 DEBUG({
423 dbgs() << "[E] Instruction Issued: " << Index << '\n';
424 for (const std::pair<ResourceRef, unsigned> &Resource : Used) {
425 dbgs() << "[E] Resource Used: [" << Resource.first.first << '.'
426 << Resource.first.second << "]\n";
427 dbgs() << " cycles: " << Resource.second << '\n';
428 }
429 });
Clement Courbet844f22d2018-03-13 13:11:01 +0000430 Owner->notifyInstructionEvent(HWInstructionIssuedEvent(Index, Used));
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000431}
432
433void Scheduler::notifyInstructionExecuted(unsigned Index) {
434 LSU->onInstructionExecuted(Index);
Clement Courbet844f22d2018-03-13 13:11:01 +0000435 DEBUG(dbgs() << "[E] Instruction Executed: " << Index << '\n');
436 Owner->notifyInstructionEvent(
437 HWInstructionEvent(HWInstructionEvent::Executed, Index));
438
439 const Instruction &IS = Owner->getInstruction(Index);
440 DU->onInstructionExecuted(IS.getRCUTokenID());
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000441}
442
443void Scheduler::notifyInstructionReady(unsigned Index) {
Clement Courbet844f22d2018-03-13 13:11:01 +0000444 DEBUG(dbgs() << "[E] Instruction Ready: " << Index << '\n');
445 Owner->notifyInstructionEvent(
446 HWInstructionEvent(HWInstructionEvent::Ready, Index));
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000447}
448
449void Scheduler::notifyResourceAvailable(const ResourceRef &RR) {
450 Owner->notifyResourceAvailable(RR);
451}
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000452
453void Scheduler::notifyReservedBuffers(ArrayRef<uint64_t> Buffers) {
454 SmallVector<unsigned, 4> BufferIDs(Buffers.begin(), Buffers.end());
455 std::transform(
456 Buffers.begin(), Buffers.end(), BufferIDs.begin(),
457 [&](uint64_t Op) { return Resources->resolveResourceMask(Op); });
458 Owner->notifyReservedBuffers(BufferIDs);
459}
460
461void Scheduler::notifyReleasedBuffers(ArrayRef<uint64_t> Buffers) {
462 SmallVector<unsigned, 4> BufferIDs(Buffers.begin(), Buffers.end());
463 std::transform(
464 Buffers.begin(), Buffers.end(), BufferIDs.begin(),
465 [&](uint64_t Op) { return Resources->resolveResourceMask(Op); });
466 Owner->notifyReleasedBuffers(BufferIDs);
467}
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000468} // namespace mca