blob: f89a2378ee46834ab6d14dd764c33481ca7a2f40 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86Subtarget.h - Define Subtarget for the X86 ----------*- C++ -*--===//
Nate Begemanf26625e2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Nate Begemanf26625e2005-07-12 01:41:54 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the X86 specific subclass of TargetSubtargetInfo.
Nate Begemanf26625e2005-07-12 01:41:54 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef X86SUBTARGET_H
15#define X86SUBTARGET_H
16
Eric Christopherd4298462010-07-05 19:26:33 +000017#include "llvm/ADT/Triple.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000018#include "llvm/IR/CallingConv.h"
Evan Cheng0d639a22011-07-01 21:01:15 +000019#include "llvm/Target/TargetSubtargetInfo.h"
Jim Laskey19058c32005-09-01 21:38:21 +000020#include <string>
21
Evan Cheng54b68e32011-07-01 20:45:01 +000022#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000023#include "X86GenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000024
Nate Begemanf26625e2005-07-12 01:41:54 +000025namespace llvm {
Anton Korobeynikov6dbdfe22006-11-30 22:42:55 +000026class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000027class StringRef;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +000028class TargetMachine;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000029
Chris Lattner1c5bf9d2009-07-09 03:15:51 +000030/// PICStyles - The X86 backend supports a number of different styles of PIC.
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000031///
Duncan Sands595a4422008-11-28 09:29:37 +000032namespace PICStyles {
Anton Korobeynikova0554d92007-01-12 19:20:47 +000033enum Style {
Chris Lattnerba4d7332009-07-10 20:58:47 +000034 StubPIC, // Used on i386-darwin in -fPIC mode.
35 StubDynamicNoPIC, // Used on i386-darwin in -mdynamic-no-pic mode.
36 GOT, // Used on many 32-bit unices in -fPIC mode.
37 RIPRel, // Used on X86-64 when not in -static mode.
38 None // Set when in -static mode (not PIC or DynamicNoPIC mode).
Anton Korobeynikova0554d92007-01-12 19:20:47 +000039};
40}
Nate Begemanf26625e2005-07-12 01:41:54 +000041
Craig Topperec828472014-03-31 06:53:13 +000042class X86Subtarget final : public X86GenSubtargetInfo {
Nate Begemanf26625e2005-07-12 01:41:54 +000043protected:
Evan Chengcde9e302006-01-27 08:10:46 +000044 enum X86SSEEnum {
Craig Topper5c94bb82013-08-21 03:57:57 +000045 NoMMXSSE, MMX, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, AVX, AVX2, AVX512F
Evan Chengcde9e302006-01-27 08:10:46 +000046 };
47
Evan Chengff1beda2006-10-06 09:17:41 +000048 enum X863DNowEnum {
49 NoThreeDNow, ThreeDNow, ThreeDNowA
50 };
51
Andrew Trick8523b162012-02-01 23:20:51 +000052 enum X86ProcFamilyEnum {
Preston Gurd3fe264d2013-09-13 19:23:28 +000053 Others, IntelAtom, IntelSLM
Andrew Trick8523b162012-02-01 23:20:51 +000054 };
55
56 /// X86ProcFamily - X86 processor family: Intel Atom, and others
57 X86ProcFamilyEnum X86ProcFamily;
Chad Rosier24c19d22012-08-01 18:39:17 +000058
Anton Korobeynikova0554d92007-01-12 19:20:47 +000059 /// PICStyle - Which PIC style to use
Evan Cheng763cdfd2007-08-01 23:45:51 +000060 ///
Duncan Sands595a4422008-11-28 09:29:37 +000061 PICStyles::Style PICStyle;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000062
Evan Cheng352acec2008-02-12 07:59:55 +000063 /// X86SSELevel - MMX, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, or
64 /// none supported.
Evan Chengcde9e302006-01-27 08:10:46 +000065 X86SSEEnum X86SSELevel;
66
Evan Chengff1beda2006-10-06 09:17:41 +000067 /// X863DNowLevel - 3DNow or 3DNow Athlon, or none supported.
Evan Cheng763cdfd2007-08-01 23:45:51 +000068 ///
Evan Chengff1beda2006-10-06 09:17:41 +000069 X863DNowEnum X863DNowLevel;
70
Chris Lattnercc8c5812009-09-02 05:53:04 +000071 /// HasCMov - True if this processor has conditional move instructions
72 /// (generally pentium pro+).
73 bool HasCMov;
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +000074
Evan Cheng11b0a5d2006-09-08 06:48:29 +000075 /// HasX86_64 - True if the processor supports X86-64 instructions.
Evan Cheng763cdfd2007-08-01 23:45:51 +000076 ///
Evan Cheng11b0a5d2006-09-08 06:48:29 +000077 bool HasX86_64;
Evan Cheng4c91aa32009-01-02 05:35:45 +000078
Benjamin Kramer2f489232010-12-04 20:32:23 +000079 /// HasPOPCNT - True if the processor supports POPCNT.
80 bool HasPOPCNT;
81
Stefanus Du Toit96180b52009-05-26 21:04:35 +000082 /// HasSSE4A - True if the processor supports SSE4A instructions.
83 bool HasSSE4A;
84
Eric Christopher2ef63182010-04-02 21:54:27 +000085 /// HasAES - Target has AES instructions
86 bool HasAES;
87
Benjamin Kramera0396e42012-05-31 14:34:17 +000088 /// HasPCLMUL - Target has carry-less multiplication
89 bool HasPCLMUL;
Bruno Cardoso Lopes09dc24b2010-07-23 01:17:51 +000090
Craig Topper79dbb0c2012-06-03 18:58:46 +000091 /// HasFMA - Target has 3-operand fused multiply-add
92 bool HasFMA;
David Greene8f6f72c2009-06-26 22:46:54 +000093
94 /// HasFMA4 - Target has 4-operand fused multiply-add
95 bool HasFMA4;
96
Jan Sjödin1280eb12011-12-02 15:14:37 +000097 /// HasXOP - Target has XOP instructions
98 bool HasXOP;
99
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000100 /// HasTBM - Target has TBM instructions.
101 bool HasTBM;
102
Craig Topperfe9179f2011-10-09 07:31:39 +0000103 /// HasMOVBE - True if the processor has the MOVBE instruction.
Craig Topper786bdb92011-10-03 17:28:23 +0000104 bool HasMOVBE;
105
Craig Topperfe9179f2011-10-09 07:31:39 +0000106 /// HasRDRAND - True if the processor has the RDRAND instruction.
Craig Topper786bdb92011-10-03 17:28:23 +0000107 bool HasRDRAND;
108
Craig Topperfe9179f2011-10-09 07:31:39 +0000109 /// HasF16C - Processor has 16-bit floating point conversion instructions.
110 bool HasF16C;
111
Craig Topper228d9132011-10-30 19:57:21 +0000112 /// HasFSGSBase - Processor has FS/GS base insturctions.
113 bool HasFSGSBase;
114
Craig Topper271064e2011-10-11 06:44:02 +0000115 /// HasLZCNT - Processor has LZCNT instruction.
116 bool HasLZCNT;
117
Craig Topper3657fe42011-10-14 03:21:46 +0000118 /// HasBMI - Processor has BMI1 instructions.
119 bool HasBMI;
120
Craig Topperaea148c2011-10-16 07:55:05 +0000121 /// HasBMI2 - Processor has BMI2 instructions.
122 bool HasBMI2;
123
Michael Liao73cffdd2012-11-08 07:28:54 +0000124 /// HasRTM - Processor has RTM instructions.
125 bool HasRTM;
126
Michael Liaoe344ec92013-03-26 22:46:02 +0000127 /// HasHLE - Processor has HLE.
128 bool HasHLE;
129
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000130 /// HasADX - Processor has ADX instructions.
131 bool HasADX;
132
Ben Langmuir16501752013-09-12 15:51:31 +0000133 /// HasSHA - Processor has SHA instructions.
134 bool HasSHA;
135
Michael Liao5173ee02013-03-26 17:47:11 +0000136 /// HasPRFCHW - Processor has PRFCHW instructions.
137 bool HasPRFCHW;
138
Michael Liaoa486a112013-03-28 23:41:26 +0000139 /// HasRDSEED - Processor has RDSEED instructions.
140 bool HasRDSEED;
141
David Greene8f6f72c2009-06-26 22:46:54 +0000142 /// IsBTMemSlow - True if BT (bit test) of memory instructions are slow.
143 bool IsBTMemSlow;
Evan Cheng4cf30b72009-12-18 07:40:29 +0000144
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000145 /// IsSHLDSlow - True if SHLD instructions are slow.
146 bool IsSHLDSlow;
147
Evan Cheng738b0f92010-04-01 05:58:17 +0000148 /// IsUAMemFast - True if unaligned memory access is fast.
149 bool IsUAMemFast;
150
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +0000151 /// HasVectorUAMem - True if SIMD operations can have unaligned memory
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000152 /// operands. This may require setting a feature bit in the processor.
David Greene206351a2010-01-11 16:29:42 +0000153 bool HasVectorUAMem;
154
Eli Friedman5e570422011-08-26 21:21:21 +0000155 /// HasCmpxchg16b - True if this processor has the CMPXCHG16B instruction;
156 /// this is true for most x86-64 chips, but not the first AMD chips.
157 bool HasCmpxchg16b;
158
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000159 /// UseLeaForSP - True if the LEA instruction should be used for adjusting
160 /// the stack pointer. This is an optimization for Intel Atom processors.
161 bool UseLeaForSP;
162
Preston Gurdcdf540d2012-09-04 18:22:17 +0000163 /// HasSlowDivide - True if smaller divides are significantly faster than
164 /// full divides and should be used when possible.
165 bool HasSlowDivide;
166
Andrew Trick8523b162012-02-01 23:20:51 +0000167 /// PostRAScheduler - True if using post-register-allocation scheduler.
168 bool PostRAScheduler;
169
Preston Gurda01daac2013-01-08 18:27:24 +0000170 /// PadShortFunctions - True if the short functions should be padded to prevent
171 /// a stall when returning too early.
172 bool PadShortFunctions;
173
Preston Gurd663e6f92013-03-27 19:14:02 +0000174 /// CallRegIndirect - True if the Calls with memory reference should be converted
175 /// to a register-based indirect call.
176 bool CallRegIndirect;
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000177 /// LEAUsesAG - True if the LEA instruction inputs have to be ready at
178 /// address generation (AG) time.
179 bool LEAUsesAG;
Preston Gurd663e6f92013-03-27 19:14:02 +0000180
Alexey Volkov6226de62014-05-20 08:55:50 +0000181 /// SlowLEA - True if the LEA instruction with certain arguments is slow
182 bool SlowLEA;
183
Alexey Volkov5260dba2014-06-09 11:40:41 +0000184 /// SlowIncDec - True if INC and DEC instructions are slow when writing to flags
185 bool SlowIncDec;
186
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000187 /// Processor has AVX-512 PreFetch Instructions
188 bool HasPFI;
189
190 /// Processor has AVX-512 Exponential and Reciprocal Instructions
191 bool HasERI;
192
193 /// Processor has AVX-512 Conflict Detection Instructions
194 bool HasCDI;
195
Chris Lattner351817b2005-07-12 02:36:10 +0000196 /// stackAlignment - The minimum alignment known to hold of the stack frame on
197 /// entry to the function and which must be maintained by every function.
Nate Begemanf26625e2005-07-12 01:41:54 +0000198 unsigned stackAlignment;
Jeff Cohen33a030e2005-07-27 05:53:44 +0000199
Rafael Espindola063f1772007-10-31 11:52:06 +0000200 /// Max. memset / memcpy size that is turned into rep/movs, rep/stos ops.
Evan Cheng763cdfd2007-08-01 23:45:51 +0000201 ///
Rafael Espindola063f1772007-10-31 11:52:06 +0000202 unsigned MaxInlineSizeThreshold;
NAKAMURA Takumi0544fe72011-02-17 12:23:50 +0000203
Eric Christopherd4298462010-07-05 19:26:33 +0000204 /// TargetTriple - What processor and OS we're targeting.
205 Triple TargetTriple;
Chad Rosier24c19d22012-08-01 18:39:17 +0000206
Andrew Trick8523b162012-02-01 23:20:51 +0000207 /// Instruction itineraries for scheduling
208 InstrItineraryData InstrItins;
Evan Cheng03c1e6f2006-02-16 00:21:07 +0000209
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000210private:
Bill Wendlingaef9c372013-02-15 22:31:27 +0000211 /// StackAlignOverride - Override the stack alignment.
212 unsigned StackAlignOverride;
213
Craig Topper3c80d622014-01-06 04:55:54 +0000214 /// In64BitMode - True if compiling for 64-bit, false for 16-bit or 32-bit.
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000215 bool In64BitMode;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000216
Craig Topper3c80d622014-01-06 04:55:54 +0000217 /// In32BitMode - True if compiling for 32-bit, false for 16-bit or 64-bit.
218 bool In32BitMode;
219
220 /// In16BitMode - True if compiling for 16-bit, false for 32-bit or 64-bit.
221 bool In16BitMode;
222
Nate Begemanf26625e2005-07-12 01:41:54 +0000223public:
Jeff Cohen33a030e2005-07-27 05:53:44 +0000224 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000225 /// of the specified triple.
Nate Begemanf26625e2005-07-12 01:41:54 +0000226 ///
Evan Chengfe6e4052011-06-30 01:53:36 +0000227 X86Subtarget(const std::string &TT, const std::string &CPU,
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000228 const std::string &FS,
David Woodhouse1c3996a2014-01-08 00:08:50 +0000229 unsigned StackAlignOverride);
Chris Lattner351817b2005-07-12 02:36:10 +0000230
231 /// getStackAlignment - Returns the minimum alignment known to hold of the
232 /// stack frame on entry to the function and which must be maintained by every
233 /// function for this subtarget.
Nate Begemanf26625e2005-07-12 01:41:54 +0000234 unsigned getStackAlignment() const { return stackAlignment; }
Jeff Cohen33a030e2005-07-27 05:53:44 +0000235
Rafael Espindola063f1772007-10-31 11:52:06 +0000236 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
237 /// that still makes it profitable to inline the call.
238 unsigned getMaxInlineSizeThreshold() const { return MaxInlineSizeThreshold; }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000239
240 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Chengff1beda2006-10-06 09:17:41 +0000241 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000242 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Chengff1beda2006-10-06 09:17:41 +0000243
Bill Wendlingaef9c372013-02-15 22:31:27 +0000244 /// \brief Reset the features for the X86 target.
Craig Topper2d9361e2014-03-09 07:44:38 +0000245 void resetSubtargetFeatures(const MachineFunction *MF) override;
Bill Wendling61375d82013-02-16 01:36:26 +0000246private:
247 void initializeEnvironment();
Bill Wendlingaef9c372013-02-15 22:31:27 +0000248 void resetSubtargetFeatures(StringRef CPU, StringRef FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000249public:
Eli Bendersky597fc122013-01-25 22:07:43 +0000250 /// Is this x86_64? (disregarding specific ABI / programming model)
251 bool is64Bit() const {
252 return In64BitMode;
253 }
254
Craig Topper3c80d622014-01-06 04:55:54 +0000255 bool is32Bit() const {
256 return In32BitMode;
257 }
258
259 bool is16Bit() const {
260 return In16BitMode;
261 }
262
Eli Bendersky597fc122013-01-25 22:07:43 +0000263 /// Is this x86_64 with the ILP32 programming model (x32 ABI)?
264 bool isTarget64BitILP32() const {
Rafael Espindoladdb913c2013-12-19 00:44:37 +0000265 return In64BitMode && (TargetTriple.getEnvironment() == Triple::GNUX32 ||
266 TargetTriple.getOS() == Triple::NaCl);
Eli Bendersky597fc122013-01-25 22:07:43 +0000267 }
268
269 /// Is this x86_64 with the LP64 programming model (standard AMD64, no x32)?
270 bool isTarget64BitLP64() const {
271 return In64BitMode && (TargetTriple.getEnvironment() != Triple::GNUX32);
272 }
Evan Cheng54c13da2006-01-26 09:53:06 +0000273
Duncan Sands595a4422008-11-28 09:29:37 +0000274 PICStyles::Style getPICStyle() const { return PICStyle; }
275 void setPICStyle(PICStyles::Style Style) { PICStyle = Style; }
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000276
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000277 bool hasCMov() const { return HasCMov; }
Evan Chengcde9e302006-01-27 08:10:46 +0000278 bool hasMMX() const { return X86SSELevel >= MMX; }
Craig Toppereb8f9e92012-01-10 06:30:56 +0000279 bool hasSSE1() const { return X86SSELevel >= SSE1; }
280 bool hasSSE2() const { return X86SSELevel >= SSE2; }
281 bool hasSSE3() const { return X86SSELevel >= SSE3; }
282 bool hasSSSE3() const { return X86SSELevel >= SSSE3; }
283 bool hasSSE41() const { return X86SSELevel >= SSE41; }
284 bool hasSSE42() const { return X86SSELevel >= SSE42; }
Craig Topperb0c0f722012-01-10 06:54:16 +0000285 bool hasAVX() const { return X86SSELevel >= AVX; }
286 bool hasAVX2() const { return X86SSELevel >= AVX2; }
Craig Topper5c94bb82013-08-21 03:57:57 +0000287 bool hasAVX512() const { return X86SSELevel >= AVX512F; }
Elena Demikhovskyeace43b2012-11-29 12:44:59 +0000288 bool hasFp256() const { return hasAVX(); }
289 bool hasInt256() const { return hasAVX2(); }
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000290 bool hasSSE4A() const { return HasSSE4A; }
Evan Chengff1beda2006-10-06 09:17:41 +0000291 bool has3DNow() const { return X863DNowLevel >= ThreeDNow; }
292 bool has3DNowA() const { return X863DNowLevel >= ThreeDNowA; }
Benjamin Kramer2f489232010-12-04 20:32:23 +0000293 bool hasPOPCNT() const { return HasPOPCNT; }
Eric Christopher2ef63182010-04-02 21:54:27 +0000294 bool hasAES() const { return HasAES; }
Benjamin Kramera0396e42012-05-31 14:34:17 +0000295 bool hasPCLMUL() const { return HasPCLMUL; }
Craig Topper79dbb0c2012-06-03 18:58:46 +0000296 bool hasFMA() const { return HasFMA; }
Craig Topper663d1602012-08-24 04:03:22 +0000297 // FIXME: Favor FMA when both are enabled. Is this the right thing to do?
Craig Topper4a4634d2012-08-23 18:14:30 +0000298 bool hasFMA4() const { return HasFMA4 && !HasFMA; }
Jan Sjödin1280eb12011-12-02 15:14:37 +0000299 bool hasXOP() const { return HasXOP; }
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000300 bool hasTBM() const { return HasTBM; }
Craig Topper786bdb92011-10-03 17:28:23 +0000301 bool hasMOVBE() const { return HasMOVBE; }
302 bool hasRDRAND() const { return HasRDRAND; }
Craig Topperfe9179f2011-10-09 07:31:39 +0000303 bool hasF16C() const { return HasF16C; }
Craig Topper228d9132011-10-30 19:57:21 +0000304 bool hasFSGSBase() const { return HasFSGSBase; }
Craig Topper271064e2011-10-11 06:44:02 +0000305 bool hasLZCNT() const { return HasLZCNT; }
Craig Topper3657fe42011-10-14 03:21:46 +0000306 bool hasBMI() const { return HasBMI; }
Craig Topperaea148c2011-10-16 07:55:05 +0000307 bool hasBMI2() const { return HasBMI2; }
Michael Liao73cffdd2012-11-08 07:28:54 +0000308 bool hasRTM() const { return HasRTM; }
Michael Liaoe344ec92013-03-26 22:46:02 +0000309 bool hasHLE() const { return HasHLE; }
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000310 bool hasADX() const { return HasADX; }
Ben Langmuir16501752013-09-12 15:51:31 +0000311 bool hasSHA() const { return HasSHA; }
Michael Liao5173ee02013-03-26 17:47:11 +0000312 bool hasPRFCHW() const { return HasPRFCHW; }
Michael Liaoa486a112013-03-28 23:41:26 +0000313 bool hasRDSEED() const { return HasRDSEED; }
Evan Cheng4c91aa32009-01-02 05:35:45 +0000314 bool isBTMemSlow() const { return IsBTMemSlow; }
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000315 bool isSHLDSlow() const { return IsSHLDSlow; }
Evan Cheng738b0f92010-04-01 05:58:17 +0000316 bool isUnalignedMemAccessFast() const { return IsUAMemFast; }
David Greene206351a2010-01-11 16:29:42 +0000317 bool hasVectorUAMem() const { return HasVectorUAMem; }
Eli Friedman5e570422011-08-26 21:21:21 +0000318 bool hasCmpxchg16b() const { return HasCmpxchg16b; }
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000319 bool useLeaForSP() const { return UseLeaForSP; }
Preston Gurdcdf540d2012-09-04 18:22:17 +0000320 bool hasSlowDivide() const { return HasSlowDivide; }
Preston Gurda01daac2013-01-08 18:27:24 +0000321 bool padShortFunctions() const { return PadShortFunctions; }
Preston Gurd663e6f92013-03-27 19:14:02 +0000322 bool callRegIndirect() const { return CallRegIndirect; }
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000323 bool LEAusesAG() const { return LEAUsesAG; }
Alexey Volkov6226de62014-05-20 08:55:50 +0000324 bool slowLEA() const { return SlowLEA; }
Alexey Volkov5260dba2014-06-09 11:40:41 +0000325 bool slowIncDec() const { return SlowIncDec; }
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000326 bool hasCDI() const { return HasCDI; }
327 bool hasPFI() const { return HasPFI; }
328 bool hasERI() const { return HasERI; }
Evan Cheng4c91aa32009-01-02 05:35:45 +0000329
Andrew Trick8523b162012-02-01 23:20:51 +0000330 bool isAtom() const { return X86ProcFamily == IntelAtom; }
Alexey Volkov6226de62014-05-20 08:55:50 +0000331 bool isSLM() const { return X86ProcFamily == IntelSLM; }
Andrew Trick8523b162012-02-01 23:20:51 +0000332
Daniel Dunbar44b53032011-04-19 21:01:47 +0000333 const Triple &getTargetTriple() const { return TargetTriple; }
334
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000335 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
336 bool isTargetFreeBSD() const {
337 return TargetTriple.getOS() == Triple::FreeBSD;
338 }
339 bool isTargetSolaris() const {
340 return TargetTriple.getOS() == Triple::Solaris;
341 }
Tim Northover9653eb52013-12-10 16:57:43 +0000342
343 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
344 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
345 bool isTargetMacho() const { return TargetTriple.isOSBinFormatMachO(); }
346
Cameron Esfahani943908b2013-08-29 20:23:14 +0000347 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
348 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Nick Lewycky73df7e32011-09-05 21:51:43 +0000349 bool isTargetNaCl32() const { return isTargetNaCl() && !is64Bit(); }
350 bool isTargetNaCl64() const { return isTargetNaCl() && is64Bit(); }
Yaron Keren28954962014-04-02 04:27:51 +0000351
352 bool isTargetWindowsMSVC() const {
353 return TargetTriple.isWindowsMSVCEnvironment();
354 }
355
Yaron Keren136fe7d2014-04-01 18:15:34 +0000356 bool isTargetKnownWindowsMSVC() const {
NAKAMURA Takumi09717bd2014-03-30 04:35:00 +0000357 return TargetTriple.isKnownWindowsMSVCEnvironment();
Saleem Abdulrasooledbdd2e2014-03-27 22:50:05 +0000358 }
Yaron Keren28954962014-04-02 04:27:51 +0000359
360 bool isTargetWindowsCygwin() const {
Saleem Abdulrasooledbdd2e2014-03-27 22:50:05 +0000361 return TargetTriple.isWindowsCygwinEnvironment();
362 }
Yaron Keren28954962014-04-02 04:27:51 +0000363
364 bool isTargetWindowsGNU() const {
365 return TargetTriple.isWindowsGNUEnvironment();
366 }
367
Chandler Carruthebd90c52012-02-05 08:26:40 +0000368 bool isTargetCygMing() const { return TargetTriple.isOSCygMing(); }
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +0000369
Yaron Keren79bb2662013-10-23 23:37:01 +0000370 bool isOSWindows() const { return TargetTriple.isOSWindows(); }
371
Anton Korobeynikov7f125b22008-03-22 20:57:27 +0000372 bool isTargetWin64() const {
Chandler Carruthebd90c52012-02-05 08:26:40 +0000373 return In64BitMode && TargetTriple.isOSWindows();
Evan Chengd22a4a12011-02-01 01:14:13 +0000374 }
375
Anton Korobeynikova5a64552010-09-02 23:03:46 +0000376 bool isTargetWin32() const {
Yaron Keren136fe7d2014-04-01 18:15:34 +0000377 return !In64BitMode && (isTargetCygMing() || isTargetKnownWindowsMSVC());
Anton Korobeynikova5a64552010-09-02 23:03:46 +0000378 }
379
Duncan Sands595a4422008-11-28 09:29:37 +0000380 bool isPICStyleSet() const { return PICStyle != PICStyles::None; }
381 bool isPICStyleGOT() const { return PICStyle == PICStyles::GOT; }
Duncan Sands595a4422008-11-28 09:29:37 +0000382 bool isPICStyleRIPRel() const { return PICStyle == PICStyles::RIPRel; }
Chris Lattnere2f524f2009-07-10 20:47:30 +0000383
Chris Lattner21c29402009-07-10 21:00:45 +0000384 bool isPICStyleStubPIC() const {
Chris Lattnerba4d7332009-07-10 20:58:47 +0000385 return PICStyle == PICStyles::StubPIC;
386 }
387
Chris Lattner21c29402009-07-10 21:00:45 +0000388 bool isPICStyleStubNoDynamic() const {
Chris Lattnerba4d7332009-07-10 20:58:47 +0000389 return PICStyle == PICStyles::StubDynamicNoPIC;
390 }
391 bool isPICStyleStubAny() const {
392 return PICStyle == PICStyles::StubDynamicNoPIC ||
Charles Davise8f297c2013-07-12 06:02:35 +0000393 PICStyle == PICStyles::StubPIC;
394 }
395
396 bool isCallingConvWin64(CallingConv::ID CC) const {
397 return (isTargetWin64() && CC != CallingConv::X86_64_SysV) ||
398 CC == CallingConv::X86_64_Win64;
399 }
Mikhail Glushenkovabd56bd2010-02-28 22:54:30 +0000400
Chris Lattnerdc842c02009-07-10 07:20:05 +0000401 /// ClassifyGlobalReference - Classify a global variable reference for the
402 /// current subtarget according to how we should reference it in a non-pcrel
403 /// context.
404 unsigned char ClassifyGlobalReference(const GlobalValue *GV,
405 const TargetMachine &TM)const;
Anton Korobeynikov93acb492006-12-20 01:03:20 +0000406
Dan Gohman7a6611792009-11-20 23:18:13 +0000407 /// ClassifyBlockAddressReference - Classify a blockaddress reference for the
408 /// current subtarget according to how we should reference it in a non-pcrel
409 /// context.
410 unsigned char ClassifyBlockAddressReference() const;
411
Evan Cheng96098332009-05-20 04:53:57 +0000412 /// IsLegalToCallImmediateAddr - Return true if the subtarget allows calls
413 /// to immediate address.
414 bool IsLegalToCallImmediateAddr(const TargetMachine &TM) const;
415
Dan Gohman980d7202008-04-01 20:38:36 +0000416 /// This function returns the name of a function which has an interface
417 /// like the non-standard bzero function, if such a function exists on
418 /// the current subtarget and it is considered prefereable over
419 /// memset with zero passed as the second argument. Otherwise it
420 /// returns null.
Bill Wendling17825842008-09-30 22:05:33 +0000421 const char *getBZeroEntry() const;
Andrew Tricke97d8d62013-10-15 23:33:07 +0000422
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000423 /// This function returns true if the target has sincos() routine in its
424 /// compiler runtime or math libraries.
425 bool hasSinCos() const;
Dan Gohmanb9a01212008-12-16 03:35:01 +0000426
Andrew Tricke97d8d62013-10-15 23:33:07 +0000427 /// Enable the MachineScheduler pass for all X86 subtargets.
Craig Topper73156022014-03-02 09:09:27 +0000428 bool enableMachineScheduler() const override { return true; }
Andrew Tricke97d8d62013-10-15 23:33:07 +0000429
Andrew Trick8523b162012-02-01 23:20:51 +0000430 /// enablePostRAScheduler - run for Atom optimization.
431 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
432 TargetSubtargetInfo::AntiDepBreakMode& Mode,
Craig Topper2d9361e2014-03-09 07:44:38 +0000433 RegClassVector& CriticalPathRCs) const override;
Andrew Trick8523b162012-02-01 23:20:51 +0000434
Preston Gurd9a091472012-04-23 21:39:35 +0000435 bool postRAScheduler() const { return PostRAScheduler; }
436
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000437 bool enableEarlyIfConversion() const override;
438
Andrew Trick8523b162012-02-01 23:20:51 +0000439 /// getInstrItins = Return the instruction itineraries based on the
440 /// subtarget selection.
441 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
Evan Cheng47455a72009-09-03 04:37:05 +0000442};
Evan Chenga8b4aea2006-10-16 21:00:37 +0000443
Nate Begemanf26625e2005-07-12 01:41:54 +0000444} // End llvm namespace
445
446#endif