blob: f175f6def781aced4c2b64054c4d8b1bece8c0cd [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPC.td - Describe the PowerPC Target Machine -------*- tablegen -*-===//
2//
Chris Lattner0921e3b2005-10-14 23:37:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner0921e3b2005-10-14 23:37:35 +00008//===----------------------------------------------------------------------===//
9//
10// This is the top level entry point for the PowerPC target.
11//
12//===----------------------------------------------------------------------===//
13
14// Get the target-independent interfaces which we are implementing.
15//
Evan Cheng977e7be2008-11-24 07:34:46 +000016include "llvm/Target/Target.td"
Chris Lattner0921e3b2005-10-14 23:37:35 +000017
18//===----------------------------------------------------------------------===//
Jim Laskey13a19452005-10-22 08:04:24 +000019// PowerPC Subtarget features.
Jim Laskey74ab9962005-10-19 19:51:16 +000020//
Nemanja Ivanovicd384cd92015-03-04 17:09:12 +000021
Jim Laskey59e7a772006-12-12 20:57:08 +000022//===----------------------------------------------------------------------===//
23// CPU Directives //
24//===----------------------------------------------------------------------===//
25
Hal Finkel6fa56972011-10-17 04:03:49 +000026def Directive440 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_440", "">;
Jim Laskey59e7a772006-12-12 20:57:08 +000027def Directive601 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_601", "">;
28def Directive602 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_602", "">;
29def Directive603 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_603", "">;
30def Directive604 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_603", "">;
31def Directive620 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_603", "">;
32def Directive7400: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_7400", "">;
33def Directive750 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_750", "">;
34def Directive970 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_970", "">;
35def Directive32 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_32", "">;
36def Directive64 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_64", "">;
Hal Finkel9f9f8922012-04-01 19:22:40 +000037def DirectiveA2 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_A2", "">;
Hal Finkel742b5352012-08-28 16:12:39 +000038def DirectiveE500mc : SubtargetFeature<"", "DarwinDirective",
39 "PPC::DIR_E500mc", "">;
40def DirectiveE5500 : SubtargetFeature<"", "DarwinDirective",
41 "PPC::DIR_E5500", "">;
Bill Schmidt52742c22013-02-01 22:59:51 +000042def DirectivePwr3: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR3", "">;
43def DirectivePwr4: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR4", "">;
44def DirectivePwr5: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR5", "">;
45def DirectivePwr5x: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR5X", "">;
Hal Finkelf2b9c382012-06-11 15:43:08 +000046def DirectivePwr6: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR6", "">;
Bill Schmidt52742c22013-02-01 22:59:51 +000047def DirectivePwr6x: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR6X", "">;
Hal Finkelf2b9c382012-06-11 15:43:08 +000048def DirectivePwr7: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR7", "">;
Will Schmidt970ff642014-06-26 13:36:19 +000049def DirectivePwr8: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR8", "">;
Jim Laskey59e7a772006-12-12 20:57:08 +000050
Chris Lattnera35f3062006-06-16 17:34:12 +000051def Feature64Bit : SubtargetFeature<"64bit","Has64BitSupport", "true",
Chris Lattner0d4923b2005-10-23 05:28:51 +000052 "Enable 64-bit instructions">;
Chris Lattnera35f3062006-06-16 17:34:12 +000053def Feature64BitRegs : SubtargetFeature<"64bitregs","Use64BitRegs", "true",
54 "Enable 64-bit registers usage for ppc32 [beta]">;
Hal Finkel940ab932014-02-28 00:27:01 +000055def FeatureCRBits : SubtargetFeature<"crbits", "UseCRBits", "true",
56 "Use condition-register bits individually">;
Evan Chengd98701c2006-01-27 08:09:42 +000057def FeatureAltivec : SubtargetFeature<"altivec","HasAltivec", "true",
Chris Lattner0d4923b2005-10-23 05:28:51 +000058 "Enable Altivec instructions">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +000059def FeatureSPE : SubtargetFeature<"spe","HasSPE", "true",
60 "Enable SPE instructions">;
Hal Finkelbfd3d082012-06-11 19:57:01 +000061def FeatureMFOCRF : SubtargetFeature<"mfocrf","HasMFOCRF", "true",
62 "Enable the MFOCRF instruction">;
Evan Chengd98701c2006-01-27 08:09:42 +000063def FeatureFSqrt : SubtargetFeature<"fsqrt","HasFSQRT", "true",
Hal Finkel49033792011-10-14 18:54:13 +000064 "Enable the fsqrt instruction">;
Hal Finkeldbc78e12013-08-19 05:01:02 +000065def FeatureFCPSGN : SubtargetFeature<"fcpsgn", "HasFCPSGN", "true",
66 "Enable the fcpsgn instruction">;
Hal Finkel2e103312013-04-03 04:01:11 +000067def FeatureFRE : SubtargetFeature<"fre", "HasFRE", "true",
68 "Enable the fre instruction">;
69def FeatureFRES : SubtargetFeature<"fres", "HasFRES", "true",
70 "Enable the fres instruction">;
71def FeatureFRSQRTE : SubtargetFeature<"frsqrte", "HasFRSQRTE", "true",
72 "Enable the frsqrte instruction">;
73def FeatureFRSQRTES : SubtargetFeature<"frsqrtes", "HasFRSQRTES", "true",
74 "Enable the frsqrtes instruction">;
75def FeatureRecipPrec : SubtargetFeature<"recipprec", "HasRecipPrec", "true",
76 "Assume higher precision reciprocal estimates">;
Chris Lattnerb9f35f02006-02-28 07:08:22 +000077def FeatureSTFIWX : SubtargetFeature<"stfiwx","HasSTFIWX", "true",
Hal Finkel49033792011-10-14 18:54:13 +000078 "Enable the stfiwx instruction">;
Hal Finkelbeb296b2013-03-31 10:12:51 +000079def FeatureLFIWAX : SubtargetFeature<"lfiwax","HasLFIWAX", "true",
80 "Enable the lfiwax instruction">;
Hal Finkelc20a08d2013-03-29 08:57:48 +000081def FeatureFPRND : SubtargetFeature<"fprnd", "HasFPRND", "true",
82 "Enable the fri[mnpz] instructions">;
Hal Finkelf6d45f22013-04-01 17:52:07 +000083def FeatureFPCVT : SubtargetFeature<"fpcvt", "HasFPCVT", "true",
84 "Enable fc[ft]* (unsigned and single-precision) and lfiwzx instructions">;
Hal Finkel460e94d2012-06-22 23:10:08 +000085def FeatureISEL : SubtargetFeature<"isel","HasISEL", "true",
86 "Enable the isel instruction">;
Hal Finkela4d07482013-03-28 13:29:47 +000087def FeaturePOPCNTD : SubtargetFeature<"popcntd","HasPOPCNTD", "true",
88 "Enable the popcnt[dw] instructions">;
Hal Finkel31d29562013-03-28 19:25:55 +000089def FeatureLDBRX : SubtargetFeature<"ldbrx","HasLDBRX", "true",
90 "Enable the ldbrx instruction">;
Hal Finkel4edc66b2015-01-03 01:16:37 +000091def FeatureCMPB : SubtargetFeature<"cmpb", "HasCMPB", "true",
92 "Enable the cmpb instruction">;
Bill Schmidt082cfc02015-01-14 20:17:10 +000093def FeatureICBT : SubtargetFeature<"icbt","HasICBT", "true",
94 "Enable icbt instruction">;
Hal Finkel6fa56972011-10-17 04:03:49 +000095def FeatureBookE : SubtargetFeature<"booke", "IsBookE", "true",
Bill Schmidt082cfc02015-01-14 20:17:10 +000096 "Enable Book E instructions",
97 [FeatureICBT]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +000098def FeatureMSYNC : SubtargetFeature<"msync", "HasOnlyMSYNC", "true",
99 "Has only the msync instruction instead of sync",
100 [FeatureBookE]>;
Joerg Sonnenberger6ae087a2014-08-07 12:31:28 +0000101def FeatureE500 : SubtargetFeature<"e500", "IsE500", "true",
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000102 "Enable E500/E500mc instructions">;
103def FeaturePPC4xx : SubtargetFeature<"ppc4xx", "IsPPC4xx", "true",
104 "Enable PPC 4xx instructions">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000105def FeaturePPC6xx : SubtargetFeature<"ppc6xx", "IsPPC6xx", "true",
106 "Enable PPC 6xx instructions">;
Hal Finkelefb305e2013-01-30 21:17:42 +0000107def FeatureQPX : SubtargetFeature<"qpx","HasQPX", "true",
108 "Enable QPX instructions">;
Eric Christopher081efcc2013-10-16 20:38:58 +0000109def FeatureVSX : SubtargetFeature<"vsx","HasVSX", "true",
Hal Finkel27774d92014-03-13 07:58:58 +0000110 "Enable VSX instructions",
111 [FeatureAltivec]>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000112def FeatureP8Altivec : SubtargetFeature<"power8-altivec", "HasP8Altivec", "true",
113 "Enable POWER8 Altivec instructions",
114 [FeatureAltivec]>;
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000115def FeatureP8Crypto : SubtargetFeature<"crypto", "HasP8Crypto", "true",
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000116 "Enable POWER8 Crypto instructions",
117 [FeatureP8Altivec]>;
NAKAMURA Takumicc4487e2014-12-09 01:03:27 +0000118def FeatureP8Vector : SubtargetFeature<"power8-vector", "HasP8Vector", "true",
119 "Enable POWER8 vector instructions",
Bill Schmidtfe88b182015-02-03 21:58:23 +0000120 [FeatureVSX, FeatureP8Altivec]>;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000121def FeaturePartwordAtomic : SubtargetFeature<"partword-atomics",
122 "HasPartwordAtomics", "true",
123 "Enable l[bh]arx and st[bh]cx.">;
Hal Finkele2ab0f12015-01-15 21:17:34 +0000124def FeatureInvariantFunctionDescriptors :
125 SubtargetFeature<"invariant-function-descriptors",
126 "HasInvariantFunctionDescriptors", "true",
127 "Assume function descriptors are invariant">;
Kit Barton535e69d2015-03-25 19:36:23 +0000128def FeatureHTM : SubtargetFeature<"htm", "HasHTM", "true",
129 "Enable Hardware Transactional Memory instructions">;
Hal Finkele2ab0f12015-01-15 21:17:34 +0000130
Hal Finkel0096dbd2013-09-12 14:40:06 +0000131def DeprecatedMFTB : SubtargetFeature<"", "DeprecatedMFTB", "true",
132 "Treat mftb as deprecated">;
133def DeprecatedDST : SubtargetFeature<"", "DeprecatedDST", "true",
134 "Treat vector data stream cache control instructions as deprecated">;
135
Bill Schmidtcc99a2f2013-02-01 23:10:09 +0000136// Note: Future features to add when support is extended to more
137// recent ISA levels:
138//
Bill Schmidtcc99a2f2013-02-01 23:10:09 +0000139// DFP p6, p6x, p7 decimal floating-point instructions
Bill Schmidtcc99a2f2013-02-01 23:10:09 +0000140// POPCNTB p5 through p7 popcntb and related instructions
Bill Schmidtcc99a2f2013-02-01 23:10:09 +0000141
Jim Laskey74ab9962005-10-19 19:51:16 +0000142//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000143// Classes used for relation maps.
144//===----------------------------------------------------------------------===//
145// RecFormRel - Filter class used to relate non-record-form instructions with
146// their record-form variants.
147class RecFormRel;
148
Hal Finkel25e04542014-03-25 18:55:11 +0000149// AltVSXFMARel - Filter class used to relate the primary addend-killing VSX
150// FMA instruction forms with their corresponding factor-killing forms.
151class AltVSXFMARel {
152 bit IsVSXFMAAlt = 0;
153}
154
Hal Finkel654d43b2013-04-12 02:18:09 +0000155//===----------------------------------------------------------------------===//
156// Relation Map Definitions.
157//===----------------------------------------------------------------------===//
158
159def getRecordFormOpcode : InstrMapping {
160 let FilterClass = "RecFormRel";
161 // Instructions with the same BaseName and Interpretation64Bit values
162 // form a row.
163 let RowFields = ["BaseName", "Interpretation64Bit"];
164 // Instructions with the same RC value form a column.
165 let ColFields = ["RC"];
166 // The key column are the non-record-form instructions.
167 let KeyCol = ["0"];
168 // Value columns RC=1
169 let ValueCols = [["1"]];
170}
171
172def getNonRecordFormOpcode : InstrMapping {
173 let FilterClass = "RecFormRel";
174 // Instructions with the same BaseName and Interpretation64Bit values
175 // form a row.
176 let RowFields = ["BaseName", "Interpretation64Bit"];
177 // Instructions with the same RC value form a column.
178 let ColFields = ["RC"];
179 // The key column are the record-form instructions.
180 let KeyCol = ["1"];
181 // Value columns are RC=0
182 let ValueCols = [["0"]];
183}
184
Hal Finkel25e04542014-03-25 18:55:11 +0000185def getAltVSXFMAOpcode : InstrMapping {
186 let FilterClass = "AltVSXFMARel";
187 // Instructions with the same BaseName and Interpretation64Bit values
188 // form a row.
189 let RowFields = ["BaseName"];
190 // Instructions with the same RC value form a column.
191 let ColFields = ["IsVSXFMAAlt"];
192 // The key column are the (default) addend-killing instructions.
193 let KeyCol = ["0"];
194 // Value columns IsVSXFMAAlt=1
195 let ValueCols = [["1"]];
196}
197
Hal Finkel654d43b2013-04-12 02:18:09 +0000198//===----------------------------------------------------------------------===//
Chris Lattnera389f0d2005-10-23 22:08:13 +0000199// Register File Description
200//===----------------------------------------------------------------------===//
201
202include "PPCRegisterInfo.td"
203include "PPCSchedule.td"
204include "PPCInstrInfo.td"
205
206//===----------------------------------------------------------------------===//
207// PowerPC processors supported.
Jim Laskey74ab9962005-10-19 19:51:16 +0000208//
209
Jim Laskey59e7a772006-12-12 20:57:08 +0000210def : Processor<"generic", G3Itineraries, [Directive32]>;
Hal Finkel5a7162f2013-11-29 06:32:17 +0000211def : ProcessorModel<"440", PPC440Model, [Directive440, FeatureISEL,
212 FeatureFRES, FeatureFRSQRTE,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000213 FeatureICBT, FeatureBookE,
214 FeatureMSYNC, DeprecatedMFTB]>;
Hal Finkel5a7162f2013-11-29 06:32:17 +0000215def : ProcessorModel<"450", PPC440Model, [Directive440, FeatureISEL,
216 FeatureFRES, FeatureFRSQRTE,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000217 FeatureICBT, FeatureBookE,
218 FeatureMSYNC, DeprecatedMFTB]>;
Jim Laskey59e7a772006-12-12 20:57:08 +0000219def : Processor<"601", G3Itineraries, [Directive601]>;
220def : Processor<"602", G3Itineraries, [Directive602]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000221def : Processor<"603", G3Itineraries, [Directive603,
222 FeatureFRES, FeatureFRSQRTE]>;
223def : Processor<"603e", G3Itineraries, [Directive603,
224 FeatureFRES, FeatureFRSQRTE]>;
225def : Processor<"603ev", G3Itineraries, [Directive603,
226 FeatureFRES, FeatureFRSQRTE]>;
227def : Processor<"604", G3Itineraries, [Directive604,
228 FeatureFRES, FeatureFRSQRTE]>;
229def : Processor<"604e", G3Itineraries, [Directive604,
230 FeatureFRES, FeatureFRSQRTE]>;
231def : Processor<"620", G3Itineraries, [Directive620,
232 FeatureFRES, FeatureFRSQRTE]>;
233def : Processor<"750", G4Itineraries, [Directive750,
234 FeatureFRES, FeatureFRSQRTE]>;
235def : Processor<"g3", G3Itineraries, [Directive750,
236 FeatureFRES, FeatureFRSQRTE]>;
237def : Processor<"7400", G4Itineraries, [Directive7400, FeatureAltivec,
238 FeatureFRES, FeatureFRSQRTE]>;
239def : Processor<"g4", G4Itineraries, [Directive7400, FeatureAltivec,
240 FeatureFRES, FeatureFRSQRTE]>;
241def : Processor<"7450", G4PlusItineraries, [Directive7400, FeatureAltivec,
242 FeatureFRES, FeatureFRSQRTE]>;
243def : Processor<"g4+", G4PlusItineraries, [Directive7400, FeatureAltivec,
244 FeatureFRES, FeatureFRSQRTE]>;
Bill Schmidt279cabb2015-01-25 18:05:42 +0000245
246/* Since new processors generally contain a superset of features of those that
247 came before them, the idea is to make implementations of new processors
248 less error prone and easier to read.
249 Namely:
250 list<SubtargetFeature> Power8FeatureList = ...
251 list<SubtargetFeature> FutureProcessorSpecificFeatureList =
252 [ features that Power8 does not support ]
253 list<SubtargetFeature> FutureProcessorFeatureList =
254 !listconcat(Power8FeatureList, FutureProcessorSpecificFeatureList)
255
256 Makes it explicit and obvious what is new in FutureProcesor vs. Power8 as
257 well as providing a single point of definition if the feature set will be
258 used elsewhere.
259
260*/
261def ProcessorFeatures {
262 list<SubtargetFeature> Power8FeatureList =
Bill Schmidtfe88b182015-02-03 21:58:23 +0000263 [DirectivePwr8, FeatureAltivec, FeatureP8Altivec, FeatureVSX,
264 FeatureP8Vector, FeatureMFOCRF, FeatureFCPSGN, FeatureFSqrt,
265 FeatureFRE, FeatureFRES, FeatureFRSQRTE, FeatureFRSQRTES,
Kit Barton535e69d2015-03-25 19:36:23 +0000266 FeatureRecipPrec, FeatureSTFIWX, FeatureLFIWAX, FeatureHTM,
Bill Schmidt279cabb2015-01-25 18:05:42 +0000267 FeatureFPRND, FeatureFPCVT, FeatureISEL,
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000268 FeaturePOPCNTD, FeatureCMPB, FeatureLDBRX, FeatureP8Crypto,
Bill Schmidt279cabb2015-01-25 18:05:42 +0000269 Feature64Bit /*, Feature64BitRegs */, FeatureICBT,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000270 FeaturePartwordAtomic, DeprecatedMFTB, DeprecatedDST];
Bill Schmidt279cabb2015-01-25 18:05:42 +0000271}
272
Hal Finkel1a958cf2013-04-05 05:49:18 +0000273def : ProcessorModel<"970", G5Model,
Jim Laskey59e7a772006-12-12 20:57:08 +0000274 [Directive970, FeatureAltivec,
Hal Finkel2e103312013-04-03 04:01:11 +0000275 FeatureMFOCRF, FeatureFSqrt,
276 FeatureFRES, FeatureFRSQRTE, FeatureSTFIWX,
Jim Laskey13a19452005-10-22 08:04:24 +0000277 Feature64Bit /*, Feature64BitRegs */]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000278def : ProcessorModel<"g5", G5Model,
Jim Laskey59e7a772006-12-12 20:57:08 +0000279 [Directive970, FeatureAltivec,
Hal Finkelbfd3d082012-06-11 19:57:01 +0000280 FeatureMFOCRF, FeatureFSqrt, FeatureSTFIWX,
Hal Finkel2e103312013-04-03 04:01:11 +0000281 FeatureFRES, FeatureFRSQRTE,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000282 Feature64Bit /*, Feature64BitRegs */,
283 DeprecatedMFTB, DeprecatedDST]>;
Hal Finkel742b5352012-08-28 16:12:39 +0000284def : ProcessorModel<"e500mc", PPCE500mcModel,
285 [DirectiveE500mc, FeatureMFOCRF,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000286 FeatureSTFIWX, FeatureICBT, FeatureBookE,
287 FeatureISEL, DeprecatedMFTB]>;
Hal Finkel742b5352012-08-28 16:12:39 +0000288def : ProcessorModel<"e5500", PPCE5500Model,
289 [DirectiveE5500, FeatureMFOCRF, Feature64Bit,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000290 FeatureSTFIWX, FeatureICBT, FeatureBookE,
291 FeatureISEL, DeprecatedMFTB]>;
Hal Finkel5fde1b02013-04-05 05:34:08 +0000292def : ProcessorModel<"a2", PPCA2Model,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000293 [DirectiveA2, FeatureICBT, FeatureBookE, FeatureMFOCRF,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000294 FeatureFCPSGN, FeatureFSqrt, FeatureFRE, FeatureFRES,
Hal Finkel2e103312013-04-03 04:01:11 +0000295 FeatureFRSQRTE, FeatureFRSQRTES, FeatureRecipPrec,
296 FeatureSTFIWX, FeatureLFIWAX,
Hal Finkelf6d45f22013-04-01 17:52:07 +0000297 FeatureFPRND, FeatureFPCVT, FeatureISEL,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000298 FeaturePOPCNTD, FeatureCMPB, FeatureLDBRX, Feature64Bit
Hal Finkel0096dbd2013-09-12 14:40:06 +0000299 /*, Feature64BitRegs */, DeprecatedMFTB]>;
Hal Finkel5fde1b02013-04-05 05:34:08 +0000300def : ProcessorModel<"a2q", PPCA2Model,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000301 [DirectiveA2, FeatureICBT, FeatureBookE, FeatureMFOCRF,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000302 FeatureFCPSGN, FeatureFSqrt, FeatureFRE, FeatureFRES,
Hal Finkel2e103312013-04-03 04:01:11 +0000303 FeatureFRSQRTE, FeatureFRSQRTES, FeatureRecipPrec,
304 FeatureSTFIWX, FeatureLFIWAX,
Hal Finkelf6d45f22013-04-01 17:52:07 +0000305 FeatureFPRND, FeatureFPCVT, FeatureISEL,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000306 FeaturePOPCNTD, FeatureCMPB, FeatureLDBRX, Feature64Bit
Hal Finkel0096dbd2013-09-12 14:40:06 +0000307 /*, Feature64BitRegs */, FeatureQPX, DeprecatedMFTB]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000308def : ProcessorModel<"pwr3", G5Model,
Hal Finkel2e103312013-04-03 04:01:11 +0000309 [DirectivePwr3, FeatureAltivec,
310 FeatureFRES, FeatureFRSQRTE, FeatureMFOCRF,
Bill Schmidt52742c22013-02-01 22:59:51 +0000311 FeatureSTFIWX, Feature64Bit]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000312def : ProcessorModel<"pwr4", G5Model,
Bill Schmidt52742c22013-02-01 22:59:51 +0000313 [DirectivePwr4, FeatureAltivec, FeatureMFOCRF,
Hal Finkel2e103312013-04-03 04:01:11 +0000314 FeatureFSqrt, FeatureFRES, FeatureFRSQRTE,
315 FeatureSTFIWX, Feature64Bit]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000316def : ProcessorModel<"pwr5", G5Model,
Bill Schmidt52742c22013-02-01 22:59:51 +0000317 [DirectivePwr5, FeatureAltivec, FeatureMFOCRF,
Hal Finkel2e103312013-04-03 04:01:11 +0000318 FeatureFSqrt, FeatureFRE, FeatureFRES,
319 FeatureFRSQRTE, FeatureFRSQRTES,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000320 FeatureSTFIWX, Feature64Bit,
321 DeprecatedMFTB, DeprecatedDST]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000322def : ProcessorModel<"pwr5x", G5Model,
Bill Schmidt52742c22013-02-01 22:59:51 +0000323 [DirectivePwr5x, FeatureAltivec, FeatureMFOCRF,
Hal Finkel2e103312013-04-03 04:01:11 +0000324 FeatureFSqrt, FeatureFRE, FeatureFRES,
325 FeatureFRSQRTE, FeatureFRSQRTES,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000326 FeatureSTFIWX, FeatureFPRND, Feature64Bit,
327 DeprecatedMFTB, DeprecatedDST]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000328def : ProcessorModel<"pwr6", G5Model,
Hal Finkelf2b9c382012-06-11 15:43:08 +0000329 [DirectivePwr6, FeatureAltivec,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000330 FeatureMFOCRF, FeatureFCPSGN, FeatureFSqrt, FeatureFRE,
Hal Finkel2e103312013-04-03 04:01:11 +0000331 FeatureFRES, FeatureFRSQRTE, FeatureFRSQRTES,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000332 FeatureRecipPrec, FeatureSTFIWX, FeatureLFIWAX, FeatureCMPB,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000333 FeatureFPRND, Feature64Bit /*, Feature64BitRegs */,
334 DeprecatedMFTB, DeprecatedDST]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000335def : ProcessorModel<"pwr6x", G5Model,
Bill Schmidt52742c22013-02-01 22:59:51 +0000336 [DirectivePwr5x, FeatureAltivec, FeatureMFOCRF,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000337 FeatureFCPSGN, FeatureFSqrt, FeatureFRE, FeatureFRES,
Hal Finkel2e103312013-04-03 04:01:11 +0000338 FeatureFRSQRTE, FeatureFRSQRTES, FeatureRecipPrec,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000339 FeatureSTFIWX, FeatureLFIWAX, FeatureCMPB,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000340 FeatureFPRND, Feature64Bit,
341 DeprecatedMFTB, DeprecatedDST]>;
Hal Finkel42daeae2013-11-30 20:55:12 +0000342def : ProcessorModel<"pwr7", P7Model,
Bill Schmidt09135002014-12-09 03:02:48 +0000343 [DirectivePwr7, FeatureAltivec, FeatureVSX,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000344 FeatureMFOCRF, FeatureFCPSGN, FeatureFSqrt, FeatureFRE,
Hal Finkel2e103312013-04-03 04:01:11 +0000345 FeatureFRES, FeatureFRSQRTE, FeatureFRSQRTES,
346 FeatureRecipPrec, FeatureSTFIWX, FeatureLFIWAX,
347 FeatureFPRND, FeatureFPCVT, FeatureISEL,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000348 FeaturePOPCNTD, FeatureCMPB, FeatureLDBRX,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000349 Feature64Bit /*, Feature64BitRegs */, FeaturePartwordAtomic,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000350 DeprecatedMFTB, DeprecatedDST]>;
Bill Schmidt279cabb2015-01-25 18:05:42 +0000351def : ProcessorModel<"pwr8", P8Model, ProcessorFeatures.Power8FeatureList>;
Jim Laskey59e7a772006-12-12 20:57:08 +0000352def : Processor<"ppc", G3Itineraries, [Directive32]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000353def : ProcessorModel<"ppc64", G5Model,
Jim Laskey59e7a772006-12-12 20:57:08 +0000354 [Directive64, FeatureAltivec,
Hal Finkel7ac45922013-04-03 14:40:18 +0000355 FeatureMFOCRF, FeatureFSqrt, FeatureFRES,
356 FeatureFRSQRTE, FeatureSTFIWX,
Jim Laskey13a19452005-10-22 08:04:24 +0000357 Feature64Bit /*, Feature64BitRegs */]>;
Bill Schmidt279cabb2015-01-25 18:05:42 +0000358def : ProcessorModel<"ppc64le", P8Model, ProcessorFeatures.Power8FeatureList>;
Jim Laskey74ab9962005-10-19 19:51:16 +0000359
Chris Lattner4f2e4e02007-03-06 00:59:59 +0000360//===----------------------------------------------------------------------===//
361// Calling Conventions
362//===----------------------------------------------------------------------===//
363
364include "PPCCallingConv.td"
365
Chris Lattner51348c52006-03-12 09:13:49 +0000366def PPCInstrInfo : InstrInfo {
Chris Lattner51348c52006-03-12 09:13:49 +0000367 let isLittleEndianEncoding = 1;
Hal Finkel23453472013-12-19 16:13:01 +0000368
369 // FIXME: Unset this when no longer needed!
370 let decodePositionallyEncodedOperands = 1;
Hal Finkel5457bd02014-03-13 07:57:54 +0000371
372 let noNamedPositionallyEncodedOperands = 1;
Chris Lattner51348c52006-03-12 09:13:49 +0000373}
374
Ulrich Weigand640192d2013-05-03 19:49:39 +0000375def PPCAsmParser : AsmParser {
376 let ShouldEmitMatchRegisterName = 0;
377}
378
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000379def PPCAsmParserVariant : AsmParserVariant {
380 int Variant = 0;
381
382 // We do not use hard coded registers in asm strings. However, some
383 // InstAlias definitions use immediate literals. Set RegisterPrefix
384 // so that those are not misinterpreted as registers.
385 string RegisterPrefix = "%";
386}
387
Chris Lattner0921e3b2005-10-14 23:37:35 +0000388def PPC : Target {
Chris Lattner51348c52006-03-12 09:13:49 +0000389 // Information about the instructions.
390 let InstructionSet = PPCInstrInfo;
Rafael Espindola50712a42013-12-02 04:55:42 +0000391
Ulrich Weigand640192d2013-05-03 19:49:39 +0000392 let AssemblyParsers = [PPCAsmParser];
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000393 let AssemblyParserVariants = [PPCAsmParserVariant];
Chris Lattner0921e3b2005-10-14 23:37:35 +0000394}