| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=GCN-NOHSA -check-prefix=SI %s |
| 2 | ; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=GCN-NOHSA -check-prefix=CI %s |
| 3 | ; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=CI --check-prefix=GCN-HSA %s |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 4 | |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 5 | declare i32 @llvm.amdgcn.workitem.id.x() #0 |
| 6 | declare i32 @llvm.amdgcn.workitem.id.y() #0 |
| Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 7 | |
| 8 | ; In this test both the pointer and the offset operands to the |
| 9 | ; BUFFER_LOAD instructions end up being stored in vgprs. This |
| 10 | ; requires us to add the pointer and offset together, store the |
| 11 | ; result in the offset operand (vaddr), and then store 0 in an |
| 12 | ; sgpr register pair and use that for the pointer operand |
| 13 | ; (low 64-bits of srsrc). |
| 14 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 15 | ; GCN-LABEL: {{^}}mubuf: |
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 16 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 17 | ; Make sure we aren't using VGPRs for the source operand of s_mov_b64 |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 18 | ; GCN-NOT: s_mov_b64 s[{{[0-9]+:[0-9]+}}], v |
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 19 | |
| 20 | ; Make sure we aren't using VGPR's for the srsrc operand of BUFFER_LOAD_* |
| 21 | ; instructions |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 22 | ; GCN-NOHSA: buffer_load_ubyte v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], 0 addr64 |
| 23 | ; GCN-NOHSA: buffer_load_ubyte v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], 0 addr64 |
| 24 | ; GCN-HSA: flat_load_ubyte v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}} |
| 25 | ; GCN-HSA: flat_load_ubyte v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}} |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 26 | |
| 27 | define void @mubuf(i32 addrspace(1)* %out, i8 addrspace(1)* %in) #1 { |
| Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 28 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 29 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| 30 | %tmp1 = call i32 @llvm.amdgcn.workitem.id.y() |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 31 | %tmp2 = sext i32 %tmp to i64 |
| 32 | %tmp3 = sext i32 %tmp1 to i64 |
| Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 33 | br label %loop |
| 34 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 35 | loop: ; preds = %loop, %entry |
| 36 | %tmp4 = phi i64 [ 0, %entry ], [ %tmp5, %loop ] |
| 37 | %tmp5 = add i64 %tmp2, %tmp4 |
| 38 | %tmp6 = getelementptr i8, i8 addrspace(1)* %in, i64 %tmp5 |
| 39 | %tmp7 = load i8, i8 addrspace(1)* %tmp6, align 1 |
| 40 | %tmp8 = or i64 %tmp5, 1 |
| 41 | %tmp9 = getelementptr i8, i8 addrspace(1)* %in, i64 %tmp8 |
| 42 | %tmp10 = load i8, i8 addrspace(1)* %tmp9, align 1 |
| 43 | %tmp11 = add i8 %tmp7, %tmp10 |
| 44 | %tmp12 = sext i8 %tmp11 to i32 |
| 45 | store i32 %tmp12, i32 addrspace(1)* %out |
| 46 | %tmp13 = icmp slt i64 %tmp5, 10 |
| 47 | br i1 %tmp13, label %loop, label %done |
| Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 48 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 49 | done: ; preds = %loop |
| Tom Stellard | e038720 | 2014-03-21 15:51:54 +0000 | [diff] [blame] | 50 | ret void |
| 51 | } |
| 52 | |
| Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 53 | ; Test moving an SMRD instruction to the VALU |
| 54 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 55 | ; GCN-LABEL: {{^}}smrd_valu: |
| Tom Stellard | 467b5b9 | 2016-02-20 00:37:25 +0000 | [diff] [blame] | 56 | ; SI: s_movk_i32 [[OFFSET:s[0-9]+]], 0x2ee0 |
| 57 | ; GCN: v_readfirstlane_b32 s[[PTR_LO:[0-9]+]], v{{[0-9]+}} |
| 58 | ; GCN: v_readfirstlane_b32 s[[PTR_HI:[0-9]+]], v{{[0-9]+}} |
| Tom Stellard | ab1d3a9 | 2016-04-12 18:40:43 +0000 | [diff] [blame] | 59 | ; SI-NEXT: s_nop |
| Tom Stellard | 467b5b9 | 2016-02-20 00:37:25 +0000 | [diff] [blame] | 60 | ; SI: s_load_dword [[OUT:s[0-9]+]], s{{\[}}[[PTR_LO]]:[[PTR_HI]]{{\]}}, [[OFFSET]] |
| 61 | ; CI: s_load_dword [[OUT:s[0-9]+]], s{{\[}}[[PTR_LO]]:[[PTR_HI]]{{\]}}, 0xbb8 |
| 62 | ; GCN: v_mov_b32_e32 [[V_OUT:v[0-9]+]], [[OUT]] |
| 63 | ; GCN-NOHSA: buffer_store_dword [[V_OUT]] |
| 64 | ; GCN-HSA: flat_store_dword {{.*}}, [[V_OUT]] |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 65 | define void @smrd_valu(i32 addrspace(2)* addrspace(1)* %in, i32 %a, i32 %b, i32 addrspace(1)* %out) #1 { |
| Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 66 | entry: |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 67 | %tmp = icmp ne i32 %a, 0 |
| 68 | br i1 %tmp, label %if, label %else |
| Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 69 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 70 | if: ; preds = %entry |
| 71 | %tmp1 = load i32 addrspace(2)*, i32 addrspace(2)* addrspace(1)* %in |
| Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 72 | br label %endif |
| 73 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 74 | else: ; preds = %entry |
| 75 | %tmp2 = getelementptr i32 addrspace(2)*, i32 addrspace(2)* addrspace(1)* %in |
| 76 | %tmp3 = load i32 addrspace(2)*, i32 addrspace(2)* addrspace(1)* %tmp2 |
| Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 77 | br label %endif |
| 78 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 79 | endif: ; preds = %else, %if |
| 80 | %tmp4 = phi i32 addrspace(2)* [ %tmp1, %if ], [ %tmp3, %else ] |
| 81 | %tmp5 = getelementptr i32, i32 addrspace(2)* %tmp4, i32 3000 |
| 82 | %tmp6 = load i32, i32 addrspace(2)* %tmp5 |
| 83 | store i32 %tmp6, i32 addrspace(1)* %out |
| Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 84 | ret void |
| 85 | } |
| Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 86 | |
| Matt Arsenault | 711b390 | 2015-08-07 20:18:34 +0000 | [diff] [blame] | 87 | ; Test moving an SMRD with an immediate offset to the VALU |
| Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 88 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 89 | ; GCN-LABEL: {{^}}smrd_valu2: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 90 | ; GCN-NOHSA-NOT: v_add |
| 91 | ; GCN-NOHSA: buffer_load_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], 0 addr64 offset:16{{$}} |
| 92 | ; GCN-HSA: flat_load_dword v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}] |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 93 | define void @smrd_valu2(i32 addrspace(1)* %out, [8 x i32] addrspace(2)* %in) #1 { |
| Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 94 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 95 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 96 | %tmp1 = add i32 %tmp, 4 |
| 97 | %tmp2 = getelementptr [8 x i32], [8 x i32] addrspace(2)* %in, i32 %tmp, i32 4 |
| 98 | %tmp3 = load i32, i32 addrspace(2)* %tmp2 |
| 99 | store i32 %tmp3, i32 addrspace(1)* %out |
| Tom Stellard | 4c00b52 | 2014-05-09 16:42:22 +0000 | [diff] [blame] | 100 | ret void |
| 101 | } |
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 102 | |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 103 | ; Use a big offset that will use the SMRD literal offset on CI |
| 104 | ; GCN-LABEL: {{^}}smrd_valu_ci_offset: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 105 | ; GCN-NOHSA-NOT: v_add |
| 106 | ; GCN-NOHSA: s_movk_i32 [[OFFSET:s[0-9]+]], 0x4e20{{$}} |
| 107 | ; GCN-NOHSA-NOT: v_add |
| 108 | ; GCN-NOHSA: buffer_load_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET]] addr64{{$}} |
| 109 | ; GCN-NOHSA: v_add_i32_e32 |
| 110 | ; GCN-NOHSA: buffer_store_dword |
| 111 | ; GCN-HSA: flat_load_dword v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}] |
| Tom Stellard | 46937ca | 2016-02-12 17:57:54 +0000 | [diff] [blame] | 112 | ; GCN-HSA: flat_store_dword v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}} |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 113 | define void @smrd_valu_ci_offset(i32 addrspace(1)* %out, i32 addrspace(2)* %in, i32 %c) #1 { |
| 114 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 115 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 116 | %tmp2 = getelementptr i32, i32 addrspace(2)* %in, i32 %tmp |
| 117 | %tmp3 = getelementptr i32, i32 addrspace(2)* %tmp2, i32 5000 |
| 118 | %tmp4 = load i32, i32 addrspace(2)* %tmp3 |
| 119 | %tmp5 = add i32 %tmp4, %c |
| 120 | store i32 %tmp5, i32 addrspace(1)* %out |
| 121 | ret void |
| 122 | } |
| 123 | |
| 124 | ; GCN-LABEL: {{^}}smrd_valu_ci_offset_x2: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 125 | ; GCN-NOHSA-NOT: v_add |
| 126 | ; GCN-NOHSA: s_mov_b32 [[OFFSET:s[0-9]+]], 0x9c40{{$}} |
| 127 | ; GCN-NOHSA-NOT: v_add |
| 128 | ; GCN-NOHSA: buffer_load_dwordx2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET]] addr64{{$}} |
| 129 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 130 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 131 | ; GCN-NOHSA: buffer_store_dwordx2 |
| 132 | ; GCN-HSA: flat_load_dwordx2 v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}] |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 133 | define void @smrd_valu_ci_offset_x2(i64 addrspace(1)* %out, i64 addrspace(2)* %in, i64 %c) #1 { |
| 134 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 135 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 136 | %tmp2 = getelementptr i64, i64 addrspace(2)* %in, i32 %tmp |
| 137 | %tmp3 = getelementptr i64, i64 addrspace(2)* %tmp2, i32 5000 |
| 138 | %tmp4 = load i64, i64 addrspace(2)* %tmp3 |
| 139 | %tmp5 = or i64 %tmp4, %c |
| 140 | store i64 %tmp5, i64 addrspace(1)* %out |
| 141 | ret void |
| 142 | } |
| 143 | |
| 144 | ; GCN-LABEL: {{^}}smrd_valu_ci_offset_x4: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 145 | ; GCN-NOHSA-NOT: v_add |
| 146 | ; GCN-NOHSA: s_movk_i32 [[OFFSET:s[0-9]+]], 0x4d20{{$}} |
| 147 | ; GCN-NOHSA-NOT: v_add |
| 148 | ; GCN-NOHSA: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET]] addr64{{$}} |
| 149 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 150 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 151 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 152 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 153 | ; GCN-NOHSA: buffer_store_dwordx4 |
| 154 | ; GCN-HSA: flat_load_dwordx4 v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}] |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 155 | define void @smrd_valu_ci_offset_x4(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(2)* %in, <4 x i32> %c) #1 { |
| 156 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 157 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 158 | %tmp2 = getelementptr <4 x i32>, <4 x i32> addrspace(2)* %in, i32 %tmp |
| 159 | %tmp3 = getelementptr <4 x i32>, <4 x i32> addrspace(2)* %tmp2, i32 1234 |
| 160 | %tmp4 = load <4 x i32>, <4 x i32> addrspace(2)* %tmp3 |
| 161 | %tmp5 = or <4 x i32> %tmp4, %c |
| 162 | store <4 x i32> %tmp5, <4 x i32> addrspace(1)* %out |
| 163 | ret void |
| 164 | } |
| 165 | |
| 166 | ; Original scalar load uses SGPR offset on SI and 32-bit literal on |
| 167 | ; CI. |
| 168 | |
| 169 | ; GCN-LABEL: {{^}}smrd_valu_ci_offset_x8: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 170 | ; GCN-NOHSA-NOT: v_add |
| 171 | ; GCN-NOHSA: s_mov_b32 [[OFFSET0:s[0-9]+]], 0x9a40{{$}} |
| 172 | ; GCN-NOHSA-NOT: v_add |
| 173 | ; GCN-NOHSA: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET0]] addr64{{$}} |
| 174 | ; GCN-NOHSA-NOT: v_add |
| 175 | ; GCN-NOHSA: s_mov_b32 [[OFFSET1:s[0-9]+]], 0x9a50{{$}} |
| 176 | ; GCN-NOHSA-NOT: v_add |
| 177 | ; GCN-NOHSA: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET1]] addr64{{$}} |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 178 | |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 179 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 180 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 181 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 182 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 183 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 184 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 185 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 186 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 187 | ; GCN-NOHSA: buffer_store_dwordx4 |
| 188 | ; GCN-NOHSA: buffer_store_dwordx4 |
| 189 | ; GCN-HSA: flat_load_dwordx4 |
| 190 | ; GCN-HSA: flat_load_dwordx4 |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 191 | define void @smrd_valu_ci_offset_x8(<8 x i32> addrspace(1)* %out, <8 x i32> addrspace(2)* %in, <8 x i32> %c) #1 { |
| 192 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 193 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | e5d042c | 2015-09-28 20:54:46 +0000 | [diff] [blame] | 194 | %tmp2 = getelementptr <8 x i32>, <8 x i32> addrspace(2)* %in, i32 %tmp |
| 195 | %tmp3 = getelementptr <8 x i32>, <8 x i32> addrspace(2)* %tmp2, i32 1234 |
| 196 | %tmp4 = load <8 x i32>, <8 x i32> addrspace(2)* %tmp3 |
| 197 | %tmp5 = or <8 x i32> %tmp4, %c |
| 198 | store <8 x i32> %tmp5, <8 x i32> addrspace(1)* %out |
| 199 | ret void |
| 200 | } |
| 201 | |
| Matt Arsenault | 73aa8f6 | 2015-09-28 20:54:52 +0000 | [diff] [blame] | 202 | ; GCN-LABEL: {{^}}smrd_valu_ci_offset_x16: |
| 203 | |
| Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 204 | ; GCN-NOHSA-DAG: s_mov_b32 [[OFFSET0:s[0-9]+]], 0x13480{{$}} |
| 205 | ; GCN-NOHSA-DAG: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET0]] addr64{{$}} |
| 206 | ; GCN-NOHSA-DAG: s_mov_b32 [[OFFSET1:s[0-9]+]], 0x13490{{$}} |
| 207 | ; GCN-NOHSA-DAG: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET1]] addr64{{$}} |
| 208 | ; GCN-NOHSA-DAG: s_mov_b32 [[OFFSET2:s[0-9]+]], 0x134a0{{$}} |
| 209 | ; GCN-NOHSA-DAG: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET2]] addr64{{$}} |
| 210 | ; GCN-NOHSA-DAG: s_mov_b32 [[OFFSET3:s[0-9]+]], 0x134b0{{$}} |
| 211 | ; GCN-NOHSA-DAG: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET3]] addr64{{$}} |
| Matt Arsenault | 4d801cd | 2015-11-24 12:05:03 +0000 | [diff] [blame] | 212 | |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 213 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 214 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 215 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 216 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 217 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 218 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 219 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 220 | ; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 221 | ; GCN-NOHSA: buffer_store_dwordx4 |
| 222 | ; GCN-NOHSA: buffer_store_dwordx4 |
| 223 | ; GCN-NOHSA: buffer_store_dwordx4 |
| 224 | ; GCN-NOHSA: buffer_store_dwordx4 |
| 225 | |
| 226 | ; GCN-HSA: flat_load_dwordx4 |
| 227 | ; GCN-HSA: flat_load_dwordx4 |
| 228 | ; GCN-HSA: flat_load_dwordx4 |
| 229 | ; GCN-HSA: flat_load_dwordx4 |
| Matt Arsenault | 4d801cd | 2015-11-24 12:05:03 +0000 | [diff] [blame] | 230 | |
| 231 | ; GCN: s_endpgm |
| Matt Arsenault | 73aa8f6 | 2015-09-28 20:54:52 +0000 | [diff] [blame] | 232 | define void @smrd_valu_ci_offset_x16(<16 x i32> addrspace(1)* %out, <16 x i32> addrspace(2)* %in, <16 x i32> %c) #1 { |
| 233 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 234 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | 73aa8f6 | 2015-09-28 20:54:52 +0000 | [diff] [blame] | 235 | %tmp2 = getelementptr <16 x i32>, <16 x i32> addrspace(2)* %in, i32 %tmp |
| 236 | %tmp3 = getelementptr <16 x i32>, <16 x i32> addrspace(2)* %tmp2, i32 1234 |
| 237 | %tmp4 = load <16 x i32>, <16 x i32> addrspace(2)* %tmp3 |
| 238 | %tmp5 = or <16 x i32> %tmp4, %c |
| 239 | store <16 x i32> %tmp5, <16 x i32> addrspace(1)* %out |
| 240 | ret void |
| 241 | } |
| 242 | |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 243 | ; GCN-LABEL: {{^}}smrd_valu2_salu_user: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 244 | ; GCN-NOHSA: buffer_load_dword [[MOVED:v[0-9]+]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:16{{$}} |
| 245 | ; GCN-HSA: flat_load_dword [[MOVED:v[0-9]+]], v[{{[0-9+:[0-9]+}}] |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 246 | ; GCN: v_add_i32_e32 [[ADD:v[0-9]+]], vcc, s{{[0-9]+}}, [[MOVED]] |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 247 | ; GCN-NOHSA: buffer_store_dword [[ADD]] |
| Tom Stellard | 46937ca | 2016-02-12 17:57:54 +0000 | [diff] [blame] | 248 | ; GCN-HSA: flat_store_dword {{.*}}, [[ADD]] |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 249 | define void @smrd_valu2_salu_user(i32 addrspace(1)* %out, [8 x i32] addrspace(2)* %in, i32 %a) #1 { |
| 250 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 251 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 252 | %tmp1 = add i32 %tmp, 4 |
| 253 | %tmp2 = getelementptr [8 x i32], [8 x i32] addrspace(2)* %in, i32 %tmp, i32 4 |
| 254 | %tmp3 = load i32, i32 addrspace(2)* %tmp2 |
| 255 | %tmp4 = add i32 %tmp3, %a |
| 256 | store i32 %tmp4, i32 addrspace(1)* %out |
| 257 | ret void |
| 258 | } |
| 259 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 260 | ; GCN-LABEL: {{^}}smrd_valu2_max_smrd_offset: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 261 | ; GCN-NOHSA: buffer_load_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:1020{{$}} |
| 262 | ; GCN-HSA flat_load_dword v{{[0-9]}}, v{{[0-9]+:[0-9]+}} |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 263 | define void @smrd_valu2_max_smrd_offset(i32 addrspace(1)* %out, [1024 x i32] addrspace(2)* %in) #1 { |
| Matt Arsenault | 711b390 | 2015-08-07 20:18:34 +0000 | [diff] [blame] | 264 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 265 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 266 | %tmp1 = add i32 %tmp, 4 |
| 267 | %tmp2 = getelementptr [1024 x i32], [1024 x i32] addrspace(2)* %in, i32 %tmp, i32 255 |
| 268 | %tmp3 = load i32, i32 addrspace(2)* %tmp2 |
| 269 | store i32 %tmp3, i32 addrspace(1)* %out |
| Matt Arsenault | 711b390 | 2015-08-07 20:18:34 +0000 | [diff] [blame] | 270 | ret void |
| 271 | } |
| 272 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 273 | ; GCN-LABEL: {{^}}smrd_valu2_mubuf_offset: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 274 | ; GCN-NOHSA-NOT: v_add |
| 275 | ; GCN-NOHSA: buffer_load_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:1024{{$}} |
| 276 | ; GCN-HSA: flat_load_dword v{{[0-9]}}, v[{{[0-9]+:[0-9]+}}] |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 277 | define void @smrd_valu2_mubuf_offset(i32 addrspace(1)* %out, [1024 x i32] addrspace(2)* %in) #1 { |
| Matt Arsenault | 711b390 | 2015-08-07 20:18:34 +0000 | [diff] [blame] | 278 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 279 | %tmp = call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 280 | %tmp1 = add i32 %tmp, 4 |
| 281 | %tmp2 = getelementptr [1024 x i32], [1024 x i32] addrspace(2)* %in, i32 %tmp, i32 256 |
| 282 | %tmp3 = load i32, i32 addrspace(2)* %tmp2 |
| 283 | store i32 %tmp3, i32 addrspace(1)* %out |
| Matt Arsenault | 711b390 | 2015-08-07 20:18:34 +0000 | [diff] [blame] | 284 | ret void |
| 285 | } |
| 286 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 287 | ; GCN-LABEL: {{^}}s_load_imm_v8i32: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 288 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 289 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 290 | ; GCN-HSA: flat_load_dwordx4 |
| 291 | ; GCN-HSA: flat_load_dwordx4 |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 292 | define void @s_load_imm_v8i32(<8 x i32> addrspace(1)* %out, i32 addrspace(2)* nocapture readonly %in) #1 { |
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 293 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 294 | %tmp0 = tail call i32 @llvm.amdgcn.workitem.id.x() |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 295 | %tmp1 = getelementptr inbounds i32, i32 addrspace(2)* %in, i32 %tmp0 |
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 296 | %tmp2 = bitcast i32 addrspace(2)* %tmp1 to <8 x i32> addrspace(2)* |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 297 | %tmp3 = load <8 x i32>, <8 x i32> addrspace(2)* %tmp2, align 4 |
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 298 | store <8 x i32> %tmp3, <8 x i32> addrspace(1)* %out, align 32 |
| 299 | ret void |
| 300 | } |
| 301 | |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 302 | ; GCN-LABEL: {{^}}s_load_imm_v8i32_salu_user: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 303 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 304 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 305 | ; GCN-NOHSA: v_add_i32_e32 |
| 306 | ; GCN-NOHSA: v_add_i32_e32 |
| 307 | ; GCN-NOHSA: v_add_i32_e32 |
| 308 | ; GCN-NOHSA: v_add_i32_e32 |
| 309 | ; GCN-NOHSA: v_add_i32_e32 |
| 310 | ; GCN-NOHSA: v_add_i32_e32 |
| 311 | ; GCN-NOHSA: v_add_i32_e32 |
| 312 | ; GCN-NOHSA: buffer_store_dword |
| 313 | ; GCN-HSA: flat_load_dwordx4 |
| 314 | ; GCN-HSA: flat_load_dwordx4 |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 315 | define void @s_load_imm_v8i32_salu_user(i32 addrspace(1)* %out, i32 addrspace(2)* nocapture readonly %in) #1 { |
| 316 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 317 | %tmp0 = tail call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 318 | %tmp1 = getelementptr inbounds i32, i32 addrspace(2)* %in, i32 %tmp0 |
| 319 | %tmp2 = bitcast i32 addrspace(2)* %tmp1 to <8 x i32> addrspace(2)* |
| 320 | %tmp3 = load <8 x i32>, <8 x i32> addrspace(2)* %tmp2, align 4 |
| 321 | |
| 322 | %elt0 = extractelement <8 x i32> %tmp3, i32 0 |
| 323 | %elt1 = extractelement <8 x i32> %tmp3, i32 1 |
| 324 | %elt2 = extractelement <8 x i32> %tmp3, i32 2 |
| 325 | %elt3 = extractelement <8 x i32> %tmp3, i32 3 |
| 326 | %elt4 = extractelement <8 x i32> %tmp3, i32 4 |
| 327 | %elt5 = extractelement <8 x i32> %tmp3, i32 5 |
| 328 | %elt6 = extractelement <8 x i32> %tmp3, i32 6 |
| 329 | %elt7 = extractelement <8 x i32> %tmp3, i32 7 |
| 330 | |
| 331 | %add0 = add i32 %elt0, %elt1 |
| 332 | %add1 = add i32 %add0, %elt2 |
| 333 | %add2 = add i32 %add1, %elt3 |
| 334 | %add3 = add i32 %add2, %elt4 |
| 335 | %add4 = add i32 %add3, %elt5 |
| 336 | %add5 = add i32 %add4, %elt6 |
| 337 | %add6 = add i32 %add5, %elt7 |
| 338 | |
| 339 | store i32 %add6, i32 addrspace(1)* %out |
| 340 | ret void |
| 341 | } |
| 342 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 343 | ; GCN-LABEL: {{^}}s_load_imm_v16i32: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 344 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 345 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 346 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 347 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 348 | ; GCN-HSA: flat_load_dwordx4 |
| 349 | ; GCN-HSA: flat_load_dwordx4 |
| 350 | ; GCN-HSA: flat_load_dwordx4 |
| 351 | ; GCN-HSA: flat_load_dwordx4 |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 352 | define void @s_load_imm_v16i32(<16 x i32> addrspace(1)* %out, i32 addrspace(2)* nocapture readonly %in) #1 { |
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 353 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 354 | %tmp0 = tail call i32 @llvm.amdgcn.workitem.id.x() |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 355 | %tmp1 = getelementptr inbounds i32, i32 addrspace(2)* %in, i32 %tmp0 |
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 356 | %tmp2 = bitcast i32 addrspace(2)* %tmp1 to <16 x i32> addrspace(2)* |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 357 | %tmp3 = load <16 x i32>, <16 x i32> addrspace(2)* %tmp2, align 4 |
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 358 | store <16 x i32> %tmp3, <16 x i32> addrspace(1)* %out, align 32 |
| 359 | ret void |
| 360 | } |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 361 | |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 362 | ; GCN-LABEL: {{^}}s_load_imm_v16i32_salu_user: |
| Tom Stellard | 5cd09ad | 2016-01-05 03:40:16 +0000 | [diff] [blame] | 363 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 364 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 365 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 366 | ; GCN-NOHSA: buffer_load_dwordx4 |
| 367 | ; GCN-NOHSA: v_add_i32_e32 |
| 368 | ; GCN-NOHSA: v_add_i32_e32 |
| 369 | ; GCN-NOHSA: v_add_i32_e32 |
| 370 | ; GCN-NOHSA: v_add_i32_e32 |
| 371 | ; GCN-NOHSA: v_add_i32_e32 |
| 372 | ; GCN-NOHSA: v_add_i32_e32 |
| 373 | ; GCN-NOHSA: v_add_i32_e32 |
| 374 | ; GCN-NOHSA: v_add_i32_e32 |
| 375 | ; GCN-NOHSA: v_add_i32_e32 |
| 376 | ; GCN-NOHSA: v_add_i32_e32 |
| 377 | ; GCN-NOHSA: v_add_i32_e32 |
| 378 | ; GCN-NOHSA: v_add_i32_e32 |
| 379 | ; GCN-NOHSA: v_add_i32_e32 |
| 380 | ; GCN-NOHSA: v_add_i32_e32 |
| 381 | ; GCN-NOHSA: v_add_i32_e32 |
| 382 | ; GCN-NOHSA: buffer_store_dword |
| 383 | ; GCN-HSA: flat_load_dwordx4 |
| 384 | ; GCN-HSA: flat_load_dwordx4 |
| 385 | ; GCN-HSA: flat_load_dwordx4 |
| 386 | ; GCN-HSA: flat_load_dwordx4 |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 387 | define void @s_load_imm_v16i32_salu_user(i32 addrspace(1)* %out, i32 addrspace(2)* nocapture readonly %in) #1 { |
| 388 | entry: |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 389 | %tmp0 = tail call i32 @llvm.amdgcn.workitem.id.x() |
| Matt Arsenault | b378f07 | 2015-09-28 20:54:38 +0000 | [diff] [blame] | 390 | %tmp1 = getelementptr inbounds i32, i32 addrspace(2)* %in, i32 %tmp0 |
| 391 | %tmp2 = bitcast i32 addrspace(2)* %tmp1 to <16 x i32> addrspace(2)* |
| 392 | %tmp3 = load <16 x i32>, <16 x i32> addrspace(2)* %tmp2, align 4 |
| 393 | |
| 394 | %elt0 = extractelement <16 x i32> %tmp3, i32 0 |
| 395 | %elt1 = extractelement <16 x i32> %tmp3, i32 1 |
| 396 | %elt2 = extractelement <16 x i32> %tmp3, i32 2 |
| 397 | %elt3 = extractelement <16 x i32> %tmp3, i32 3 |
| 398 | %elt4 = extractelement <16 x i32> %tmp3, i32 4 |
| 399 | %elt5 = extractelement <16 x i32> %tmp3, i32 5 |
| 400 | %elt6 = extractelement <16 x i32> %tmp3, i32 6 |
| 401 | %elt7 = extractelement <16 x i32> %tmp3, i32 7 |
| 402 | %elt8 = extractelement <16 x i32> %tmp3, i32 8 |
| 403 | %elt9 = extractelement <16 x i32> %tmp3, i32 9 |
| 404 | %elt10 = extractelement <16 x i32> %tmp3, i32 10 |
| 405 | %elt11 = extractelement <16 x i32> %tmp3, i32 11 |
| 406 | %elt12 = extractelement <16 x i32> %tmp3, i32 12 |
| 407 | %elt13 = extractelement <16 x i32> %tmp3, i32 13 |
| 408 | %elt14 = extractelement <16 x i32> %tmp3, i32 14 |
| 409 | %elt15 = extractelement <16 x i32> %tmp3, i32 15 |
| 410 | |
| 411 | %add0 = add i32 %elt0, %elt1 |
| 412 | %add1 = add i32 %add0, %elt2 |
| 413 | %add2 = add i32 %add1, %elt3 |
| 414 | %add3 = add i32 %add2, %elt4 |
| 415 | %add4 = add i32 %add3, %elt5 |
| 416 | %add5 = add i32 %add4, %elt6 |
| 417 | %add6 = add i32 %add5, %elt7 |
| 418 | %add7 = add i32 %add6, %elt8 |
| 419 | %add8 = add i32 %add7, %elt9 |
| 420 | %add9 = add i32 %add8, %elt10 |
| 421 | %add10 = add i32 %add9, %elt11 |
| 422 | %add11 = add i32 %add10, %elt12 |
| 423 | %add12 = add i32 %add11, %elt13 |
| 424 | %add13 = add i32 %add12, %elt14 |
| 425 | %add14 = add i32 %add13, %elt15 |
| 426 | |
| 427 | store i32 %add14, i32 addrspace(1)* %out |
| 428 | ret void |
| 429 | } |
| 430 | |
| Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 431 | ; Make sure we legalize vopc operands after moving an sopc to the value. |
| 432 | |
| 433 | ; {{^}}sopc_vopc_legalize_bug: |
| 434 | ; GCN: s_load_dword [[SGPR:s[0-9]+]] |
| 435 | ; GCN: v_cmp_le_u32_e32 vcc, [[SGPR]], v{{[0-9]+}} |
| 436 | ; GCN: s_and_b64 vcc, exec, vcc |
| 437 | ; GCN: s_cbranch_vccnz [[EXIT:[A-Z0-9_]+]] |
| 438 | ; GCN: v_mov_b32_e32 [[ONE:v[0-9]+]], 1 |
| 439 | ; GCN-NOHSA: buffer_store_dword [[ONE]] |
| 440 | ; GCN-HSA: flat_store_dword v[{{[0-9]+:[0-9]+}}], [[ONE]] |
| 441 | ; GCN; {{^}}[[EXIT]]: |
| 442 | ; GCN: s_endpgm |
| 443 | define void @sopc_vopc_legalize_bug(i32 %cond, i32 addrspace(1)* %out, i32 addrspace(1)* %in) { |
| 444 | bb3: ; preds = %bb2 |
| 445 | %tmp0 = bitcast i32 %cond to float |
| 446 | %tmp1 = fadd float %tmp0, 2.500000e-01 |
| 447 | %tmp2 = bitcast float %tmp1 to i32 |
| 448 | %tmp3 = icmp ult i32 %tmp2, %cond |
| 449 | br i1 %tmp3, label %bb6, label %bb7 |
| 450 | |
| 451 | bb6: |
| 452 | store i32 1, i32 addrspace(1)* %out |
| 453 | br label %bb7 |
| 454 | |
| 455 | bb7: ; preds = %bb3 |
| 456 | ret void |
| 457 | } |
| 458 | |
| Matt Arsenault | f3c91f5 | 2015-09-28 20:54:32 +0000 | [diff] [blame] | 459 | attributes #0 = { nounwind readnone } |
| 460 | attributes #1 = { nounwind } |