blob: bcd20ff5bdb411733247d0bf9f84f4b93fc52d26 [file] [log] [blame]
Tom Stellard5cd09ad2016-01-05 03:40:16 +00001; RUN: llc -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=GCN-NOHSA -check-prefix=SI %s
2; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=GCN-NOHSA -check-prefix=CI %s
3; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=CI --check-prefix=GCN-HSA %s
Matt Arsenaultf3c91f52015-09-28 20:54:32 +00004
Matt Arsenault9c47dd52016-02-11 06:02:01 +00005declare i32 @llvm.amdgcn.workitem.id.x() #0
6declare i32 @llvm.amdgcn.workitem.id.y() #0
Tom Stellarde0387202014-03-21 15:51:54 +00007
8; In this test both the pointer and the offset operands to the
9; BUFFER_LOAD instructions end up being stored in vgprs. This
10; requires us to add the pointer and offset together, store the
11; result in the offset operand (vaddr), and then store 0 in an
12; sgpr register pair and use that for the pointer operand
13; (low 64-bits of srsrc).
14
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000015; GCN-LABEL: {{^}}mubuf:
Tom Stellard15834092014-03-21 15:51:57 +000016
Tom Stellard326d6ec2014-11-05 14:50:53 +000017; Make sure we aren't using VGPRs for the source operand of s_mov_b64
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000018; GCN-NOT: s_mov_b64 s[{{[0-9]+:[0-9]+}}], v
Tom Stellard15834092014-03-21 15:51:57 +000019
20; Make sure we aren't using VGPR's for the srsrc operand of BUFFER_LOAD_*
21; instructions
Tom Stellard5cd09ad2016-01-05 03:40:16 +000022; GCN-NOHSA: buffer_load_ubyte v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], 0 addr64
23; GCN-NOHSA: buffer_load_ubyte v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], 0 addr64
24; GCN-HSA: flat_load_ubyte v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}
25; GCN-HSA: flat_load_ubyte v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000026
27define void @mubuf(i32 addrspace(1)* %out, i8 addrspace(1)* %in) #1 {
Tom Stellarde0387202014-03-21 15:51:54 +000028entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +000029 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
30 %tmp1 = call i32 @llvm.amdgcn.workitem.id.y()
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000031 %tmp2 = sext i32 %tmp to i64
32 %tmp3 = sext i32 %tmp1 to i64
Tom Stellarde0387202014-03-21 15:51:54 +000033 br label %loop
34
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000035loop: ; preds = %loop, %entry
36 %tmp4 = phi i64 [ 0, %entry ], [ %tmp5, %loop ]
37 %tmp5 = add i64 %tmp2, %tmp4
38 %tmp6 = getelementptr i8, i8 addrspace(1)* %in, i64 %tmp5
39 %tmp7 = load i8, i8 addrspace(1)* %tmp6, align 1
40 %tmp8 = or i64 %tmp5, 1
41 %tmp9 = getelementptr i8, i8 addrspace(1)* %in, i64 %tmp8
42 %tmp10 = load i8, i8 addrspace(1)* %tmp9, align 1
43 %tmp11 = add i8 %tmp7, %tmp10
44 %tmp12 = sext i8 %tmp11 to i32
45 store i32 %tmp12, i32 addrspace(1)* %out
46 %tmp13 = icmp slt i64 %tmp5, 10
47 br i1 %tmp13, label %loop, label %done
Tom Stellarde0387202014-03-21 15:51:54 +000048
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000049done: ; preds = %loop
Tom Stellarde0387202014-03-21 15:51:54 +000050 ret void
51}
52
Tom Stellard0c354f22014-04-30 15:31:29 +000053; Test moving an SMRD instruction to the VALU
54
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000055; GCN-LABEL: {{^}}smrd_valu:
Tom Stellard467b5b92016-02-20 00:37:25 +000056; SI: s_movk_i32 [[OFFSET:s[0-9]+]], 0x2ee0
57; GCN: v_readfirstlane_b32 s[[PTR_LO:[0-9]+]], v{{[0-9]+}}
58; GCN: v_readfirstlane_b32 s[[PTR_HI:[0-9]+]], v{{[0-9]+}}
Tom Stellardab1d3a92016-04-12 18:40:43 +000059; SI-NEXT: s_nop
Tom Stellard467b5b92016-02-20 00:37:25 +000060; SI: s_load_dword [[OUT:s[0-9]+]], s{{\[}}[[PTR_LO]]:[[PTR_HI]]{{\]}}, [[OFFSET]]
61; CI: s_load_dword [[OUT:s[0-9]+]], s{{\[}}[[PTR_LO]]:[[PTR_HI]]{{\]}}, 0xbb8
62; GCN: v_mov_b32_e32 [[V_OUT:v[0-9]+]], [[OUT]]
63; GCN-NOHSA: buffer_store_dword [[V_OUT]]
64; GCN-HSA: flat_store_dword {{.*}}, [[V_OUT]]
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000065define void @smrd_valu(i32 addrspace(2)* addrspace(1)* %in, i32 %a, i32 %b, i32 addrspace(1)* %out) #1 {
Tom Stellard0c354f22014-04-30 15:31:29 +000066entry:
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000067 %tmp = icmp ne i32 %a, 0
68 br i1 %tmp, label %if, label %else
Tom Stellard0c354f22014-04-30 15:31:29 +000069
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000070if: ; preds = %entry
71 %tmp1 = load i32 addrspace(2)*, i32 addrspace(2)* addrspace(1)* %in
Tom Stellard0c354f22014-04-30 15:31:29 +000072 br label %endif
73
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000074else: ; preds = %entry
75 %tmp2 = getelementptr i32 addrspace(2)*, i32 addrspace(2)* addrspace(1)* %in
76 %tmp3 = load i32 addrspace(2)*, i32 addrspace(2)* addrspace(1)* %tmp2
Tom Stellard0c354f22014-04-30 15:31:29 +000077 br label %endif
78
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000079endif: ; preds = %else, %if
80 %tmp4 = phi i32 addrspace(2)* [ %tmp1, %if ], [ %tmp3, %else ]
81 %tmp5 = getelementptr i32, i32 addrspace(2)* %tmp4, i32 3000
82 %tmp6 = load i32, i32 addrspace(2)* %tmp5
83 store i32 %tmp6, i32 addrspace(1)* %out
Tom Stellard0c354f22014-04-30 15:31:29 +000084 ret void
85}
Tom Stellard4c00b522014-05-09 16:42:22 +000086
Matt Arsenault711b3902015-08-07 20:18:34 +000087; Test moving an SMRD with an immediate offset to the VALU
Tom Stellard4c00b522014-05-09 16:42:22 +000088
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000089; GCN-LABEL: {{^}}smrd_valu2:
Tom Stellard5cd09ad2016-01-05 03:40:16 +000090; GCN-NOHSA-NOT: v_add
91; GCN-NOHSA: buffer_load_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], 0 addr64 offset:16{{$}}
92; GCN-HSA: flat_load_dword v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}]
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000093define void @smrd_valu2(i32 addrspace(1)* %out, [8 x i32] addrspace(2)* %in) #1 {
Tom Stellard4c00b522014-05-09 16:42:22 +000094entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +000095 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaultf3c91f52015-09-28 20:54:32 +000096 %tmp1 = add i32 %tmp, 4
97 %tmp2 = getelementptr [8 x i32], [8 x i32] addrspace(2)* %in, i32 %tmp, i32 4
98 %tmp3 = load i32, i32 addrspace(2)* %tmp2
99 store i32 %tmp3, i32 addrspace(1)* %out
Tom Stellard4c00b522014-05-09 16:42:22 +0000100 ret void
101}
Tom Stellard745f2ed2014-08-21 20:41:00 +0000102
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000103; Use a big offset that will use the SMRD literal offset on CI
104; GCN-LABEL: {{^}}smrd_valu_ci_offset:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000105; GCN-NOHSA-NOT: v_add
106; GCN-NOHSA: s_movk_i32 [[OFFSET:s[0-9]+]], 0x4e20{{$}}
107; GCN-NOHSA-NOT: v_add
108; GCN-NOHSA: buffer_load_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET]] addr64{{$}}
109; GCN-NOHSA: v_add_i32_e32
110; GCN-NOHSA: buffer_store_dword
111; GCN-HSA: flat_load_dword v{{[0-9]+}}, v[{{[0-9]+:[0-9]+}}]
Tom Stellard46937ca2016-02-12 17:57:54 +0000112; GCN-HSA: flat_store_dword v[{{[0-9]+:[0-9]+}}], v{{[0-9]+}}
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000113define void @smrd_valu_ci_offset(i32 addrspace(1)* %out, i32 addrspace(2)* %in, i32 %c) #1 {
114entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000115 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000116 %tmp2 = getelementptr i32, i32 addrspace(2)* %in, i32 %tmp
117 %tmp3 = getelementptr i32, i32 addrspace(2)* %tmp2, i32 5000
118 %tmp4 = load i32, i32 addrspace(2)* %tmp3
119 %tmp5 = add i32 %tmp4, %c
120 store i32 %tmp5, i32 addrspace(1)* %out
121 ret void
122}
123
124; GCN-LABEL: {{^}}smrd_valu_ci_offset_x2:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000125; GCN-NOHSA-NOT: v_add
126; GCN-NOHSA: s_mov_b32 [[OFFSET:s[0-9]+]], 0x9c40{{$}}
127; GCN-NOHSA-NOT: v_add
128; GCN-NOHSA: buffer_load_dwordx2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET]] addr64{{$}}
129; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
130; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
131; GCN-NOHSA: buffer_store_dwordx2
132; GCN-HSA: flat_load_dwordx2 v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}]
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000133define void @smrd_valu_ci_offset_x2(i64 addrspace(1)* %out, i64 addrspace(2)* %in, i64 %c) #1 {
134entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000135 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000136 %tmp2 = getelementptr i64, i64 addrspace(2)* %in, i32 %tmp
137 %tmp3 = getelementptr i64, i64 addrspace(2)* %tmp2, i32 5000
138 %tmp4 = load i64, i64 addrspace(2)* %tmp3
139 %tmp5 = or i64 %tmp4, %c
140 store i64 %tmp5, i64 addrspace(1)* %out
141 ret void
142}
143
144; GCN-LABEL: {{^}}smrd_valu_ci_offset_x4:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000145; GCN-NOHSA-NOT: v_add
146; GCN-NOHSA: s_movk_i32 [[OFFSET:s[0-9]+]], 0x4d20{{$}}
147; GCN-NOHSA-NOT: v_add
148; GCN-NOHSA: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET]] addr64{{$}}
149; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
150; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
151; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
152; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
153; GCN-NOHSA: buffer_store_dwordx4
154; GCN-HSA: flat_load_dwordx4 v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}]
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000155define void @smrd_valu_ci_offset_x4(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(2)* %in, <4 x i32> %c) #1 {
156entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000157 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000158 %tmp2 = getelementptr <4 x i32>, <4 x i32> addrspace(2)* %in, i32 %tmp
159 %tmp3 = getelementptr <4 x i32>, <4 x i32> addrspace(2)* %tmp2, i32 1234
160 %tmp4 = load <4 x i32>, <4 x i32> addrspace(2)* %tmp3
161 %tmp5 = or <4 x i32> %tmp4, %c
162 store <4 x i32> %tmp5, <4 x i32> addrspace(1)* %out
163 ret void
164}
165
166; Original scalar load uses SGPR offset on SI and 32-bit literal on
167; CI.
168
169; GCN-LABEL: {{^}}smrd_valu_ci_offset_x8:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000170; GCN-NOHSA-NOT: v_add
171; GCN-NOHSA: s_mov_b32 [[OFFSET0:s[0-9]+]], 0x9a40{{$}}
172; GCN-NOHSA-NOT: v_add
173; GCN-NOHSA: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET0]] addr64{{$}}
174; GCN-NOHSA-NOT: v_add
175; GCN-NOHSA: s_mov_b32 [[OFFSET1:s[0-9]+]], 0x9a50{{$}}
176; GCN-NOHSA-NOT: v_add
177; GCN-NOHSA: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET1]] addr64{{$}}
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000178
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000179; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
180; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
181; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
182; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
183; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
184; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
185; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
186; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
187; GCN-NOHSA: buffer_store_dwordx4
188; GCN-NOHSA: buffer_store_dwordx4
189; GCN-HSA: flat_load_dwordx4
190; GCN-HSA: flat_load_dwordx4
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000191define void @smrd_valu_ci_offset_x8(<8 x i32> addrspace(1)* %out, <8 x i32> addrspace(2)* %in, <8 x i32> %c) #1 {
192entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000193 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaulte5d042c2015-09-28 20:54:46 +0000194 %tmp2 = getelementptr <8 x i32>, <8 x i32> addrspace(2)* %in, i32 %tmp
195 %tmp3 = getelementptr <8 x i32>, <8 x i32> addrspace(2)* %tmp2, i32 1234
196 %tmp4 = load <8 x i32>, <8 x i32> addrspace(2)* %tmp3
197 %tmp5 = or <8 x i32> %tmp4, %c
198 store <8 x i32> %tmp5, <8 x i32> addrspace(1)* %out
199 ret void
200}
201
Matt Arsenault73aa8f62015-09-28 20:54:52 +0000202; GCN-LABEL: {{^}}smrd_valu_ci_offset_x16:
203
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000204; GCN-NOHSA-DAG: s_mov_b32 [[OFFSET0:s[0-9]+]], 0x13480{{$}}
205; GCN-NOHSA-DAG: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET0]] addr64{{$}}
206; GCN-NOHSA-DAG: s_mov_b32 [[OFFSET1:s[0-9]+]], 0x13490{{$}}
207; GCN-NOHSA-DAG: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET1]] addr64{{$}}
208; GCN-NOHSA-DAG: s_mov_b32 [[OFFSET2:s[0-9]+]], 0x134a0{{$}}
209; GCN-NOHSA-DAG: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET2]] addr64{{$}}
210; GCN-NOHSA-DAG: s_mov_b32 [[OFFSET3:s[0-9]+]], 0x134b0{{$}}
211; GCN-NOHSA-DAG: buffer_load_dwordx4 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, s[{{[0-9]+:[0-9]+}}], [[OFFSET3]] addr64{{$}}
Matt Arsenault4d801cd2015-11-24 12:05:03 +0000212
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000213; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
214; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
215; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
216; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
217; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
218; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
219; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
220; GCN-NOHSA: v_or_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
221; GCN-NOHSA: buffer_store_dwordx4
222; GCN-NOHSA: buffer_store_dwordx4
223; GCN-NOHSA: buffer_store_dwordx4
224; GCN-NOHSA: buffer_store_dwordx4
225
226; GCN-HSA: flat_load_dwordx4
227; GCN-HSA: flat_load_dwordx4
228; GCN-HSA: flat_load_dwordx4
229; GCN-HSA: flat_load_dwordx4
Matt Arsenault4d801cd2015-11-24 12:05:03 +0000230
231; GCN: s_endpgm
Matt Arsenault73aa8f62015-09-28 20:54:52 +0000232define void @smrd_valu_ci_offset_x16(<16 x i32> addrspace(1)* %out, <16 x i32> addrspace(2)* %in, <16 x i32> %c) #1 {
233entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000234 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenault73aa8f62015-09-28 20:54:52 +0000235 %tmp2 = getelementptr <16 x i32>, <16 x i32> addrspace(2)* %in, i32 %tmp
236 %tmp3 = getelementptr <16 x i32>, <16 x i32> addrspace(2)* %tmp2, i32 1234
237 %tmp4 = load <16 x i32>, <16 x i32> addrspace(2)* %tmp3
238 %tmp5 = or <16 x i32> %tmp4, %c
239 store <16 x i32> %tmp5, <16 x i32> addrspace(1)* %out
240 ret void
241}
242
Matt Arsenaultb378f072015-09-28 20:54:38 +0000243; GCN-LABEL: {{^}}smrd_valu2_salu_user:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000244; GCN-NOHSA: buffer_load_dword [[MOVED:v[0-9]+]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:16{{$}}
245; GCN-HSA: flat_load_dword [[MOVED:v[0-9]+]], v[{{[0-9+:[0-9]+}}]
Matt Arsenaultb378f072015-09-28 20:54:38 +0000246; GCN: v_add_i32_e32 [[ADD:v[0-9]+]], vcc, s{{[0-9]+}}, [[MOVED]]
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000247; GCN-NOHSA: buffer_store_dword [[ADD]]
Tom Stellard46937ca2016-02-12 17:57:54 +0000248; GCN-HSA: flat_store_dword {{.*}}, [[ADD]]
Matt Arsenaultb378f072015-09-28 20:54:38 +0000249define void @smrd_valu2_salu_user(i32 addrspace(1)* %out, [8 x i32] addrspace(2)* %in, i32 %a) #1 {
250entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000251 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaultb378f072015-09-28 20:54:38 +0000252 %tmp1 = add i32 %tmp, 4
253 %tmp2 = getelementptr [8 x i32], [8 x i32] addrspace(2)* %in, i32 %tmp, i32 4
254 %tmp3 = load i32, i32 addrspace(2)* %tmp2
255 %tmp4 = add i32 %tmp3, %a
256 store i32 %tmp4, i32 addrspace(1)* %out
257 ret void
258}
259
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000260; GCN-LABEL: {{^}}smrd_valu2_max_smrd_offset:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000261; GCN-NOHSA: buffer_load_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:1020{{$}}
262; GCN-HSA flat_load_dword v{{[0-9]}}, v{{[0-9]+:[0-9]+}}
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000263define void @smrd_valu2_max_smrd_offset(i32 addrspace(1)* %out, [1024 x i32] addrspace(2)* %in) #1 {
Matt Arsenault711b3902015-08-07 20:18:34 +0000264entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000265 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000266 %tmp1 = add i32 %tmp, 4
267 %tmp2 = getelementptr [1024 x i32], [1024 x i32] addrspace(2)* %in, i32 %tmp, i32 255
268 %tmp3 = load i32, i32 addrspace(2)* %tmp2
269 store i32 %tmp3, i32 addrspace(1)* %out
Matt Arsenault711b3902015-08-07 20:18:34 +0000270 ret void
271}
272
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000273; GCN-LABEL: {{^}}smrd_valu2_mubuf_offset:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000274; GCN-NOHSA-NOT: v_add
275; GCN-NOHSA: buffer_load_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:1024{{$}}
276; GCN-HSA: flat_load_dword v{{[0-9]}}, v[{{[0-9]+:[0-9]+}}]
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000277define void @smrd_valu2_mubuf_offset(i32 addrspace(1)* %out, [1024 x i32] addrspace(2)* %in) #1 {
Matt Arsenault711b3902015-08-07 20:18:34 +0000278entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000279 %tmp = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000280 %tmp1 = add i32 %tmp, 4
281 %tmp2 = getelementptr [1024 x i32], [1024 x i32] addrspace(2)* %in, i32 %tmp, i32 256
282 %tmp3 = load i32, i32 addrspace(2)* %tmp2
283 store i32 %tmp3, i32 addrspace(1)* %out
Matt Arsenault711b3902015-08-07 20:18:34 +0000284 ret void
285}
286
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000287; GCN-LABEL: {{^}}s_load_imm_v8i32:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000288; GCN-NOHSA: buffer_load_dwordx4
289; GCN-NOHSA: buffer_load_dwordx4
290; GCN-HSA: flat_load_dwordx4
291; GCN-HSA: flat_load_dwordx4
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000292define void @s_load_imm_v8i32(<8 x i32> addrspace(1)* %out, i32 addrspace(2)* nocapture readonly %in) #1 {
Tom Stellard745f2ed2014-08-21 20:41:00 +0000293entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000294 %tmp0 = tail call i32 @llvm.amdgcn.workitem.id.x()
David Blaikie79e6c742015-02-27 19:29:02 +0000295 %tmp1 = getelementptr inbounds i32, i32 addrspace(2)* %in, i32 %tmp0
Tom Stellard745f2ed2014-08-21 20:41:00 +0000296 %tmp2 = bitcast i32 addrspace(2)* %tmp1 to <8 x i32> addrspace(2)*
David Blaikiea79ac142015-02-27 21:17:42 +0000297 %tmp3 = load <8 x i32>, <8 x i32> addrspace(2)* %tmp2, align 4
Tom Stellard745f2ed2014-08-21 20:41:00 +0000298 store <8 x i32> %tmp3, <8 x i32> addrspace(1)* %out, align 32
299 ret void
300}
301
Matt Arsenaultb378f072015-09-28 20:54:38 +0000302; GCN-LABEL: {{^}}s_load_imm_v8i32_salu_user:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000303; GCN-NOHSA: buffer_load_dwordx4
304; GCN-NOHSA: buffer_load_dwordx4
305; GCN-NOHSA: v_add_i32_e32
306; GCN-NOHSA: v_add_i32_e32
307; GCN-NOHSA: v_add_i32_e32
308; GCN-NOHSA: v_add_i32_e32
309; GCN-NOHSA: v_add_i32_e32
310; GCN-NOHSA: v_add_i32_e32
311; GCN-NOHSA: v_add_i32_e32
312; GCN-NOHSA: buffer_store_dword
313; GCN-HSA: flat_load_dwordx4
314; GCN-HSA: flat_load_dwordx4
Matt Arsenaultb378f072015-09-28 20:54:38 +0000315define void @s_load_imm_v8i32_salu_user(i32 addrspace(1)* %out, i32 addrspace(2)* nocapture readonly %in) #1 {
316entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000317 %tmp0 = tail call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaultb378f072015-09-28 20:54:38 +0000318 %tmp1 = getelementptr inbounds i32, i32 addrspace(2)* %in, i32 %tmp0
319 %tmp2 = bitcast i32 addrspace(2)* %tmp1 to <8 x i32> addrspace(2)*
320 %tmp3 = load <8 x i32>, <8 x i32> addrspace(2)* %tmp2, align 4
321
322 %elt0 = extractelement <8 x i32> %tmp3, i32 0
323 %elt1 = extractelement <8 x i32> %tmp3, i32 1
324 %elt2 = extractelement <8 x i32> %tmp3, i32 2
325 %elt3 = extractelement <8 x i32> %tmp3, i32 3
326 %elt4 = extractelement <8 x i32> %tmp3, i32 4
327 %elt5 = extractelement <8 x i32> %tmp3, i32 5
328 %elt6 = extractelement <8 x i32> %tmp3, i32 6
329 %elt7 = extractelement <8 x i32> %tmp3, i32 7
330
331 %add0 = add i32 %elt0, %elt1
332 %add1 = add i32 %add0, %elt2
333 %add2 = add i32 %add1, %elt3
334 %add3 = add i32 %add2, %elt4
335 %add4 = add i32 %add3, %elt5
336 %add5 = add i32 %add4, %elt6
337 %add6 = add i32 %add5, %elt7
338
339 store i32 %add6, i32 addrspace(1)* %out
340 ret void
341}
342
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000343; GCN-LABEL: {{^}}s_load_imm_v16i32:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000344; GCN-NOHSA: buffer_load_dwordx4
345; GCN-NOHSA: buffer_load_dwordx4
346; GCN-NOHSA: buffer_load_dwordx4
347; GCN-NOHSA: buffer_load_dwordx4
348; GCN-HSA: flat_load_dwordx4
349; GCN-HSA: flat_load_dwordx4
350; GCN-HSA: flat_load_dwordx4
351; GCN-HSA: flat_load_dwordx4
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000352define void @s_load_imm_v16i32(<16 x i32> addrspace(1)* %out, i32 addrspace(2)* nocapture readonly %in) #1 {
Tom Stellard745f2ed2014-08-21 20:41:00 +0000353entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000354 %tmp0 = tail call i32 @llvm.amdgcn.workitem.id.x()
David Blaikie79e6c742015-02-27 19:29:02 +0000355 %tmp1 = getelementptr inbounds i32, i32 addrspace(2)* %in, i32 %tmp0
Tom Stellard745f2ed2014-08-21 20:41:00 +0000356 %tmp2 = bitcast i32 addrspace(2)* %tmp1 to <16 x i32> addrspace(2)*
David Blaikiea79ac142015-02-27 21:17:42 +0000357 %tmp3 = load <16 x i32>, <16 x i32> addrspace(2)* %tmp2, align 4
Tom Stellard745f2ed2014-08-21 20:41:00 +0000358 store <16 x i32> %tmp3, <16 x i32> addrspace(1)* %out, align 32
359 ret void
360}
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000361
Matt Arsenaultb378f072015-09-28 20:54:38 +0000362; GCN-LABEL: {{^}}s_load_imm_v16i32_salu_user:
Tom Stellard5cd09ad2016-01-05 03:40:16 +0000363; GCN-NOHSA: buffer_load_dwordx4
364; GCN-NOHSA: buffer_load_dwordx4
365; GCN-NOHSA: buffer_load_dwordx4
366; GCN-NOHSA: buffer_load_dwordx4
367; GCN-NOHSA: v_add_i32_e32
368; GCN-NOHSA: v_add_i32_e32
369; GCN-NOHSA: v_add_i32_e32
370; GCN-NOHSA: v_add_i32_e32
371; GCN-NOHSA: v_add_i32_e32
372; GCN-NOHSA: v_add_i32_e32
373; GCN-NOHSA: v_add_i32_e32
374; GCN-NOHSA: v_add_i32_e32
375; GCN-NOHSA: v_add_i32_e32
376; GCN-NOHSA: v_add_i32_e32
377; GCN-NOHSA: v_add_i32_e32
378; GCN-NOHSA: v_add_i32_e32
379; GCN-NOHSA: v_add_i32_e32
380; GCN-NOHSA: v_add_i32_e32
381; GCN-NOHSA: v_add_i32_e32
382; GCN-NOHSA: buffer_store_dword
383; GCN-HSA: flat_load_dwordx4
384; GCN-HSA: flat_load_dwordx4
385; GCN-HSA: flat_load_dwordx4
386; GCN-HSA: flat_load_dwordx4
Matt Arsenaultb378f072015-09-28 20:54:38 +0000387define void @s_load_imm_v16i32_salu_user(i32 addrspace(1)* %out, i32 addrspace(2)* nocapture readonly %in) #1 {
388entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000389 %tmp0 = tail call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenaultb378f072015-09-28 20:54:38 +0000390 %tmp1 = getelementptr inbounds i32, i32 addrspace(2)* %in, i32 %tmp0
391 %tmp2 = bitcast i32 addrspace(2)* %tmp1 to <16 x i32> addrspace(2)*
392 %tmp3 = load <16 x i32>, <16 x i32> addrspace(2)* %tmp2, align 4
393
394 %elt0 = extractelement <16 x i32> %tmp3, i32 0
395 %elt1 = extractelement <16 x i32> %tmp3, i32 1
396 %elt2 = extractelement <16 x i32> %tmp3, i32 2
397 %elt3 = extractelement <16 x i32> %tmp3, i32 3
398 %elt4 = extractelement <16 x i32> %tmp3, i32 4
399 %elt5 = extractelement <16 x i32> %tmp3, i32 5
400 %elt6 = extractelement <16 x i32> %tmp3, i32 6
401 %elt7 = extractelement <16 x i32> %tmp3, i32 7
402 %elt8 = extractelement <16 x i32> %tmp3, i32 8
403 %elt9 = extractelement <16 x i32> %tmp3, i32 9
404 %elt10 = extractelement <16 x i32> %tmp3, i32 10
405 %elt11 = extractelement <16 x i32> %tmp3, i32 11
406 %elt12 = extractelement <16 x i32> %tmp3, i32 12
407 %elt13 = extractelement <16 x i32> %tmp3, i32 13
408 %elt14 = extractelement <16 x i32> %tmp3, i32 14
409 %elt15 = extractelement <16 x i32> %tmp3, i32 15
410
411 %add0 = add i32 %elt0, %elt1
412 %add1 = add i32 %add0, %elt2
413 %add2 = add i32 %add1, %elt3
414 %add3 = add i32 %add2, %elt4
415 %add4 = add i32 %add3, %elt5
416 %add5 = add i32 %add4, %elt6
417 %add6 = add i32 %add5, %elt7
418 %add7 = add i32 %add6, %elt8
419 %add8 = add i32 %add7, %elt9
420 %add9 = add i32 %add8, %elt10
421 %add10 = add i32 %add9, %elt11
422 %add11 = add i32 %add10, %elt12
423 %add12 = add i32 %add11, %elt13
424 %add13 = add i32 %add12, %elt14
425 %add14 = add i32 %add13, %elt15
426
427 store i32 %add14, i32 addrspace(1)* %out
428 ret void
429}
430
Tom Stellardbc4497b2016-02-12 23:45:29 +0000431; Make sure we legalize vopc operands after moving an sopc to the value.
432
433; {{^}}sopc_vopc_legalize_bug:
434; GCN: s_load_dword [[SGPR:s[0-9]+]]
435; GCN: v_cmp_le_u32_e32 vcc, [[SGPR]], v{{[0-9]+}}
436; GCN: s_and_b64 vcc, exec, vcc
437; GCN: s_cbranch_vccnz [[EXIT:[A-Z0-9_]+]]
438; GCN: v_mov_b32_e32 [[ONE:v[0-9]+]], 1
439; GCN-NOHSA: buffer_store_dword [[ONE]]
440; GCN-HSA: flat_store_dword v[{{[0-9]+:[0-9]+}}], [[ONE]]
441; GCN; {{^}}[[EXIT]]:
442; GCN: s_endpgm
443define void @sopc_vopc_legalize_bug(i32 %cond, i32 addrspace(1)* %out, i32 addrspace(1)* %in) {
444bb3: ; preds = %bb2
445 %tmp0 = bitcast i32 %cond to float
446 %tmp1 = fadd float %tmp0, 2.500000e-01
447 %tmp2 = bitcast float %tmp1 to i32
448 %tmp3 = icmp ult i32 %tmp2, %cond
449 br i1 %tmp3, label %bb6, label %bb7
450
451bb6:
452 store i32 1, i32 addrspace(1)* %out
453 br label %bb7
454
455bb7: ; preds = %bb3
456 ret void
457}
458
Matt Arsenaultf3c91f52015-09-28 20:54:32 +0000459attributes #0 = { nounwind readnone }
460attributes #1 = { nounwind }