blob: 7550ecec6fcdf8530380eaa1714f8c8ed11c7862 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
15
16class InstR600 <bits<11> inst, dag outs, dag ins, string asm, list<dag> pattern,
17 InstrItinClass itin>
18 : AMDGPUInst <outs, ins, asm, pattern> {
19
20 field bits<64> Inst;
21 bit Trig = 0;
22 bit Op3 = 0;
23 bit isVector = 0;
24 bits<2> FlagOperandIdx = 0;
25 bit Op1 = 0;
26 bit Op2 = 0;
27 bit HasNativeOperands = 0;
28
29 bits<11> op_code = inst;
30 //let Inst = inst;
31 let Namespace = "AMDGPU";
32 let OutOperandList = outs;
33 let InOperandList = ins;
34 let AsmString = asm;
35 let Pattern = pattern;
36 let Itinerary = itin;
37
38 let TSFlags{4} = Trig;
39 let TSFlags{5} = Op3;
40
41 // Vector instructions are instructions that must fill all slots in an
42 // instruction group
43 let TSFlags{6} = isVector;
44 let TSFlags{8-7} = FlagOperandIdx;
45 let TSFlags{9} = HasNativeOperands;
46 let TSFlags{10} = Op1;
47 let TSFlags{11} = Op2;
48}
49
50class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
51 AMDGPUInst <outs, ins, asm, pattern> {
52 field bits<64> Inst;
53
54 let Namespace = "AMDGPU";
55}
56
57def MEMxi : Operand<iPTR> {
58 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
59 let PrintMethod = "printMemOperand";
60}
61
62def MEMrr : Operand<iPTR> {
63 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
64}
65
66// Operands for non-registers
67
68class InstFlag<string PM = "printOperand", int Default = 0>
69 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
70 let PrintMethod = PM;
71}
72
Vincent Lejeune44bf8152013-02-10 17:57:33 +000073// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard365366f2013-01-23 02:09:06 +000074def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
75 let PrintMethod = "printSel";
76}
77
Tom Stellard75aadc22012-12-11 21:25:42 +000078def LITERAL : InstFlag<"printLiteral">;
79
80def WRITE : InstFlag <"printWrite", 1>;
81def OMOD : InstFlag <"printOMOD">;
82def REL : InstFlag <"printRel">;
83def CLAMP : InstFlag <"printClamp">;
84def NEG : InstFlag <"printNeg">;
85def ABS : InstFlag <"printAbs">;
86def UEM : InstFlag <"printUpdateExecMask">;
87def UP : InstFlag <"printUpdatePred">;
88
89// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
90// Once we start using the packetizer in this backend we should have this
91// default to 0.
92def LAST : InstFlag<"printLast", 1>;
93
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000094def FRAMEri : Operand<iPTR> {
95 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
96}
97
Tom Stellard75aadc22012-12-11 21:25:42 +000098def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
99def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
100def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard365366f2013-01-23 02:09:06 +0000101def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
102def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000103def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000104
105class R600ALU_Word0 {
106 field bits<32> Word0;
107
108 bits<11> src0;
109 bits<1> src0_neg;
110 bits<1> src0_rel;
111 bits<11> src1;
112 bits<1> src1_rel;
113 bits<1> src1_neg;
114 bits<3> index_mode = 0;
115 bits<2> pred_sel;
116 bits<1> last;
117
118 bits<9> src0_sel = src0{8-0};
119 bits<2> src0_chan = src0{10-9};
120 bits<9> src1_sel = src1{8-0};
121 bits<2> src1_chan = src1{10-9};
122
123 let Word0{8-0} = src0_sel;
124 let Word0{9} = src0_rel;
125 let Word0{11-10} = src0_chan;
126 let Word0{12} = src0_neg;
127 let Word0{21-13} = src1_sel;
128 let Word0{22} = src1_rel;
129 let Word0{24-23} = src1_chan;
130 let Word0{25} = src1_neg;
131 let Word0{28-26} = index_mode;
132 let Word0{30-29} = pred_sel;
133 let Word0{31} = last;
134}
135
136class R600ALU_Word1 {
137 field bits<32> Word1;
138
139 bits<11> dst;
140 bits<3> bank_swizzle = 0;
141 bits<1> dst_rel;
142 bits<1> clamp;
143
144 bits<7> dst_sel = dst{6-0};
145 bits<2> dst_chan = dst{10-9};
146
147 let Word1{20-18} = bank_swizzle;
148 let Word1{27-21} = dst_sel;
149 let Word1{28} = dst_rel;
150 let Word1{30-29} = dst_chan;
151 let Word1{31} = clamp;
152}
153
154class R600ALU_Word1_OP2 <bits<11> alu_inst> : R600ALU_Word1{
155
156 bits<1> src0_abs;
157 bits<1> src1_abs;
158 bits<1> update_exec_mask;
159 bits<1> update_pred;
160 bits<1> write;
161 bits<2> omod;
162
163 let Word1{0} = src0_abs;
164 let Word1{1} = src1_abs;
165 let Word1{2} = update_exec_mask;
166 let Word1{3} = update_pred;
167 let Word1{4} = write;
168 let Word1{6-5} = omod;
169 let Word1{17-7} = alu_inst;
170}
171
172class R600ALU_Word1_OP3 <bits<5> alu_inst> : R600ALU_Word1{
173
174 bits<11> src2;
175 bits<1> src2_rel;
176 bits<1> src2_neg;
177
178 bits<9> src2_sel = src2{8-0};
179 bits<2> src2_chan = src2{10-9};
180
181 let Word1{8-0} = src2_sel;
182 let Word1{9} = src2_rel;
183 let Word1{11-10} = src2_chan;
184 let Word1{12} = src2_neg;
185 let Word1{17-13} = alu_inst;
186}
187
Tom Stellardab28e9a2013-01-23 02:09:01 +0000188class VTX_WORD0 {
189 field bits<32> Word0;
190 bits<7> SRC_GPR;
191 bits<5> VC_INST;
192 bits<2> FETCH_TYPE;
193 bits<1> FETCH_WHOLE_QUAD;
194 bits<8> BUFFER_ID;
195 bits<1> SRC_REL;
196 bits<2> SRC_SEL_X;
197 bits<6> MEGA_FETCH_COUNT;
198
199 let Word0{4-0} = VC_INST;
200 let Word0{6-5} = FETCH_TYPE;
201 let Word0{7} = FETCH_WHOLE_QUAD;
202 let Word0{15-8} = BUFFER_ID;
203 let Word0{22-16} = SRC_GPR;
204 let Word0{23} = SRC_REL;
205 let Word0{25-24} = SRC_SEL_X;
206 let Word0{31-26} = MEGA_FETCH_COUNT;
207}
208
209class VTX_WORD1_GPR {
210 field bits<32> Word1;
211 bits<7> DST_GPR;
212 bits<1> DST_REL;
213 bits<3> DST_SEL_X;
214 bits<3> DST_SEL_Y;
215 bits<3> DST_SEL_Z;
216 bits<3> DST_SEL_W;
217 bits<1> USE_CONST_FIELDS;
218 bits<6> DATA_FORMAT;
219 bits<2> NUM_FORMAT_ALL;
220 bits<1> FORMAT_COMP_ALL;
221 bits<1> SRF_MODE_ALL;
222
223 let Word1{6-0} = DST_GPR;
224 let Word1{7} = DST_REL;
225 let Word1{8} = 0; // Reserved
226 let Word1{11-9} = DST_SEL_X;
227 let Word1{14-12} = DST_SEL_Y;
228 let Word1{17-15} = DST_SEL_Z;
229 let Word1{20-18} = DST_SEL_W;
230 let Word1{21} = USE_CONST_FIELDS;
231 let Word1{27-22} = DATA_FORMAT;
232 let Word1{29-28} = NUM_FORMAT_ALL;
233 let Word1{30} = FORMAT_COMP_ALL;
234 let Word1{31} = SRF_MODE_ALL;
235}
236
Vincent Lejeune53f35252013-03-31 19:33:04 +0000237class TEX_WORD0 {
238 field bits<32> Word0;
239
240 bits<5> TEX_INST;
241 bits<2> INST_MOD;
242 bits<1> FETCH_WHOLE_QUAD;
243 bits<8> RESOURCE_ID;
244 bits<7> SRC_GPR;
245 bits<1> SRC_REL;
246 bits<1> ALT_CONST;
247 bits<2> RESOURCE_INDEX_MODE;
248 bits<2> SAMPLER_INDEX_MODE;
249
250 let Word0{4-0} = TEX_INST;
251 let Word0{6-5} = INST_MOD;
252 let Word0{7} = FETCH_WHOLE_QUAD;
253 let Word0{15-8} = RESOURCE_ID;
254 let Word0{22-16} = SRC_GPR;
255 let Word0{23} = SRC_REL;
256 let Word0{24} = ALT_CONST;
257 let Word0{26-25} = RESOURCE_INDEX_MODE;
258 let Word0{28-27} = SAMPLER_INDEX_MODE;
259}
260
261class TEX_WORD1 {
262 field bits<32> Word1;
263
264 bits<7> DST_GPR;
265 bits<1> DST_REL;
266 bits<3> DST_SEL_X;
267 bits<3> DST_SEL_Y;
268 bits<3> DST_SEL_Z;
269 bits<3> DST_SEL_W;
270 bits<7> LOD_BIAS;
271 bits<1> COORD_TYPE_X;
272 bits<1> COORD_TYPE_Y;
273 bits<1> COORD_TYPE_Z;
274 bits<1> COORD_TYPE_W;
275
276 let Word1{6-0} = DST_GPR;
277 let Word1{7} = DST_REL;
278 let Word1{11-9} = DST_SEL_X;
279 let Word1{14-12} = DST_SEL_Y;
280 let Word1{17-15} = DST_SEL_Z;
281 let Word1{20-18} = DST_SEL_W;
282 let Word1{27-21} = LOD_BIAS;
283 let Word1{28} = COORD_TYPE_X;
284 let Word1{29} = COORD_TYPE_Y;
285 let Word1{30} = COORD_TYPE_Z;
286 let Word1{31} = COORD_TYPE_W;
287}
288
289class TEX_WORD2 {
290 field bits<32> Word2;
291
292 bits<5> OFFSET_X;
293 bits<5> OFFSET_Y;
294 bits<5> OFFSET_Z;
295 bits<5> SAMPLER_ID;
296 bits<3> SRC_SEL_X;
297 bits<3> SRC_SEL_Y;
298 bits<3> SRC_SEL_Z;
299 bits<3> SRC_SEL_W;
300
301 let Word2{4-0} = OFFSET_X;
302 let Word2{9-5} = OFFSET_Y;
303 let Word2{14-10} = OFFSET_Z;
304 let Word2{19-15} = SAMPLER_ID;
305 let Word2{22-20} = SRC_SEL_X;
306 let Word2{25-23} = SRC_SEL_Y;
307 let Word2{28-26} = SRC_SEL_Z;
308 let Word2{31-29} = SRC_SEL_W;
309}
310
Tom Stellard75aadc22012-12-11 21:25:42 +0000311/*
312XXX: R600 subtarget uses a slightly different encoding than the other
313subtargets. We currently handle this in R600MCCodeEmitter, but we may
314want to use these instruction classes in the future.
315
316class R600ALU_Word1_OP2_r600 : R600ALU_Word1_OP2 {
317
318 bits<1> fog_merge;
319 bits<10> alu_inst;
320
321 let Inst{37} = fog_merge;
322 let Inst{39-38} = omod;
323 let Inst{49-40} = alu_inst;
324}
325
326class R600ALU_Word1_OP2_r700 : R600ALU_Word1_OP2 {
327
328 bits<11> alu_inst;
329
330 let Inst{38-37} = omod;
331 let Inst{49-39} = alu_inst;
332}
333*/
334
335def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
336 (ops PRED_SEL_OFF)>;
337
338
339let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
340
341// Class for instructions with only one source register.
342// If you add new ins to this instruction, make sure they are listed before
343// $literal, because the backend currently assumes that the last operand is
344// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
345// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
346// and R600InstrInfo::getOperandIdx().
347class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
348 InstrItinClass itin = AnyALU> :
349 InstR600 <0,
350 (outs R600_Reg32:$dst),
351 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000352 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Tom Stellard75aadc22012-12-11 21:25:42 +0000353 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal),
354 !strconcat(opName,
355 "$clamp $dst$write$dst_rel$omod, "
Tom Stellard365366f2013-01-23 02:09:06 +0000356 "$src0_neg$src0_abs$src0$src0_sel$src0_abs$src0_rel, "
Tom Stellard75aadc22012-12-11 21:25:42 +0000357 "$literal $pred_sel$last"),
358 pattern,
359 itin>,
360 R600ALU_Word0,
361 R600ALU_Word1_OP2 <inst> {
362
363 let src1 = 0;
364 let src1_rel = 0;
365 let src1_neg = 0;
366 let src1_abs = 0;
367 let update_exec_mask = 0;
368 let update_pred = 0;
369 let HasNativeOperands = 1;
370 let Op1 = 1;
371 let DisableEncoding = "$literal";
372
373 let Inst{31-0} = Word0;
374 let Inst{63-32} = Word1;
375}
376
377class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
378 InstrItinClass itin = AnyALU> :
379 R600_1OP <inst, opName,
380 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
381>;
382
383// If you add our change the operands for R600_2OP instructions, you must
384// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
385// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
386class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
387 InstrItinClass itin = AnyALU> :
388 InstR600 <inst,
389 (outs R600_Reg32:$dst),
390 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
391 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000392 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
393 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Tom Stellard75aadc22012-12-11 21:25:42 +0000394 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal),
395 !strconcat(opName,
396 "$clamp $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Tom Stellard365366f2013-01-23 02:09:06 +0000397 "$src0_neg$src0_abs$src0$src0_sel$src0_abs$src0_rel, "
398 "$src1_neg$src1_abs$src1$src1_sel$src1_abs$src1_rel, "
Tom Stellard75aadc22012-12-11 21:25:42 +0000399 "$literal $pred_sel$last"),
400 pattern,
401 itin>,
402 R600ALU_Word0,
403 R600ALU_Word1_OP2 <inst> {
404
405 let HasNativeOperands = 1;
406 let Op2 = 1;
407 let DisableEncoding = "$literal";
408
409 let Inst{31-0} = Word0;
410 let Inst{63-32} = Word1;
411}
412
413class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
414 InstrItinClass itim = AnyALU> :
415 R600_2OP <inst, opName,
416 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
417 R600_Reg32:$src1))]
418>;
419
420// If you add our change the operands for R600_3OP instructions, you must
421// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
422// R600InstrInfo::buildDefaultInstruction(), and
423// R600InstrInfo::getOperandIdx().
424class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
425 InstrItinClass itin = AnyALU> :
426 InstR600 <0,
427 (outs R600_Reg32:$dst),
428 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000429 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
430 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
431 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Tom Stellard75aadc22012-12-11 21:25:42 +0000432 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal),
433 !strconcat(opName, "$clamp $dst$dst_rel, "
Tom Stellard365366f2013-01-23 02:09:06 +0000434 "$src0_neg$src0$src0_sel$src0_rel, "
435 "$src1_neg$src1$src1_sel$src1_rel, "
436 "$src2_neg$src2$src2_sel$src2_rel, "
Tom Stellard75aadc22012-12-11 21:25:42 +0000437 "$literal $pred_sel$last"),
438 pattern,
439 itin>,
440 R600ALU_Word0,
441 R600ALU_Word1_OP3<inst>{
442
443 let HasNativeOperands = 1;
444 let DisableEncoding = "$literal";
445 let Op3 = 1;
446
447 let Inst{31-0} = Word0;
448 let Inst{63-32} = Word1;
449}
450
451class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
452 InstrItinClass itin = VecALU> :
453 InstR600 <inst,
454 (outs R600_Reg32:$dst),
455 ins,
456 asm,
457 pattern,
458 itin>;
459
460class R600_TEX <bits<11> inst, string opName, list<dag> pattern,
461 InstrItinClass itin = AnyALU> :
462 InstR600 <inst,
Vincent Lejeune53f35252013-03-31 19:33:04 +0000463 (outs R600_Reg128:$DST_GPR),
464 (ins R600_Reg128:$SRC_GPR, i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID, i32imm:$textureTarget),
465 !strconcat(opName, "$DST_GPR, $SRC_GPR, $RESOURCE_ID, $SAMPLER_ID, $textureTarget"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000466 pattern,
Vincent Lejeune53f35252013-03-31 19:33:04 +0000467 itin>, TEX_WORD0, TEX_WORD1, TEX_WORD2 {
468 let Inst{31-0} = Word0;
469 let Inst{63-32} = Word1;
470
471 let TEX_INST = inst{4-0};
472 let SRC_REL = 0;
473 let DST_REL = 0;
474 let DST_SEL_X = 0;
475 let DST_SEL_Y = 1;
476 let DST_SEL_Z = 2;
477 let DST_SEL_W = 3;
478 let LOD_BIAS = 0;
479
480 let INST_MOD = 0;
481 let FETCH_WHOLE_QUAD = 0;
482 let ALT_CONST = 0;
483 let SAMPLER_INDEX_MODE = 0;
484
485 let COORD_TYPE_X = 0;
486 let COORD_TYPE_Y = 0;
487 let COORD_TYPE_Z = 0;
488 let COORD_TYPE_W = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000489 }
490
491} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
492
493def TEX_SHADOW : PatLeaf<
494 (imm),
495 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer3bb17eb2013-02-12 12:11:23 +0000496 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellard75aadc22012-12-11 21:25:42 +0000497 }]
498>;
499
Tom Stellardc9b90312013-01-21 15:40:48 +0000500def TEX_RECT : PatLeaf<
501 (imm),
502 [{uint32_t TType = (uint32_t)N->getZExtValue();
503 return TType == 5;
504 }]
505>;
506
Tom Stellard462516b2013-02-07 17:02:14 +0000507def TEX_ARRAY : PatLeaf<
508 (imm),
509 [{uint32_t TType = (uint32_t)N->getZExtValue();
510 return TType == 9 || TType == 10 || TType == 15 || TType == 16;
511 }]
512>;
513
514def TEX_SHADOW_ARRAY : PatLeaf<
515 (imm),
516 [{uint32_t TType = (uint32_t)N->getZExtValue();
517 return TType == 11 || TType == 12 || TType == 17;
518 }]
519>;
520
Tom Stellard75aadc22012-12-11 21:25:42 +0000521class EG_CF_RAT <bits <8> cf_inst, bits <6> rat_inst, bits<4> rat_id, dag outs,
522 dag ins, string asm, list<dag> pattern> :
523 InstR600ISA <outs, ins, asm, pattern> {
524 bits<7> RW_GPR;
525 bits<7> INDEX_GPR;
526
527 bits<2> RIM;
528 bits<2> TYPE;
529 bits<1> RW_REL;
530 bits<2> ELEM_SIZE;
531
532 bits<12> ARRAY_SIZE;
533 bits<4> COMP_MASK;
534 bits<4> BURST_COUNT;
535 bits<1> VPM;
536 bits<1> eop;
537 bits<1> MARK;
538 bits<1> BARRIER;
539
540 // CF_ALLOC_EXPORT_WORD0_RAT
541 let Inst{3-0} = rat_id;
542 let Inst{9-4} = rat_inst;
543 let Inst{10} = 0; // Reserved
544 let Inst{12-11} = RIM;
545 let Inst{14-13} = TYPE;
546 let Inst{21-15} = RW_GPR;
547 let Inst{22} = RW_REL;
548 let Inst{29-23} = INDEX_GPR;
549 let Inst{31-30} = ELEM_SIZE;
550
551 // CF_ALLOC_EXPORT_WORD1_BUF
552 let Inst{43-32} = ARRAY_SIZE;
553 let Inst{47-44} = COMP_MASK;
554 let Inst{51-48} = BURST_COUNT;
555 let Inst{52} = VPM;
556 let Inst{53} = eop;
557 let Inst{61-54} = cf_inst;
558 let Inst{62} = MARK;
559 let Inst{63} = BARRIER;
560}
561
562class LoadParamFrag <PatFrag load_type> : PatFrag <
563 (ops node:$ptr), (load_type node:$ptr),
564 [{ return isParamLoad(dyn_cast<LoadSDNode>(N)); }]
565>;
566
567def load_param : LoadParamFrag<load>;
568def load_param_zexti8 : LoadParamFrag<zextloadi8>;
569def load_param_zexti16 : LoadParamFrag<zextloadi16>;
570
571def isR600 : Predicate<"Subtarget.device()"
572 "->getGeneration() == AMDGPUDeviceInfo::HD4XXX">;
573def isR700 : Predicate<"Subtarget.device()"
574 "->getGeneration() == AMDGPUDeviceInfo::HD4XXX &&"
575 "Subtarget.device()->getDeviceFlag()"
576 ">= OCL_DEVICE_RV710">;
577def isEG : Predicate<
578 "Subtarget.device()->getGeneration() >= AMDGPUDeviceInfo::HD5XXX && "
579 "Subtarget.device()->getGeneration() < AMDGPUDeviceInfo::HD7XXX && "
580 "Subtarget.device()->getDeviceFlag() != OCL_DEVICE_CAYMAN">;
581
582def isCayman : Predicate<"Subtarget.device()"
583 "->getDeviceFlag() == OCL_DEVICE_CAYMAN">;
584def isEGorCayman : Predicate<"Subtarget.device()"
585 "->getGeneration() == AMDGPUDeviceInfo::HD5XXX"
586 "|| Subtarget.device()->getGeneration() =="
587 "AMDGPUDeviceInfo::HD6XXX">;
588
589def isR600toCayman : Predicate<
590 "Subtarget.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX">;
591
592//===----------------------------------------------------------------------===//
Tom Stellardff62c352013-01-23 02:09:03 +0000593// R600 SDNodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000594//===----------------------------------------------------------------------===//
595
Tom Stellard41afe6a2013-02-05 17:09:14 +0000596def INTERP_PAIR_XY : AMDGPUShaderInst <
597 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
598 (ins i32imm:$src0, R600_Reg32:$src1, R600_Reg32:$src2),
599 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
600 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000601
Tom Stellard41afe6a2013-02-05 17:09:14 +0000602def INTERP_PAIR_ZW : AMDGPUShaderInst <
603 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
604 (ins i32imm:$src0, R600_Reg32:$src1, R600_Reg32:$src2),
605 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
606 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000607
Tom Stellardff62c352013-01-23 02:09:03 +0000608def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Vincent Lejeune743dca02013-03-05 15:04:29 +0000609 SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Vincent Lejeune10a5e472013-03-05 15:04:42 +0000610 [SDNPVariadic]
Tom Stellardff62c352013-01-23 02:09:03 +0000611>;
612
613//===----------------------------------------------------------------------===//
614// Interpolation Instructions
615//===----------------------------------------------------------------------===//
616
Tom Stellard41afe6a2013-02-05 17:09:14 +0000617def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellard75aadc22012-12-11 21:25:42 +0000618 (outs R600_Reg128:$dst),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000619 (ins i32imm:$src0),
620 "INTERP_LOAD $src0 : $dst",
621 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000622
623def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
624 let bank_swizzle = 5;
625}
626
627def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
628 let bank_swizzle = 5;
629}
630
631def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
632
633//===----------------------------------------------------------------------===//
634// Export Instructions
635//===----------------------------------------------------------------------===//
636
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000637def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000638
639def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
640 [SDNPHasChain, SDNPSideEffect]>;
641
642class ExportWord0 {
643 field bits<32> Word0;
644
645 bits<13> arraybase;
646 bits<2> type;
647 bits<7> gpr;
648 bits<2> elem_size;
649
650 let Word0{12-0} = arraybase;
651 let Word0{14-13} = type;
652 let Word0{21-15} = gpr;
653 let Word0{22} = 0; // RW_REL
654 let Word0{29-23} = 0; // INDEX_GPR
655 let Word0{31-30} = elem_size;
656}
657
658class ExportSwzWord1 {
659 field bits<32> Word1;
660
661 bits<3> sw_x;
662 bits<3> sw_y;
663 bits<3> sw_z;
664 bits<3> sw_w;
665 bits<1> eop;
666 bits<8> inst;
667
668 let Word1{2-0} = sw_x;
669 let Word1{5-3} = sw_y;
670 let Word1{8-6} = sw_z;
671 let Word1{11-9} = sw_w;
672}
673
674class ExportBufWord1 {
675 field bits<32> Word1;
676
677 bits<12> arraySize;
678 bits<4> compMask;
679 bits<1> eop;
680 bits<8> inst;
681
682 let Word1{11-0} = arraySize;
683 let Word1{15-12} = compMask;
684}
685
686multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
687 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
688 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000689 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000690 0, 61, 0, 7, 7, 7, cf_inst, 0)
691 >;
692
693 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
694 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000695 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000696 0, 61, 7, 0, 7, 7, cf_inst, 0)
697 >;
698
Tom Stellardaf1bce72013-01-31 22:11:46 +0000699 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000700 (ExportInst
Tom Stellardaf1bce72013-01-31 22:11:46 +0000701 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
702 >;
703
704 def : Pat<(int_R600_store_dummy 1),
705 (ExportInst
706 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +0000707 >;
708
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000709 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
710 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
711 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
712 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard6f1b8652013-01-23 21:39:49 +0000713 >;
714
Tom Stellard75aadc22012-12-11 21:25:42 +0000715}
716
717multiclass SteamOutputExportPattern<Instruction ExportInst,
718 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
719// Stream0
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000720 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
721 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
722 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000723 4095, imm:$mask, buf0inst, 0)>;
724// Stream1
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000725 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
726 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
727 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000728 4095, imm:$mask, buf1inst, 0)>;
729// Stream2
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000730 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
731 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
732 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000733 4095, imm:$mask, buf2inst, 0)>;
734// Stream3
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000735 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
736 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
737 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000738 4095, imm:$mask, buf3inst, 0)>;
739}
740
Vincent Lejeuneea710fe2013-02-14 16:55:11 +0000741let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000742
743class ExportSwzInst : InstR600ISA<(
744 outs),
745 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
746 i32imm:$sw_x, i32imm:$sw_y, i32imm:$sw_z, i32imm:$sw_w, i32imm:$inst,
747 i32imm:$eop),
748 !strconcat("EXPORT", " $gpr"),
749 []>, ExportWord0, ExportSwzWord1 {
750 let elem_size = 3;
751 let Inst{31-0} = Word0;
752 let Inst{63-32} = Word1;
753}
754
Vincent Lejeuneea710fe2013-02-14 16:55:11 +0000755} // End usesCustomInserter = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000756
757class ExportBufInst : InstR600ISA<(
758 outs),
759 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
760 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
761 !strconcat("EXPORT", " $gpr"),
762 []>, ExportWord0, ExportBufWord1 {
763 let elem_size = 0;
764 let Inst{31-0} = Word0;
765 let Inst{63-32} = Word1;
766}
767
Vincent Lejeune44bf8152013-02-10 17:57:33 +0000768let Predicates = [isR600toCayman] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000769
770//===----------------------------------------------------------------------===//
771// Common Instructions R600, R700, Evergreen, Cayman
772//===----------------------------------------------------------------------===//
773
774def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
775// Non-IEEE MUL: 0 * anything = 0
776def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
777def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
778def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
779def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
780
781// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
782// so some of the instruction names don't match the asm string.
783// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
784def SETE : R600_2OP <
785 0x08, "SETE",
786 [(set R600_Reg32:$dst,
787 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
788 COND_EQ))]
789>;
790
791def SGT : R600_2OP <
792 0x09, "SETGT",
793 [(set R600_Reg32:$dst,
794 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
795 COND_GT))]
796>;
797
798def SGE : R600_2OP <
799 0xA, "SETGE",
800 [(set R600_Reg32:$dst,
801 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
802 COND_GE))]
803>;
804
805def SNE : R600_2OP <
806 0xB, "SETNE",
807 [(set R600_Reg32:$dst,
808 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
809 COND_NE))]
810>;
811
Tom Stellarde06163a2013-02-07 14:02:35 +0000812def SETE_DX10 : R600_2OP <
813 0xC, "SETE_DX10",
814 [(set R600_Reg32:$dst,
815 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
816 COND_EQ))]
817>;
818
819def SETGT_DX10 : R600_2OP <
820 0xD, "SETGT_DX10",
821 [(set R600_Reg32:$dst,
822 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
823 COND_GT))]
824>;
825
826def SETGE_DX10 : R600_2OP <
827 0xE, "SETGE_DX10",
828 [(set R600_Reg32:$dst,
829 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
830 COND_GE))]
831>;
832
833def SETNE_DX10 : R600_2OP <
834 0xF, "SETNE_DX10",
835 [(set R600_Reg32:$dst,
836 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
837 COND_NE))]
838>;
839
Tom Stellard75aadc22012-12-11 21:25:42 +0000840def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
841def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
842def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
843def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
844def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
845
846def MOV : R600_1OP <0x19, "MOV", []>;
847
848let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
849
850class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
851 (outs R600_Reg32:$dst),
852 (ins immType:$imm),
853 "",
854 []
855>;
856
857} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
858
859def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
860def : Pat <
861 (imm:$val),
862 (MOV_IMM_I32 imm:$val)
863>;
864
865def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
866def : Pat <
867 (fpimm:$val),
868 (MOV_IMM_F32 fpimm:$val)
869>;
870
871def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
872def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
873def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
874def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
875
876let hasSideEffects = 1 in {
877
878def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
879
880} // end hasSideEffects
881
882def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
883def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
884def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
885def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
886def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
887def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
888def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
889def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellard41398022012-12-21 20:12:01 +0000890def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000891def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
892
893def SETE_INT : R600_2OP <
894 0x3A, "SETE_INT",
895 [(set (i32 R600_Reg32:$dst),
896 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETEQ))]
897>;
898
899def SETGT_INT : R600_2OP <
Tom Stellardb40ada92013-02-07 14:02:27 +0000900 0x3B, "SETGT_INT",
Tom Stellard75aadc22012-12-11 21:25:42 +0000901 [(set (i32 R600_Reg32:$dst),
902 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETGT))]
903>;
904
905def SETGE_INT : R600_2OP <
906 0x3C, "SETGE_INT",
907 [(set (i32 R600_Reg32:$dst),
908 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETGE))]
909>;
910
911def SETNE_INT : R600_2OP <
912 0x3D, "SETNE_INT",
913 [(set (i32 R600_Reg32:$dst),
914 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETNE))]
915>;
916
917def SETGT_UINT : R600_2OP <
918 0x3E, "SETGT_UINT",
919 [(set (i32 R600_Reg32:$dst),
920 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUGT))]
921>;
922
923def SETGE_UINT : R600_2OP <
924 0x3F, "SETGE_UINT",
925 [(set (i32 R600_Reg32:$dst),
926 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUGE))]
927>;
928
929def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
930def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
931def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
932def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
933
934def CNDE_INT : R600_3OP <
935 0x1C, "CNDE_INT",
936 [(set (i32 R600_Reg32:$dst),
937 (selectcc (i32 R600_Reg32:$src0), 0,
938 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
939 COND_EQ))]
940>;
941
942def CNDGE_INT : R600_3OP <
943 0x1E, "CNDGE_INT",
944 [(set (i32 R600_Reg32:$dst),
945 (selectcc (i32 R600_Reg32:$src0), 0,
946 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
947 COND_GE))]
948>;
949
950def CNDGT_INT : R600_3OP <
951 0x1D, "CNDGT_INT",
952 [(set (i32 R600_Reg32:$dst),
953 (selectcc (i32 R600_Reg32:$src0), 0,
954 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
955 COND_GT))]
956>;
957
958//===----------------------------------------------------------------------===//
959// Texture instructions
960//===----------------------------------------------------------------------===//
961
962def TEX_LD : R600_TEX <
963 0x03, "TEX_LD",
Vincent Lejeune53f35252013-03-31 19:33:04 +0000964 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txf R600_Reg128:$SRC_GPR,
965 imm:$OFFSET_X, imm:$OFFSET_Y, imm:$OFFSET_Z, imm:$RESOURCE_ID,
966 imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000967> {
Vincent Lejeune53f35252013-03-31 19:33:04 +0000968let AsmString = "TEX_LD $DST_GPR, $SRC_GPR, $OFFSET_X, $OFFSET_Y, $OFFSET_Z,"
969 "$RESOURCE_ID, $SAMPLER_ID, $textureTarget";
970let InOperandList = (ins R600_Reg128:$SRC_GPR, i32imm:$OFFSET_X,
971 i32imm:$OFFSET_Y, i32imm:$OFFSET_Z, i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID,
972 i32imm:$textureTarget);
Tom Stellard75aadc22012-12-11 21:25:42 +0000973}
974
975def TEX_GET_TEXTURE_RESINFO : R600_TEX <
976 0x04, "TEX_GET_TEXTURE_RESINFO",
Vincent Lejeune53f35252013-03-31 19:33:04 +0000977 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txq R600_Reg128:$SRC_GPR,
978 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000979>;
980
981def TEX_GET_GRADIENTS_H : R600_TEX <
982 0x07, "TEX_GET_GRADIENTS_H",
Vincent Lejeune53f35252013-03-31 19:33:04 +0000983 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_ddx R600_Reg128:$SRC_GPR,
984 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000985>;
986
987def TEX_GET_GRADIENTS_V : R600_TEX <
988 0x08, "TEX_GET_GRADIENTS_V",
Vincent Lejeune53f35252013-03-31 19:33:04 +0000989 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_ddy R600_Reg128:$SRC_GPR,
990 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000991>;
992
993def TEX_SET_GRADIENTS_H : R600_TEX <
994 0x0B, "TEX_SET_GRADIENTS_H",
995 []
996>;
997
998def TEX_SET_GRADIENTS_V : R600_TEX <
999 0x0C, "TEX_SET_GRADIENTS_V",
1000 []
1001>;
1002
1003def TEX_SAMPLE : R600_TEX <
1004 0x10, "TEX_SAMPLE",
Vincent Lejeune53f35252013-03-31 19:33:04 +00001005 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_tex R600_Reg128:$SRC_GPR,
1006 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001007>;
1008
1009def TEX_SAMPLE_C : R600_TEX <
1010 0x18, "TEX_SAMPLE_C",
Vincent Lejeune53f35252013-03-31 19:33:04 +00001011 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_tex R600_Reg128:$SRC_GPR,
1012 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001013>;
1014
1015def TEX_SAMPLE_L : R600_TEX <
1016 0x11, "TEX_SAMPLE_L",
Vincent Lejeune53f35252013-03-31 19:33:04 +00001017 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txl R600_Reg128:$SRC_GPR,
1018 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001019>;
1020
1021def TEX_SAMPLE_C_L : R600_TEX <
1022 0x19, "TEX_SAMPLE_C_L",
Vincent Lejeune53f35252013-03-31 19:33:04 +00001023 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txl R600_Reg128:$SRC_GPR,
1024 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001025>;
1026
1027def TEX_SAMPLE_LB : R600_TEX <
1028 0x12, "TEX_SAMPLE_LB",
Vincent Lejeune53f35252013-03-31 19:33:04 +00001029 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txb R600_Reg128:$SRC_GPR,
1030 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001031>;
1032
1033def TEX_SAMPLE_C_LB : R600_TEX <
1034 0x1A, "TEX_SAMPLE_C_LB",
Vincent Lejeune53f35252013-03-31 19:33:04 +00001035 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txb R600_Reg128:$SRC_GPR,
1036 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001037>;
1038
1039def TEX_SAMPLE_G : R600_TEX <
1040 0x14, "TEX_SAMPLE_G",
1041 []
1042>;
1043
1044def TEX_SAMPLE_C_G : R600_TEX <
1045 0x1C, "TEX_SAMPLE_C_G",
1046 []
1047>;
1048
1049//===----------------------------------------------------------------------===//
1050// Helper classes for common instructions
1051//===----------------------------------------------------------------------===//
1052
1053class MUL_LIT_Common <bits<5> inst> : R600_3OP <
1054 inst, "MUL_LIT",
1055 []
1056>;
1057
1058class MULADD_Common <bits<5> inst> : R600_3OP <
1059 inst, "MULADD",
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001060 []
1061>;
1062
1063class MULADD_IEEE_Common <bits<5> inst> : R600_3OP <
1064 inst, "MULADD_IEEE",
Tom Stellard75aadc22012-12-11 21:25:42 +00001065 [(set (f32 R600_Reg32:$dst),
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001066 (fadd (fmul R600_Reg32:$src0, R600_Reg32:$src1), R600_Reg32:$src2))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001067>;
1068
1069class CNDE_Common <bits<5> inst> : R600_3OP <
1070 inst, "CNDE",
1071 [(set R600_Reg32:$dst,
1072 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1073 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1074 COND_EQ))]
1075>;
1076
1077class CNDGT_Common <bits<5> inst> : R600_3OP <
1078 inst, "CNDGT",
1079 [(set R600_Reg32:$dst,
1080 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1081 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1082 COND_GT))]
1083>;
1084
1085class CNDGE_Common <bits<5> inst> : R600_3OP <
1086 inst, "CNDGE",
1087 [(set R600_Reg32:$dst,
1088 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1089 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1090 COND_GE))]
1091>;
1092
1093multiclass DOT4_Common <bits<11> inst> {
1094
1095 def _pseudo : R600_REDUCTION <inst,
1096 (ins R600_Reg128:$src0, R600_Reg128:$src1),
1097 "DOT4 $dst $src0, $src1",
1098 [(set R600_Reg32:$dst, (int_AMDGPU_dp4 R600_Reg128:$src0, R600_Reg128:$src1))]
1099 >;
1100
1101 def _real : R600_2OP <inst, "DOT4", []>;
1102}
1103
1104let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
1105multiclass CUBE_Common <bits<11> inst> {
1106
1107 def _pseudo : InstR600 <
1108 inst,
1109 (outs R600_Reg128:$dst),
1110 (ins R600_Reg128:$src),
1111 "CUBE $dst $src",
1112 [(set R600_Reg128:$dst, (int_AMDGPU_cube R600_Reg128:$src))],
1113 VecALU
1114 > {
1115 let isPseudo = 1;
1116 }
1117
1118 def _real : R600_2OP <inst, "CUBE", []>;
1119}
1120} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
1121
1122class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1123 inst, "EXP_IEEE", fexp2
1124>;
1125
1126class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
1127 inst, "FLT_TO_INT", fp_to_sint
1128>;
1129
1130class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1131 inst, "INT_TO_FLT", sint_to_fp
1132>;
1133
1134class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1135 inst, "FLT_TO_UINT", fp_to_uint
1136>;
1137
1138class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1139 inst, "UINT_TO_FLT", uint_to_fp
1140>;
1141
1142class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
1143 inst, "LOG_CLAMPED", []
1144>;
1145
1146class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1147 inst, "LOG_IEEE", flog2
1148>;
1149
1150class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
1151class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
1152class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
1153class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
1154 inst, "MULHI_INT", mulhs
1155>;
1156class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
1157 inst, "MULHI", mulhu
1158>;
1159class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
1160 inst, "MULLO_INT", mul
1161>;
1162class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []>;
1163
1164class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
1165 inst, "RECIP_CLAMPED", []
1166>;
1167
1168class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
1169 inst, "RECIP_IEEE", [(set R600_Reg32:$dst, (fdiv FP_ONE, R600_Reg32:$src0))]
1170>;
1171
1172class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1173 inst, "RECIP_UINT", AMDGPUurecip
1174>;
1175
1176class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1177 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
1178>;
1179
1180class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1181 inst, "RECIPSQRT_IEEE", []
1182>;
1183
1184class SIN_Common <bits<11> inst> : R600_1OP <
1185 inst, "SIN", []>{
1186 let Trig = 1;
1187}
1188
1189class COS_Common <bits<11> inst> : R600_1OP <
1190 inst, "COS", []> {
1191 let Trig = 1;
1192}
1193
1194//===----------------------------------------------------------------------===//
1195// Helper patterns for complex intrinsics
1196//===----------------------------------------------------------------------===//
1197
1198multiclass DIV_Common <InstR600 recip_ieee> {
1199def : Pat<
1200 (int_AMDGPU_div R600_Reg32:$src0, R600_Reg32:$src1),
Vincent Lejeunea199d012013-03-05 15:04:37 +00001201 (MUL_IEEE R600_Reg32:$src0, (recip_ieee R600_Reg32:$src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001202>;
1203
1204def : Pat<
1205 (fdiv R600_Reg32:$src0, R600_Reg32:$src1),
Vincent Lejeunea199d012013-03-05 15:04:37 +00001206 (MUL_IEEE R600_Reg32:$src0, (recip_ieee R600_Reg32:$src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001207>;
1208}
1209
1210class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee> : Pat <
1211 (int_TGSI_lit_z R600_Reg32:$src_x, R600_Reg32:$src_y, R600_Reg32:$src_w),
1212 (exp_ieee (mul_lit (log_clamped (MAX R600_Reg32:$src_y, (f32 ZERO))), R600_Reg32:$src_w, R600_Reg32:$src_x))
1213>;
1214
1215//===----------------------------------------------------------------------===//
1216// R600 / R700 Instructions
1217//===----------------------------------------------------------------------===//
1218
1219let Predicates = [isR600] in {
1220
1221 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1222 def MULADD_r600 : MULADD_Common<0x10>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001223 def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001224 def CNDE_r600 : CNDE_Common<0x18>;
1225 def CNDGT_r600 : CNDGT_Common<0x19>;
1226 def CNDGE_r600 : CNDGE_Common<0x1A>;
1227 defm DOT4_r600 : DOT4_Common<0x50>;
1228 defm CUBE_r600 : CUBE_Common<0x52>;
1229 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1230 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1231 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1232 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1233 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1234 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1235 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1236 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1237 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1238 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1239 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1240 def SIN_r600 : SIN_Common<0x6E>;
1241 def COS_r600 : COS_Common<0x6F>;
1242 def ASHR_r600 : ASHR_Common<0x70>;
1243 def LSHR_r600 : LSHR_Common<0x71>;
1244 def LSHL_r600 : LSHL_Common<0x72>;
1245 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1246 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1247 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1248 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1249 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1250
1251 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
Michel Danzera2e28152013-03-22 14:09:10 +00001252 def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL, R600_Reg32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001253 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1254
1255 def : Pat<(fsqrt R600_Reg32:$src),
1256 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_r600 R600_Reg32:$src))>;
1257
1258 def R600_ExportSwz : ExportSwzInst {
1259 let Word1{20-17} = 1; // BURST_COUNT
1260 let Word1{21} = eop;
1261 let Word1{22} = 1; // VALID_PIXEL_MODE
1262 let Word1{30-23} = inst;
1263 let Word1{31} = 1; // BARRIER
1264 }
1265 defm : ExportPattern<R600_ExportSwz, 39>;
1266
1267 def R600_ExportBuf : ExportBufInst {
1268 let Word1{20-17} = 1; // BURST_COUNT
1269 let Word1{21} = eop;
1270 let Word1{22} = 1; // VALID_PIXEL_MODE
1271 let Word1{30-23} = inst;
1272 let Word1{31} = 1; // BARRIER
1273 }
1274 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
1275}
1276
1277// Helper pattern for normalizing inputs to triginomic instructions for R700+
1278// cards.
1279class COS_PAT <InstR600 trig> : Pat<
1280 (fcos R600_Reg32:$src),
Vincent Lejeunea199d012013-03-05 15:04:37 +00001281 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), R600_Reg32:$src))
Tom Stellard75aadc22012-12-11 21:25:42 +00001282>;
1283
1284class SIN_PAT <InstR600 trig> : Pat<
1285 (fsin R600_Reg32:$src),
Vincent Lejeunea199d012013-03-05 15:04:37 +00001286 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), R600_Reg32:$src))
Tom Stellard75aadc22012-12-11 21:25:42 +00001287>;
1288
1289//===----------------------------------------------------------------------===//
1290// R700 Only instructions
1291//===----------------------------------------------------------------------===//
1292
1293let Predicates = [isR700] in {
1294 def SIN_r700 : SIN_Common<0x6E>;
1295 def COS_r700 : COS_Common<0x6F>;
1296
1297 // R700 normalizes inputs to SIN/COS the same as EG
1298 def : SIN_PAT <SIN_r700>;
1299 def : COS_PAT <COS_r700>;
1300}
1301
1302//===----------------------------------------------------------------------===//
1303// Evergreen Only instructions
1304//===----------------------------------------------------------------------===//
1305
1306let Predicates = [isEG] in {
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001307
Tom Stellard75aadc22012-12-11 21:25:42 +00001308def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1309defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1310
1311def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1312def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1313def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1314def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1315def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1316def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1317def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1318def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1319def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1320def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1321def SIN_eg : SIN_Common<0x8D>;
1322def COS_eg : COS_Common<0x8E>;
1323
Michel Danzera2e28152013-03-22 14:09:10 +00001324def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL, R600_Reg32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001325def : SIN_PAT <SIN_eg>;
1326def : COS_PAT <COS_eg>;
1327def : Pat<(fsqrt R600_Reg32:$src),
1328 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_eg R600_Reg32:$src))>;
1329} // End Predicates = [isEG]
1330
1331//===----------------------------------------------------------------------===//
1332// Evergreen / Cayman Instructions
1333//===----------------------------------------------------------------------===//
1334
1335let Predicates = [isEGorCayman] in {
1336
1337 // BFE_UINT - bit_extract, an optimization for mask and shift
1338 // Src0 = Input
1339 // Src1 = Offset
1340 // Src2 = Width
1341 //
1342 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1343 //
1344 // Example Usage:
1345 // (Offset, Width)
1346 //
1347 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1348 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1349 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1350 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1351 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
1352 [(set R600_Reg32:$dst, (int_AMDIL_bit_extract_u32 R600_Reg32:$src0,
1353 R600_Reg32:$src1,
1354 R600_Reg32:$src2))],
1355 VecALU
1356 >;
1357
1358 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT",
1359 [(set R600_Reg32:$dst, (AMDGPUbitalign R600_Reg32:$src0, R600_Reg32:$src1,
1360 R600_Reg32:$src2))],
1361 VecALU
1362 >;
1363
1364 def MULADD_eg : MULADD_Common<0x14>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001365 def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001366 def ASHR_eg : ASHR_Common<0x15>;
1367 def LSHR_eg : LSHR_Common<0x16>;
1368 def LSHL_eg : LSHL_Common<0x17>;
1369 def CNDE_eg : CNDE_Common<0x19>;
1370 def CNDGT_eg : CNDGT_Common<0x1A>;
1371 def CNDGE_eg : CNDGE_Common<0x1B>;
1372 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1373 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
1374 defm DOT4_eg : DOT4_Common<0xBE>;
1375 defm CUBE_eg : CUBE_Common<0xC0>;
1376
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001377let hasSideEffects = 1 in {
1378 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>;
1379}
1380
Tom Stellard75aadc22012-12-11 21:25:42 +00001381 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1382
1383 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1384 let Pattern = [];
1385 }
1386
1387 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1388
1389 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1390 let Pattern = [];
1391 }
1392
1393 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1394
1395 // TRUNC is used for the FLT_TO_INT instructions to work around a
1396 // perceived problem where the rounding modes are applied differently
1397 // depending on the instruction and the slot they are in.
1398 // See:
1399 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1400 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1401 //
1402 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1403 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1404 // We should look into handling these cases separately.
1405 def : Pat<(fp_to_sint R600_Reg32:$src0),
1406 (FLT_TO_INT_eg (TRUNC R600_Reg32:$src0))>;
1407
1408 def : Pat<(fp_to_uint R600_Reg32:$src0),
1409 (FLT_TO_UINT_eg (TRUNC R600_Reg32:$src0))>;
1410
1411 def EG_ExportSwz : ExportSwzInst {
1412 let Word1{19-16} = 1; // BURST_COUNT
1413 let Word1{20} = 1; // VALID_PIXEL_MODE
1414 let Word1{21} = eop;
1415 let Word1{29-22} = inst;
1416 let Word1{30} = 0; // MARK
1417 let Word1{31} = 1; // BARRIER
1418 }
1419 defm : ExportPattern<EG_ExportSwz, 83>;
1420
1421 def EG_ExportBuf : ExportBufInst {
1422 let Word1{19-16} = 1; // BURST_COUNT
1423 let Word1{20} = 1; // VALID_PIXEL_MODE
1424 let Word1{21} = eop;
1425 let Word1{29-22} = inst;
1426 let Word1{30} = 0; // MARK
1427 let Word1{31} = 1; // BARRIER
1428 }
1429 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1430
1431//===----------------------------------------------------------------------===//
1432// Memory read/write instructions
1433//===----------------------------------------------------------------------===//
1434let usesCustomInserter = 1 in {
1435
1436class RAT_WRITE_CACHELESS_eg <dag ins, bits<4> comp_mask, string name,
1437 list<dag> pattern>
1438 : EG_CF_RAT <0x57, 0x2, 0, (outs), ins,
1439 !strconcat(name, " $rw_gpr, $index_gpr, $eop"), pattern> {
1440 let RIM = 0;
1441 // XXX: Have a separate instruction for non-indexed writes.
1442 let TYPE = 1;
1443 let RW_REL = 0;
1444 let ELEM_SIZE = 0;
1445
1446 let ARRAY_SIZE = 0;
1447 let COMP_MASK = comp_mask;
1448 let BURST_COUNT = 0;
1449 let VPM = 0;
1450 let MARK = 0;
1451 let BARRIER = 1;
1452}
1453
1454} // End usesCustomInserter = 1
1455
1456// 32-bit store
1457def RAT_WRITE_CACHELESS_32_eg : RAT_WRITE_CACHELESS_eg <
1458 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1459 0x1, "RAT_WRITE_CACHELESS_32_eg",
1460 [(global_store (i32 R600_TReg32_X:$rw_gpr), R600_TReg32_X:$index_gpr)]
1461>;
1462
1463//128-bit store
1464def RAT_WRITE_CACHELESS_128_eg : RAT_WRITE_CACHELESS_eg <
1465 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1466 0xf, "RAT_WRITE_CACHELESS_128",
1467 [(global_store (v4i32 R600_Reg128:$rw_gpr), R600_TReg32_X:$index_gpr)]
1468>;
1469
1470class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
Tom Stellardab28e9a2013-01-23 02:09:01 +00001471 : InstR600ISA <outs, (ins MEMxi:$ptr), name#" $dst, $ptr", pattern>,
1472 VTX_WORD1_GPR, VTX_WORD0 {
Tom Stellard75aadc22012-12-11 21:25:42 +00001473
1474 // Static fields
Tom Stellardab28e9a2013-01-23 02:09:01 +00001475 let VC_INST = 0;
1476 let FETCH_TYPE = 2;
1477 let FETCH_WHOLE_QUAD = 0;
1478 let BUFFER_ID = buffer_id;
1479 let SRC_REL = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +00001480 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1481 // to store vertex addresses in any channel, not just X.
Tom Stellardab28e9a2013-01-23 02:09:01 +00001482 let SRC_SEL_X = 0;
1483 let DST_REL = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +00001484 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
1485 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
1486 // however, based on my testing if USE_CONST_FIELDS is set, then all
1487 // these fields need to be set to 0.
Tom Stellardab28e9a2013-01-23 02:09:01 +00001488 let USE_CONST_FIELDS = 0;
1489 let NUM_FORMAT_ALL = 1;
1490 let FORMAT_COMP_ALL = 0;
1491 let SRF_MODE_ALL = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +00001492
Tom Stellardab28e9a2013-01-23 02:09:01 +00001493 let Inst{31-0} = Word0;
1494 let Inst{63-32} = Word1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001495 // LLVM can only encode 64-bit instructions, so these fields are manually
1496 // encoded in R600CodeEmitter
1497 //
1498 // bits<16> OFFSET;
1499 // bits<2> ENDIAN_SWAP = 0;
1500 // bits<1> CONST_BUF_NO_STRIDE = 0;
1501 // bits<1> MEGA_FETCH = 0;
1502 // bits<1> ALT_CONST = 0;
1503 // bits<2> BUFFER_INDEX_MODE = 0;
1504
Tom Stellard75aadc22012-12-11 21:25:42 +00001505
Tom Stellard75aadc22012-12-11 21:25:42 +00001506
1507 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1508 // is done in R600CodeEmitter
1509 //
1510 // Inst{79-64} = OFFSET;
1511 // Inst{81-80} = ENDIAN_SWAP;
1512 // Inst{82} = CONST_BUF_NO_STRIDE;
1513 // Inst{83} = MEGA_FETCH;
1514 // Inst{84} = ALT_CONST;
1515 // Inst{86-85} = BUFFER_INDEX_MODE;
1516 // Inst{95-86} = 0; Reserved
1517
1518 // VTX_WORD3 (Padding)
1519 //
1520 // Inst{127-96} = 0;
1521}
1522
1523class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
1524 : VTX_READ_eg <"VTX_READ_8", buffer_id, (outs R600_TReg32_X:$dst),
1525 pattern> {
1526
1527 let MEGA_FETCH_COUNT = 1;
1528 let DST_SEL_X = 0;
1529 let DST_SEL_Y = 7; // Masked
1530 let DST_SEL_Z = 7; // Masked
1531 let DST_SEL_W = 7; // Masked
1532 let DATA_FORMAT = 1; // FMT_8
1533}
1534
1535class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
1536 : VTX_READ_eg <"VTX_READ_16", buffer_id, (outs R600_TReg32_X:$dst),
1537 pattern> {
1538 let MEGA_FETCH_COUNT = 2;
1539 let DST_SEL_X = 0;
1540 let DST_SEL_Y = 7; // Masked
1541 let DST_SEL_Z = 7; // Masked
1542 let DST_SEL_W = 7; // Masked
1543 let DATA_FORMAT = 5; // FMT_16
1544
1545}
1546
1547class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
1548 : VTX_READ_eg <"VTX_READ_32", buffer_id, (outs R600_TReg32_X:$dst),
1549 pattern> {
1550
1551 let MEGA_FETCH_COUNT = 4;
1552 let DST_SEL_X = 0;
1553 let DST_SEL_Y = 7; // Masked
1554 let DST_SEL_Z = 7; // Masked
1555 let DST_SEL_W = 7; // Masked
1556 let DATA_FORMAT = 0xD; // COLOR_32
1557
1558 // This is not really necessary, but there were some GPU hangs that appeared
1559 // to be caused by ALU instructions in the next instruction group that wrote
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001560 // to the $ptr registers of the VTX_READ.
Tom Stellard75aadc22012-12-11 21:25:42 +00001561 // e.g.
1562 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1563 // %T2_X<def> = MOV %ZERO
1564 //Adding this constraint prevents this from happening.
1565 let Constraints = "$ptr.ptr = $dst";
1566}
1567
1568class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
1569 : VTX_READ_eg <"VTX_READ_128", buffer_id, (outs R600_Reg128:$dst),
1570 pattern> {
1571
1572 let MEGA_FETCH_COUNT = 16;
1573 let DST_SEL_X = 0;
1574 let DST_SEL_Y = 1;
1575 let DST_SEL_Z = 2;
1576 let DST_SEL_W = 3;
1577 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1578
1579 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1580 // that holds its buffer address to avoid potential hangs. We can't use
1581 // the same constraint as VTX_READ_32_eg, because the $ptr.ptr and $dst
1582 // registers are different sizes.
1583}
1584
1585//===----------------------------------------------------------------------===//
1586// VTX Read from parameter memory space
1587//===----------------------------------------------------------------------===//
1588
1589def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
1590 [(set (i32 R600_TReg32_X:$dst), (load_param_zexti8 ADDRVTX_READ:$ptr))]
1591>;
1592
1593def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
1594 [(set (i32 R600_TReg32_X:$dst), (load_param_zexti16 ADDRVTX_READ:$ptr))]
1595>;
1596
1597def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
1598 [(set (i32 R600_TReg32_X:$dst), (load_param ADDRVTX_READ:$ptr))]
1599>;
1600
Tom Stellard91da4e92013-02-13 22:05:20 +00001601def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
1602 [(set (v4i32 R600_Reg128:$dst), (load_param ADDRVTX_READ:$ptr))]
1603>;
1604
Tom Stellard75aadc22012-12-11 21:25:42 +00001605//===----------------------------------------------------------------------===//
1606// VTX Read from global memory space
1607//===----------------------------------------------------------------------===//
1608
1609// 8-bit reads
1610def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
1611 [(set (i32 R600_TReg32_X:$dst), (zextloadi8_global ADDRVTX_READ:$ptr))]
1612>;
1613
1614// 32-bit reads
1615def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
1616 [(set (i32 R600_TReg32_X:$dst), (global_load ADDRVTX_READ:$ptr))]
1617>;
1618
1619// 128-bit reads
1620def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
1621 [(set (v4i32 R600_Reg128:$dst), (global_load ADDRVTX_READ:$ptr))]
1622>;
1623
1624//===----------------------------------------------------------------------===//
1625// Constant Loads
1626// XXX: We are currently storing all constants in the global address space.
1627//===----------------------------------------------------------------------===//
1628
1629def CONSTANT_LOAD_eg : VTX_READ_32_eg <1,
1630 [(set (i32 R600_TReg32_X:$dst), (constant_load ADDRVTX_READ:$ptr))]
1631>;
1632
1633}
1634
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001635//===----------------------------------------------------------------------===//
1636// Regist loads and stores - for indirect addressing
1637//===----------------------------------------------------------------------===//
1638
1639defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1640
Tom Stellard75aadc22012-12-11 21:25:42 +00001641let Predicates = [isCayman] in {
1642
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001643let isVector = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001644
1645def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1646
1647def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1648def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1649def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1650def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1651def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1652def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
Michel Danzera2e28152013-03-22 14:09:10 +00001653def LOG_IEEE_cm : LOG_IEEE_Common<0x83>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001654def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1655def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1656def SIN_cm : SIN_Common<0x8D>;
1657def COS_cm : COS_Common<0x8E>;
1658} // End isVector = 1
1659
Michel Danzera2e28152013-03-22 14:09:10 +00001660def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL, R600_Reg32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001661def : SIN_PAT <SIN_cm>;
1662def : COS_PAT <COS_cm>;
1663
1664defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
1665
1666// RECIP_UINT emulation for Cayman
1667def : Pat <
1668 (AMDGPUurecip R600_Reg32:$src0),
1669 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg R600_Reg32:$src0)),
1670 (MOV_IMM_I32 0x4f800000)))
1671>;
1672
1673
1674def : Pat<(fsqrt R600_Reg32:$src),
1675 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm R600_Reg32:$src))>;
1676
1677} // End isCayman
1678
1679//===----------------------------------------------------------------------===//
1680// Branch Instructions
1681//===----------------------------------------------------------------------===//
1682
1683
1684def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
1685 "IF_PREDICATE_SET $src", []>;
1686
1687def PREDICATED_BREAK : ILFormat<(outs), (ins GPRI32:$src),
1688 "PREDICATED_BREAK $src", []>;
1689
1690//===----------------------------------------------------------------------===//
1691// Pseudo instructions
1692//===----------------------------------------------------------------------===//
1693
1694let isPseudo = 1 in {
1695
1696def PRED_X : InstR600 <
1697 0, (outs R600_Predicate_Bit:$dst),
1698 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
1699 "", [], NullALU> {
1700 let FlagOperandIdx = 3;
1701}
1702
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001703let isTerminator = 1, isBranch = 1 in {
1704def JUMP_COND : InstR600 <0x10,
Tom Stellard75aadc22012-12-11 21:25:42 +00001705 (outs),
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001706 (ins brtarget:$target, R600_Predicate_Bit:$p),
Tom Stellard75aadc22012-12-11 21:25:42 +00001707 "JUMP $target ($p)",
1708 [], AnyALU
1709 >;
1710
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001711def JUMP : InstR600 <0x10,
1712 (outs),
1713 (ins brtarget:$target),
1714 "JUMP $target",
1715 [], AnyALU
1716 >
1717{
1718 let isPredicable = 1;
1719 let isBarrier = 1;
1720}
1721
1722} // End isTerminator = 1, isBranch = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001723
1724let usesCustomInserter = 1 in {
1725
1726let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
1727
1728def MASK_WRITE : AMDGPUShaderInst <
1729 (outs),
1730 (ins R600_Reg32:$src),
1731 "MASK_WRITE $src",
1732 []
1733>;
1734
1735} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
1736
Tom Stellard75aadc22012-12-11 21:25:42 +00001737
Tom Stellard75aadc22012-12-11 21:25:42 +00001738def TXD: AMDGPUShaderInst <
1739 (outs R600_Reg128:$dst),
1740 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
1741 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
1742 [(set R600_Reg128:$dst, (int_AMDGPU_txd R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
1743>;
1744
1745def TXD_SHADOW: AMDGPUShaderInst <
1746 (outs R600_Reg128:$dst),
1747 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
1748 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
1749 [(set R600_Reg128:$dst, (int_AMDGPU_txd R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))]
1750>;
1751
1752} // End isPseudo = 1
1753} // End usesCustomInserter = 1
1754
1755def CLAMP_R600 : CLAMP <R600_Reg32>;
1756def FABS_R600 : FABS<R600_Reg32>;
1757def FNEG_R600 : FNEG<R600_Reg32>;
1758
1759//===---------------------------------------------------------------------===//
1760// Return instruction
1761//===---------------------------------------------------------------------===//
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001762let isTerminator = 1, isReturn = 1, hasCtrlDep = 1,
Jakob Stoklund Olesenfdc37672013-02-05 17:53:52 +00001763 usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001764 def RETURN : ILFormat<(outs), (ins variable_ops),
1765 "RETURN", [(IL_retflag)]>;
1766}
1767
Tom Stellard365366f2013-01-23 02:09:06 +00001768
1769//===----------------------------------------------------------------------===//
1770// Constant Buffer Addressing Support
1771//===----------------------------------------------------------------------===//
1772
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001773let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
Tom Stellard365366f2013-01-23 02:09:06 +00001774def CONST_COPY : Instruction {
1775 let OutOperandList = (outs R600_Reg32:$dst);
1776 let InOperandList = (ins i32imm:$src);
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001777 let Pattern =
1778 [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
Tom Stellard365366f2013-01-23 02:09:06 +00001779 let AsmString = "CONST_COPY";
1780 let neverHasSideEffects = 1;
1781 let isAsCheapAsAMove = 1;
1782 let Itinerary = NullALU;
1783}
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001784} // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
Tom Stellard365366f2013-01-23 02:09:06 +00001785
1786def TEX_VTX_CONSTBUF :
Vincent Lejeune743dca02013-03-05 15:04:29 +00001787 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr",
1788 [(set R600_Reg128:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>,
Tom Stellard365366f2013-01-23 02:09:06 +00001789 VTX_WORD1_GPR, VTX_WORD0 {
1790
1791 let VC_INST = 0;
1792 let FETCH_TYPE = 2;
1793 let FETCH_WHOLE_QUAD = 0;
Tom Stellard365366f2013-01-23 02:09:06 +00001794 let SRC_REL = 0;
1795 let SRC_SEL_X = 0;
1796 let DST_REL = 0;
1797 let USE_CONST_FIELDS = 0;
1798 let NUM_FORMAT_ALL = 2;
1799 let FORMAT_COMP_ALL = 1;
1800 let SRF_MODE_ALL = 1;
1801 let MEGA_FETCH_COUNT = 16;
1802 let DST_SEL_X = 0;
1803 let DST_SEL_Y = 1;
1804 let DST_SEL_Z = 2;
1805 let DST_SEL_W = 3;
1806 let DATA_FORMAT = 35;
1807
1808 let Inst{31-0} = Word0;
1809 let Inst{63-32} = Word1;
1810
1811// LLVM can only encode 64-bit instructions, so these fields are manually
1812// encoded in R600CodeEmitter
1813//
1814// bits<16> OFFSET;
1815// bits<2> ENDIAN_SWAP = 0;
1816// bits<1> CONST_BUF_NO_STRIDE = 0;
1817// bits<1> MEGA_FETCH = 0;
1818// bits<1> ALT_CONST = 0;
1819// bits<2> BUFFER_INDEX_MODE = 0;
1820
1821
1822
1823// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1824// is done in R600CodeEmitter
1825//
1826// Inst{79-64} = OFFSET;
1827// Inst{81-80} = ENDIAN_SWAP;
1828// Inst{82} = CONST_BUF_NO_STRIDE;
1829// Inst{83} = MEGA_FETCH;
1830// Inst{84} = ALT_CONST;
1831// Inst{86-85} = BUFFER_INDEX_MODE;
1832// Inst{95-86} = 0; Reserved
1833
1834// VTX_WORD3 (Padding)
1835//
1836// Inst{127-96} = 0;
1837}
1838
Vincent Lejeune68501802013-02-18 14:11:19 +00001839def TEX_VTX_TEXBUF:
1840 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr",
1841 [(set R600_Reg128:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>,
1842VTX_WORD1_GPR, VTX_WORD0 {
1843
1844let VC_INST = 0;
1845let FETCH_TYPE = 2;
1846let FETCH_WHOLE_QUAD = 0;
1847let SRC_REL = 0;
1848let SRC_SEL_X = 0;
1849let DST_REL = 0;
1850let USE_CONST_FIELDS = 1;
1851let NUM_FORMAT_ALL = 0;
1852let FORMAT_COMP_ALL = 0;
1853let SRF_MODE_ALL = 1;
1854let MEGA_FETCH_COUNT = 16;
1855let DST_SEL_X = 0;
1856let DST_SEL_Y = 1;
1857let DST_SEL_Z = 2;
1858let DST_SEL_W = 3;
1859let DATA_FORMAT = 0;
1860
1861let Inst{31-0} = Word0;
1862let Inst{63-32} = Word1;
1863
1864// LLVM can only encode 64-bit instructions, so these fields are manually
1865// encoded in R600CodeEmitter
1866//
1867// bits<16> OFFSET;
1868// bits<2> ENDIAN_SWAP = 0;
1869// bits<1> CONST_BUF_NO_STRIDE = 0;
1870// bits<1> MEGA_FETCH = 0;
1871// bits<1> ALT_CONST = 0;
1872// bits<2> BUFFER_INDEX_MODE = 0;
1873
1874
1875
1876// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1877// is done in R600CodeEmitter
1878//
1879// Inst{79-64} = OFFSET;
1880// Inst{81-80} = ENDIAN_SWAP;
1881// Inst{82} = CONST_BUF_NO_STRIDE;
1882// Inst{83} = MEGA_FETCH;
1883// Inst{84} = ALT_CONST;
1884// Inst{86-85} = BUFFER_INDEX_MODE;
1885// Inst{95-86} = 0; Reserved
1886
1887// VTX_WORD3 (Padding)
1888//
1889// Inst{127-96} = 0;
1890}
1891
1892
Tom Stellard365366f2013-01-23 02:09:06 +00001893
Tom Stellardf8794352012-12-19 22:10:31 +00001894//===--------------------------------------------------------------------===//
1895// Instructions support
1896//===--------------------------------------------------------------------===//
1897//===---------------------------------------------------------------------===//
1898// Custom Inserter for Branches and returns, this eventually will be a
1899// seperate pass
1900//===---------------------------------------------------------------------===//
1901let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
1902 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
1903 "; Pseudo unconditional branch instruction",
1904 [(br bb:$target)]>;
1905 defm BRANCH_COND : BranchConditional<IL_brcond>;
1906}
1907
1908//===---------------------------------------------------------------------===//
1909// Flow and Program control Instructions
1910//===---------------------------------------------------------------------===//
1911let isTerminator=1 in {
1912 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
1913 !strconcat("SWITCH", " $src"), []>;
1914 def CASE : ILFormat< (outs), (ins GPRI32:$src),
1915 !strconcat("CASE", " $src"), []>;
1916 def BREAK : ILFormat< (outs), (ins),
1917 "BREAK", []>;
1918 def CONTINUE : ILFormat< (outs), (ins),
1919 "CONTINUE", []>;
1920 def DEFAULT : ILFormat< (outs), (ins),
1921 "DEFAULT", []>;
1922 def ELSE : ILFormat< (outs), (ins),
1923 "ELSE", []>;
1924 def ENDSWITCH : ILFormat< (outs), (ins),
1925 "ENDSWITCH", []>;
1926 def ENDMAIN : ILFormat< (outs), (ins),
1927 "ENDMAIN", []>;
1928 def END : ILFormat< (outs), (ins),
1929 "END", []>;
1930 def ENDFUNC : ILFormat< (outs), (ins),
1931 "ENDFUNC", []>;
1932 def ENDIF : ILFormat< (outs), (ins),
1933 "ENDIF", []>;
1934 def WHILELOOP : ILFormat< (outs), (ins),
1935 "WHILE", []>;
1936 def ENDLOOP : ILFormat< (outs), (ins),
1937 "ENDLOOP", []>;
1938 def FUNC : ILFormat< (outs), (ins),
1939 "FUNC", []>;
1940 def RETDYN : ILFormat< (outs), (ins),
1941 "RET_DYN", []>;
1942 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1943 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
1944 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1945 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
1946 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1947 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
1948 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1949 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
1950 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1951 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
1952 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1953 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
1954 defm IFC : BranchInstr2<"IFC">;
1955 defm BREAKC : BranchInstr2<"BREAKC">;
1956 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
1957}
1958
Tom Stellard75aadc22012-12-11 21:25:42 +00001959//===----------------------------------------------------------------------===//
1960// ISel Patterns
1961//===----------------------------------------------------------------------===//
1962
Tom Stellard2add82d2013-03-08 15:37:09 +00001963// CND*_INT Pattterns for f32 True / False values
1964
1965class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat <
1966 (selectcc (i32 R600_Reg32:$src0), 0, (f32 R600_Reg32:$src1),
1967 R600_Reg32:$src2, cc),
1968 (cnd R600_Reg32:$src0, R600_Reg32:$src1, R600_Reg32:$src2)
1969>;
1970
1971def : CND_INT_f32 <CNDE_INT, SETEQ>;
1972def : CND_INT_f32 <CNDGT_INT, SETGT>;
1973def : CND_INT_f32 <CNDGE_INT, SETGE>;
1974
Tom Stellard75aadc22012-12-11 21:25:42 +00001975//CNDGE_INT extra pattern
1976def : Pat <
1977 (selectcc (i32 R600_Reg32:$src0), -1, (i32 R600_Reg32:$src1),
1978 (i32 R600_Reg32:$src2), COND_GT),
1979 (CNDGE_INT R600_Reg32:$src0, R600_Reg32:$src1, R600_Reg32:$src2)
1980>;
1981
1982// KIL Patterns
1983def KILP : Pat <
1984 (int_AMDGPU_kilp),
1985 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
1986>;
1987
1988def KIL : Pat <
1989 (int_AMDGPU_kill R600_Reg32:$src0),
1990 (MASK_WRITE (KILLGT (f32 ZERO), (f32 R600_Reg32:$src0)))
1991>;
1992
1993// SGT Reverse args
1994def : Pat <
1995 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, COND_LT),
1996 (SGT R600_Reg32:$src1, R600_Reg32:$src0)
1997>;
1998
1999// SGE Reverse args
2000def : Pat <
2001 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, COND_LE),
Vincent Lejeune44bf8152013-02-10 17:57:33 +00002002 (SGE R600_Reg32:$src1, R600_Reg32:$src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002003>;
2004
Tom Stellarde06163a2013-02-07 14:02:35 +00002005// SETGT_DX10 reverse args
2006def : Pat <
2007 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, COND_LT),
2008 (SETGT_DX10 R600_Reg32:$src1, R600_Reg32:$src0)
2009>;
2010
2011// SETGE_DX10 reverse args
2012def : Pat <
2013 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, COND_LE),
2014 (SETGE_DX10 R600_Reg32:$src1, R600_Reg32:$src0)
2015>;
2016
Tom Stellard75aadc22012-12-11 21:25:42 +00002017// SETGT_INT reverse args
2018def : Pat <
2019 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETLT),
2020 (SETGT_INT R600_Reg32:$src1, R600_Reg32:$src0)
2021>;
2022
2023// SETGE_INT reverse args
2024def : Pat <
2025 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETLE),
2026 (SETGE_INT R600_Reg32:$src1, R600_Reg32:$src0)
2027>;
2028
2029// SETGT_UINT reverse args
2030def : Pat <
2031 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETULT),
2032 (SETGT_UINT R600_Reg32:$src1, R600_Reg32:$src0)
2033>;
2034
2035// SETGE_UINT reverse args
2036def : Pat <
2037 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETULE),
2038 (SETGE_UINT R600_Reg32:$src1, R600_Reg32:$src0)
2039>;
2040
2041// The next two patterns are special cases for handling 'true if ordered' and
2042// 'true if unordered' conditionals. The assumption here is that the behavior of
2043// SETE and SNE conforms to the Direct3D 10 rules for floating point values
2044// described here:
2045// http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit
2046// We assume that SETE returns false when one of the operands is NAN and
2047// SNE returns true when on of the operands is NAN
2048
2049//SETE - 'true if ordered'
2050def : Pat <
2051 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, SETO),
2052 (SETE R600_Reg32:$src0, R600_Reg32:$src1)
2053>;
2054
Tom Stellarde06163a2013-02-07 14:02:35 +00002055//SETE_DX10 - 'true if ordered'
2056def : Pat <
2057 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETO),
2058 (SETE_DX10 R600_Reg32:$src0, R600_Reg32:$src1)
2059>;
2060
Tom Stellard75aadc22012-12-11 21:25:42 +00002061//SNE - 'true if unordered'
2062def : Pat <
2063 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, SETUO),
2064 (SNE R600_Reg32:$src0, R600_Reg32:$src1)
2065>;
2066
Tom Stellarde06163a2013-02-07 14:02:35 +00002067//SETNE_DX10 - 'true if ordered'
2068def : Pat <
2069 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUO),
2070 (SETNE_DX10 R600_Reg32:$src0, R600_Reg32:$src1)
2071>;
2072
Tom Stellard9355b222013-02-07 14:02:37 +00002073def : Extract_Element <f32, v4f32, R600_Reg128, 0, sub0>;
2074def : Extract_Element <f32, v4f32, R600_Reg128, 1, sub1>;
2075def : Extract_Element <f32, v4f32, R600_Reg128, 2, sub2>;
2076def : Extract_Element <f32, v4f32, R600_Reg128, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002077
Tom Stellard9355b222013-02-07 14:02:37 +00002078def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 0, sub0>;
2079def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 1, sub1>;
2080def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 2, sub2>;
2081def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002082
Tom Stellard9355b222013-02-07 14:02:37 +00002083def : Extract_Element <i32, v4i32, R600_Reg128, 0, sub0>;
2084def : Extract_Element <i32, v4i32, R600_Reg128, 1, sub1>;
2085def : Extract_Element <i32, v4i32, R600_Reg128, 2, sub2>;
2086def : Extract_Element <i32, v4i32, R600_Reg128, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002087
Tom Stellard9355b222013-02-07 14:02:37 +00002088def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 0, sub0>;
2089def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 1, sub1>;
2090def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 2, sub2>;
2091def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002092
Christian Konig4a1b9c32013-03-18 11:34:10 +00002093def : Vector4_Build <v4f32, R600_Reg128, f32, R600_Reg32>;
2094def : Vector4_Build <v4i32, R600_Reg128, i32, R600_Reg32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002095
2096// bitconvert patterns
2097
2098def : BitConvert <i32, f32, R600_Reg32>;
2099def : BitConvert <f32, i32, R600_Reg32>;
2100def : BitConvert <v4f32, v4i32, R600_Reg128>;
2101def : BitConvert <v4i32, v4f32, R600_Reg128>;
2102
2103// DWORDADDR pattern
2104def : DwordAddrPat <i32, R600_Reg32>;
2105
2106} // End isR600toCayman Predicate