blob: ddb695aa3e41e29b42cf1f644f8c72a8bd5cb7b4 [file] [log] [blame]
Valery Pykhtin1b138862016-09-01 09:56:47 +00001//===---- SMInstructions.td - Scalar Memory Instruction Defintions --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Artem Tamazov54bfd542016-10-31 16:07:39 +000010def smrd_offset_8 : NamedOperandU32<"SMRDOffset8",
11 NamedMatchClass<"SMRDOffset8">> {
Valery Pykhtin1b138862016-09-01 09:56:47 +000012 let OperandType = "OPERAND_IMMEDIATE";
13}
14
Artem Tamazov54bfd542016-10-31 16:07:39 +000015def smrd_offset_20 : NamedOperandU32<"SMRDOffset20",
16 NamedMatchClass<"SMRDOffset20">> {
17 let OperandType = "OPERAND_IMMEDIATE";
18}
Valery Pykhtin1b138862016-09-01 09:56:47 +000019
20//===----------------------------------------------------------------------===//
21// Scalar Memory classes
22//===----------------------------------------------------------------------===//
23
24class SM_Pseudo <string opName, dag outs, dag ins, string asmOps, list<dag> pattern=[]> :
25 InstSI <outs, ins, "", pattern>,
26 SIMCInstr<opName, SIEncodingFamily.NONE> {
27 let isPseudo = 1;
28 let isCodeGenOnly = 1;
29
30 let LGKM_CNT = 1;
31 let SMRD = 1;
32 let mayStore = 0;
33 let mayLoad = 1;
34 let hasSideEffects = 0;
35 let UseNamedOperandTable = 1;
36 let SchedRW = [WriteSMEM];
37 let SubtargetPredicate = isGCN;
38
39 string Mnemonic = opName;
40 string AsmOperands = asmOps;
41
42 bits<1> has_sbase = 1;
43 bits<1> has_sdst = 1;
Matt Arsenault7b647552016-10-28 21:55:15 +000044 bit has_glc = 0;
Valery Pykhtin1b138862016-09-01 09:56:47 +000045 bits<1> has_offset = 1;
46 bits<1> offset_is_imm = 0;
47}
48
49class SM_Real <SM_Pseudo ps>
50 : InstSI<ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> {
51
52 let isPseudo = 0;
53 let isCodeGenOnly = 0;
54
55 // copy relevant pseudo op flags
56 let SubtargetPredicate = ps.SubtargetPredicate;
57 let AsmMatchConverter = ps.AsmMatchConverter;
58
59 // encoding
60 bits<7> sbase;
61 bits<7> sdst;
62 bits<32> offset;
Matt Arsenault7b647552016-10-28 21:55:15 +000063 bits<1> imm = !if(ps.has_offset, ps.offset_is_imm, 0);
Valery Pykhtin1b138862016-09-01 09:56:47 +000064}
65
66class SM_Load_Pseudo <string opName, dag outs, dag ins, string asmOps, list<dag> pattern=[]>
67 : SM_Pseudo<opName, outs, ins, asmOps, pattern> {
68 RegisterClass BaseClass;
Matt Arsenault7b647552016-10-28 21:55:15 +000069 let mayLoad = 1;
70 let mayStore = 0;
71 let has_glc = 1;
72}
73
74class SM_Store_Pseudo <string opName, dag ins, string asmOps, list<dag> pattern = []>
75 : SM_Pseudo<opName, (outs), ins, asmOps, pattern> {
76 RegisterClass BaseClass;
77 RegisterClass SrcClass;
78 let mayLoad = 0;
79 let mayStore = 1;
80 let has_glc = 1;
81 let ScalarStore = 1;
Valery Pykhtin1b138862016-09-01 09:56:47 +000082}
83
84multiclass SM_Pseudo_Loads<string opName,
85 RegisterClass baseClass,
86 RegisterClass dstClass> {
87 def _IMM : SM_Load_Pseudo <opName,
88 (outs dstClass:$sdst),
Matt Arsenault7b647552016-10-28 21:55:15 +000089 (ins baseClass:$sbase, i32imm:$offset, i1imm:$glc),
90 " $sdst, $sbase, $offset$glc", []> {
Valery Pykhtin1b138862016-09-01 09:56:47 +000091 let offset_is_imm = 1;
92 let BaseClass = baseClass;
93 let PseudoInstr = opName # "_IMM";
Matt Arsenault7b647552016-10-28 21:55:15 +000094 let has_glc = 1;
Valery Pykhtin1b138862016-09-01 09:56:47 +000095 }
Matt Arsenault7b647552016-10-28 21:55:15 +000096
Valery Pykhtin1b138862016-09-01 09:56:47 +000097 def _SGPR : SM_Load_Pseudo <opName,
98 (outs dstClass:$sdst),
Matt Arsenault7b647552016-10-28 21:55:15 +000099 (ins baseClass:$sbase, SReg_32:$soff, i1imm:$glc),
100 " $sdst, $sbase, $offset$glc", []> {
Valery Pykhtin1b138862016-09-01 09:56:47 +0000101 let BaseClass = baseClass;
102 let PseudoInstr = opName # "_SGPR";
Matt Arsenault7b647552016-10-28 21:55:15 +0000103 let has_glc = 1;
104 }
105}
106
107multiclass SM_Pseudo_Stores<string opName,
108 RegisterClass baseClass,
109 RegisterClass srcClass> {
110 def _IMM : SM_Store_Pseudo <opName,
111 (ins srcClass:$sdata, baseClass:$sbase, i32imm:$offset, i1imm:$glc),
112 " $sdata, $sbase, $offset$glc", []> {
113 let offset_is_imm = 1;
114 let BaseClass = baseClass;
115 let SrcClass = srcClass;
116 let PseudoInstr = opName # "_IMM";
117 }
118
119 def _SGPR : SM_Store_Pseudo <opName,
120 (ins srcClass:$sdata, baseClass:$sbase, SReg_32:$soff, i1imm:$glc),
121 " $sdata, $sbase, $offset$glc", []> {
122 let BaseClass = baseClass;
123 let SrcClass = srcClass;
124 let PseudoInstr = opName # "_SGPR";
Valery Pykhtin1b138862016-09-01 09:56:47 +0000125 }
126}
127
128class SM_Time_Pseudo<string opName, SDPatternOperator node> : SM_Pseudo<
129 opName, (outs SReg_64:$sdst), (ins),
130 " $sdst", [(set i64:$sdst, (node))]> {
131 let hasSideEffects = 1;
132 // FIXME: mayStore = ? is a workaround for tablegen bug for different
133 // inferred mayStore flags for the instruction pattern vs. standalone
134 // Pat. Each considers the other contradictory.
135 let mayStore = ?;
136 let mayLoad = ?;
137 let has_sbase = 0;
138 let has_offset = 0;
139}
140
141class SM_Inval_Pseudo <string opName, SDPatternOperator node> : SM_Pseudo<
142 opName, (outs), (ins), "", [(node)]> {
143 let hasSideEffects = 1;
144 let mayStore = 1;
145 let has_sdst = 0;
146 let has_sbase = 0;
147 let has_offset = 0;
148}
149
150
151//===----------------------------------------------------------------------===//
152// Scalar Memory Instructions
153//===----------------------------------------------------------------------===//
154
155// We are using the SReg_32_XM0 and not the SReg_32 register class for 32-bit
156// SMRD instructions, because the SReg_32_XM0 register class does not include M0
157// and writing to M0 from an SMRD instruction will hang the GPU.
158defm S_LOAD_DWORD : SM_Pseudo_Loads <"s_load_dword", SReg_64, SReg_32_XM0>;
159defm S_LOAD_DWORDX2 : SM_Pseudo_Loads <"s_load_dwordx2", SReg_64, SReg_64>;
160defm S_LOAD_DWORDX4 : SM_Pseudo_Loads <"s_load_dwordx4", SReg_64, SReg_128>;
161defm S_LOAD_DWORDX8 : SM_Pseudo_Loads <"s_load_dwordx8", SReg_64, SReg_256>;
162defm S_LOAD_DWORDX16 : SM_Pseudo_Loads <"s_load_dwordx16", SReg_64, SReg_512>;
163
164defm S_BUFFER_LOAD_DWORD : SM_Pseudo_Loads <
165 "s_buffer_load_dword", SReg_128, SReg_32_XM0
166>;
167
168defm S_BUFFER_LOAD_DWORDX2 : SM_Pseudo_Loads <
169 "s_buffer_load_dwordx2", SReg_128, SReg_64
170>;
171
172defm S_BUFFER_LOAD_DWORDX4 : SM_Pseudo_Loads <
173 "s_buffer_load_dwordx4", SReg_128, SReg_128
174>;
175
176defm S_BUFFER_LOAD_DWORDX8 : SM_Pseudo_Loads <
177 "s_buffer_load_dwordx8", SReg_128, SReg_256
178>;
179
180defm S_BUFFER_LOAD_DWORDX16 : SM_Pseudo_Loads <
181 "s_buffer_load_dwordx16", SReg_128, SReg_512
182>;
183
Matt Arsenault7b647552016-10-28 21:55:15 +0000184defm S_STORE_DWORD : SM_Pseudo_Stores <"s_store_dword", SReg_64, SReg_32_XM0>;
185defm S_STORE_DWORDX2 : SM_Pseudo_Stores <"s_store_dwordx2", SReg_64, SReg_64>;
186defm S_STORE_DWORDX4 : SM_Pseudo_Stores <"s_store_dwordx4", SReg_64, SReg_128>;
187
188defm S_BUFFER_STORE_DWORD : SM_Pseudo_Stores <
189 "s_buffer_store_dword", SReg_128, SReg_32_XM0
190>;
191
192defm S_BUFFER_STORE_DWORDX2 : SM_Pseudo_Stores <
193 "s_buffer_store_dwordx2", SReg_128, SReg_64
194>;
195
196defm S_BUFFER_STORE_DWORDX4 : SM_Pseudo_Stores <
197 "s_buffer_store_dwordx4", SReg_128, SReg_128
198>;
199
200
Valery Pykhtin1b138862016-09-01 09:56:47 +0000201def S_MEMTIME : SM_Time_Pseudo <"s_memtime", int_amdgcn_s_memtime>;
202def S_DCACHE_INV : SM_Inval_Pseudo <"s_dcache_inv", int_amdgcn_s_dcache_inv>;
203
204let SubtargetPredicate = isCIVI in {
205def S_DCACHE_INV_VOL : SM_Inval_Pseudo <"s_dcache_inv_vol", int_amdgcn_s_dcache_inv_vol>;
206} // let SubtargetPredicate = isCIVI
207
208let SubtargetPredicate = isVI in {
209def S_DCACHE_WB : SM_Inval_Pseudo <"s_dcache_wb", int_amdgcn_s_dcache_wb>;
210def S_DCACHE_WB_VOL : SM_Inval_Pseudo <"s_dcache_wb_vol", int_amdgcn_s_dcache_wb_vol>;
211def S_MEMREALTIME : SM_Time_Pseudo <"s_memrealtime", int_amdgcn_s_memrealtime>;
212} // SubtargetPredicate = isVI
213
214
215
216//===----------------------------------------------------------------------===//
217// Scalar Memory Patterns
218//===----------------------------------------------------------------------===//
219
220def smrd_load : PatFrag <(ops node:$ptr), (load node:$ptr), [{
221 auto Ld = cast<LoadSDNode>(N);
222 return Ld->getAlignment() >= 4 &&
223 Ld->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS &&
224 static_cast<const SITargetLowering *>(getTargetLowering())->isMemOpUniform(N);
225}]>;
226
227def SMRDImm : ComplexPattern<i64, 2, "SelectSMRDImm">;
228def SMRDImm32 : ComplexPattern<i64, 2, "SelectSMRDImm32">;
229def SMRDSgpr : ComplexPattern<i64, 2, "SelectSMRDSgpr">;
230def SMRDBufferImm : ComplexPattern<i32, 1, "SelectSMRDBufferImm">;
231def SMRDBufferImm32 : ComplexPattern<i32, 1, "SelectSMRDBufferImm32">;
232def SMRDBufferSgpr : ComplexPattern<i32, 1, "SelectSMRDBufferSgpr">;
233
234let Predicates = [isGCN] in {
235
236multiclass SMRD_Pattern <string Instr, ValueType vt> {
237
238 // 1. IMM offset
239 def : Pat <
240 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Matt Arsenault7b647552016-10-28 21:55:15 +0000241 (vt (!cast<SM_Pseudo>(Instr#"_IMM") $sbase, $offset, 0))
Valery Pykhtin1b138862016-09-01 09:56:47 +0000242 >;
243
244 // 2. SGPR offset
245 def : Pat <
246 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Matt Arsenault7b647552016-10-28 21:55:15 +0000247 (vt (!cast<SM_Pseudo>(Instr#"_SGPR") $sbase, $offset, 0))
Valery Pykhtin1b138862016-09-01 09:56:47 +0000248 >;
249}
250
251let Predicates = [isSICI] in {
252def : Pat <
253 (i64 (readcyclecounter)),
254 (S_MEMTIME)
255>;
256}
257
258// Global and constant loads can be selected to either MUBUF or SMRD
259// instructions, but SMRD instructions are faster so we want the instruction
260// selector to prefer those.
261let AddedComplexity = 100 in {
262
263defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
264defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
265defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
266defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
267defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
268
269// 1. Offset as an immediate
270def SM_LOAD_PATTERN : Pat < // name this pattern to reuse AddedComplexity on CI
271 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
Matt Arsenault7b647552016-10-28 21:55:15 +0000272 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset, 0)
Valery Pykhtin1b138862016-09-01 09:56:47 +0000273>;
274
275// 2. Offset loaded in an 32bit SGPR
276def : Pat <
277 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
Matt Arsenault7b647552016-10-28 21:55:15 +0000278 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset, 0)
Valery Pykhtin1b138862016-09-01 09:56:47 +0000279>;
280
281} // End let AddedComplexity = 100
282
283} // let Predicates = [isGCN]
284
285let Predicates = [isVI] in {
286
287// 1. Offset as 20bit DWORD immediate
288def : Pat <
289 (SIload_constant v4i32:$sbase, IMM20bit:$offset),
Matt Arsenault7b647552016-10-28 21:55:15 +0000290 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_i32imm $offset), 0)
Valery Pykhtin1b138862016-09-01 09:56:47 +0000291>;
292
293def : Pat <
294 (i64 (readcyclecounter)),
295 (S_MEMREALTIME)
296>;
297
298} // let Predicates = [isVI]
299
300
301//===----------------------------------------------------------------------===//
302// Targets
303//===----------------------------------------------------------------------===//
304
305//===----------------------------------------------------------------------===//
306// SI
307//===----------------------------------------------------------------------===//
308
309class SMRD_Real_si <bits<5> op, SM_Pseudo ps>
310 : SM_Real<ps>
311 , SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI>
312 , Enc32 {
313
314 let AssemblerPredicates = [isSICI];
315 let DecoderNamespace = "SICI";
316
317 let Inst{7-0} = !if(ps.has_offset, offset{7-0}, ?);
318 let Inst{8} = imm;
319 let Inst{14-9} = !if(ps.has_sbase, sbase{6-1}, ?);
320 let Inst{21-15} = !if(ps.has_sdst, sdst{6-0}, ?);
321 let Inst{26-22} = op;
322 let Inst{31-27} = 0x18; //encoding
323}
324
Matt Arsenault7b647552016-10-28 21:55:15 +0000325// FIXME: Assembler should reject trying to use glc on SMRD
326// instructions on SI.
Valery Pykhtin1b138862016-09-01 09:56:47 +0000327multiclass SM_Real_Loads_si<bits<5> op, string ps,
328 SM_Load_Pseudo immPs = !cast<SM_Load_Pseudo>(ps#_IMM),
329 SM_Load_Pseudo sgprPs = !cast<SM_Load_Pseudo>(ps#_SGPR)> {
Matt Arsenault7b647552016-10-28 21:55:15 +0000330
Valery Pykhtin1b138862016-09-01 09:56:47 +0000331 def _IMM_si : SMRD_Real_si <op, immPs> {
Artem Tamazov54bfd542016-10-31 16:07:39 +0000332 let InOperandList = (ins immPs.BaseClass:$sbase, smrd_offset_8:$offset, GLC:$glc);
Valery Pykhtin1b138862016-09-01 09:56:47 +0000333 }
Matt Arsenault7b647552016-10-28 21:55:15 +0000334
335 // FIXME: The operand name $offset is inconsistent with $soff used
336 // in the pseudo
Valery Pykhtin1b138862016-09-01 09:56:47 +0000337 def _SGPR_si : SMRD_Real_si <op, sgprPs> {
Matt Arsenault7b647552016-10-28 21:55:15 +0000338 let InOperandList = (ins sgprPs.BaseClass:$sbase, SReg_32:$offset, GLC:$glc);
Valery Pykhtin1b138862016-09-01 09:56:47 +0000339 }
Matt Arsenault7b647552016-10-28 21:55:15 +0000340
Valery Pykhtin1b138862016-09-01 09:56:47 +0000341}
342
343defm S_LOAD_DWORD : SM_Real_Loads_si <0x00, "S_LOAD_DWORD">;
344defm S_LOAD_DWORDX2 : SM_Real_Loads_si <0x01, "S_LOAD_DWORDX2">;
345defm S_LOAD_DWORDX4 : SM_Real_Loads_si <0x02, "S_LOAD_DWORDX4">;
346defm S_LOAD_DWORDX8 : SM_Real_Loads_si <0x03, "S_LOAD_DWORDX8">;
347defm S_LOAD_DWORDX16 : SM_Real_Loads_si <0x04, "S_LOAD_DWORDX16">;
348defm S_BUFFER_LOAD_DWORD : SM_Real_Loads_si <0x08, "S_BUFFER_LOAD_DWORD">;
349defm S_BUFFER_LOAD_DWORDX2 : SM_Real_Loads_si <0x09, "S_BUFFER_LOAD_DWORDX2">;
350defm S_BUFFER_LOAD_DWORDX4 : SM_Real_Loads_si <0x0a, "S_BUFFER_LOAD_DWORDX4">;
351defm S_BUFFER_LOAD_DWORDX8 : SM_Real_Loads_si <0x0b, "S_BUFFER_LOAD_DWORDX8">;
352defm S_BUFFER_LOAD_DWORDX16 : SM_Real_Loads_si <0x0c, "S_BUFFER_LOAD_DWORDX16">;
353
354def S_MEMTIME_si : SMRD_Real_si <0x1e, S_MEMTIME>;
355def S_DCACHE_INV_si : SMRD_Real_si <0x1f, S_DCACHE_INV>;
356
357
358//===----------------------------------------------------------------------===//
359// VI
360//===----------------------------------------------------------------------===//
361
362class SMEM_Real_vi <bits<8> op, SM_Pseudo ps>
363 : SM_Real<ps>
364 , SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI>
365 , Enc64 {
Matt Arsenault7b647552016-10-28 21:55:15 +0000366 bit glc;
Valery Pykhtin1b138862016-09-01 09:56:47 +0000367
368 let AssemblerPredicates = [isVI];
369 let DecoderNamespace = "VI";
370
371 let Inst{5-0} = !if(ps.has_sbase, sbase{6-1}, ?);
372 let Inst{12-6} = !if(ps.has_sdst, sdst{6-0}, ?);
373
Matt Arsenault7b647552016-10-28 21:55:15 +0000374 let Inst{16} = !if(ps.has_glc, glc, ?);
375 let Inst{17} = imm;
Valery Pykhtin1b138862016-09-01 09:56:47 +0000376 let Inst{25-18} = op;
377 let Inst{31-26} = 0x30; //encoding
378 let Inst{51-32} = !if(ps.has_offset, offset{19-0}, ?);
379}
380
381multiclass SM_Real_Loads_vi<bits<8> op, string ps,
382 SM_Load_Pseudo immPs = !cast<SM_Load_Pseudo>(ps#_IMM),
383 SM_Load_Pseudo sgprPs = !cast<SM_Load_Pseudo>(ps#_SGPR)> {
384 def _IMM_vi : SMEM_Real_vi <op, immPs> {
Artem Tamazov54bfd542016-10-31 16:07:39 +0000385 let InOperandList = (ins immPs.BaseClass:$sbase, smrd_offset_20:$offset, GLC:$glc);
Valery Pykhtin1b138862016-09-01 09:56:47 +0000386 }
387 def _SGPR_vi : SMEM_Real_vi <op, sgprPs> {
Matt Arsenault7b647552016-10-28 21:55:15 +0000388 let InOperandList = (ins sgprPs.BaseClass:$sbase, SReg_32:$offset, GLC:$glc);
389 }
390}
391
392multiclass SM_Real_Stores_vi<bits<8> op, string ps,
393 SM_Store_Pseudo immPs = !cast<SM_Store_Pseudo>(ps#_IMM),
394 SM_Store_Pseudo sgprPs = !cast<SM_Store_Pseudo>(ps#_SGPR)> {
395 // FIXME: The operand name $offset is inconsistent with $soff used
396 // in the pseudo
397 def _IMM_vi : SMEM_Real_vi <op, immPs> {
Artem Tamazov54bfd542016-10-31 16:07:39 +0000398 let InOperandList = (ins immPs.SrcClass:$sdata, immPs.BaseClass:$sbase, smrd_offset_20:$offset, GLC:$glc);
Matt Arsenault7b647552016-10-28 21:55:15 +0000399 }
400
401 def _SGPR_vi : SMEM_Real_vi <op, sgprPs> {
402 let InOperandList = (ins sgprPs.SrcClass:$sdata, sgprPs.BaseClass:$sbase, SReg_32:$offset, GLC:$glc);
Valery Pykhtin1b138862016-09-01 09:56:47 +0000403 }
404}
405
406defm S_LOAD_DWORD : SM_Real_Loads_vi <0x00, "S_LOAD_DWORD">;
407defm S_LOAD_DWORDX2 : SM_Real_Loads_vi <0x01, "S_LOAD_DWORDX2">;
408defm S_LOAD_DWORDX4 : SM_Real_Loads_vi <0x02, "S_LOAD_DWORDX4">;
409defm S_LOAD_DWORDX8 : SM_Real_Loads_vi <0x03, "S_LOAD_DWORDX8">;
410defm S_LOAD_DWORDX16 : SM_Real_Loads_vi <0x04, "S_LOAD_DWORDX16">;
411defm S_BUFFER_LOAD_DWORD : SM_Real_Loads_vi <0x08, "S_BUFFER_LOAD_DWORD">;
412defm S_BUFFER_LOAD_DWORDX2 : SM_Real_Loads_vi <0x09, "S_BUFFER_LOAD_DWORDX2">;
413defm S_BUFFER_LOAD_DWORDX4 : SM_Real_Loads_vi <0x0a, "S_BUFFER_LOAD_DWORDX4">;
414defm S_BUFFER_LOAD_DWORDX8 : SM_Real_Loads_vi <0x0b, "S_BUFFER_LOAD_DWORDX8">;
415defm S_BUFFER_LOAD_DWORDX16 : SM_Real_Loads_vi <0x0c, "S_BUFFER_LOAD_DWORDX16">;
416
Matt Arsenault7b647552016-10-28 21:55:15 +0000417defm S_STORE_DWORD : SM_Real_Stores_vi <0x10, "S_STORE_DWORD">;
418defm S_STORE_DWORDX2 : SM_Real_Stores_vi <0x11, "S_STORE_DWORDX2">;
419defm S_STORE_DWORDX4 : SM_Real_Stores_vi <0x12, "S_STORE_DWORDX4">;
420
421defm S_BUFFER_STORE_DWORD : SM_Real_Stores_vi <0x18, "S_BUFFER_STORE_DWORD">;
422defm S_BUFFER_STORE_DWORDX2 : SM_Real_Stores_vi <0x19, "S_BUFFER_STORE_DWORDX2">;
423defm S_BUFFER_STORE_DWORDX4 : SM_Real_Stores_vi <0x1a, "S_BUFFER_STORE_DWORDX4">;
424
Valery Pykhtin1b138862016-09-01 09:56:47 +0000425def S_DCACHE_INV_vi : SMEM_Real_vi <0x20, S_DCACHE_INV>;
426def S_DCACHE_WB_vi : SMEM_Real_vi <0x21, S_DCACHE_WB>;
427def S_DCACHE_INV_VOL_vi : SMEM_Real_vi <0x22, S_DCACHE_INV_VOL>;
428def S_DCACHE_WB_VOL_vi : SMEM_Real_vi <0x23, S_DCACHE_WB_VOL>;
429def S_MEMTIME_vi : SMEM_Real_vi <0x24, S_MEMTIME>;
430def S_MEMREALTIME_vi : SMEM_Real_vi <0x25, S_MEMREALTIME>;
431
432
433//===----------------------------------------------------------------------===//
434// CI
435//===----------------------------------------------------------------------===//
436
437def smrd_literal_offset : NamedOperandU32<"SMRDLiteralOffset",
438 NamedMatchClass<"SMRDLiteralOffset">> {
439 let OperandType = "OPERAND_IMMEDIATE";
440}
441
442class SMRD_Real_Load_IMM_ci <bits<5> op, SM_Load_Pseudo ps> :
443 SM_Real<ps>,
444 Enc64 {
445
446 let AssemblerPredicates = [isCIOnly];
447 let DecoderNamespace = "CI";
Matt Arsenault7b647552016-10-28 21:55:15 +0000448 let InOperandList = (ins ps.BaseClass:$sbase, smrd_literal_offset:$offset, GLC:$glc);
Valery Pykhtin1b138862016-09-01 09:56:47 +0000449
450 let LGKM_CNT = ps.LGKM_CNT;
451 let SMRD = ps.SMRD;
452 let mayLoad = ps.mayLoad;
453 let mayStore = ps.mayStore;
454 let hasSideEffects = ps.hasSideEffects;
455 let SchedRW = ps.SchedRW;
456 let UseNamedOperandTable = ps.UseNamedOperandTable;
457
458 let Inst{7-0} = 0xff;
459 let Inst{8} = 0;
460 let Inst{14-9} = sbase{6-1};
461 let Inst{21-15} = sdst{6-0};
462 let Inst{26-22} = op;
463 let Inst{31-27} = 0x18; //encoding
464 let Inst{63-32} = offset{31-0};
465}
466
467def S_LOAD_DWORD_IMM_ci : SMRD_Real_Load_IMM_ci <0x00, S_LOAD_DWORD_IMM>;
468def S_LOAD_DWORDX2_IMM_ci : SMRD_Real_Load_IMM_ci <0x01, S_LOAD_DWORDX2_IMM>;
469def S_LOAD_DWORDX4_IMM_ci : SMRD_Real_Load_IMM_ci <0x02, S_LOAD_DWORDX4_IMM>;
470def S_LOAD_DWORDX8_IMM_ci : SMRD_Real_Load_IMM_ci <0x03, S_LOAD_DWORDX8_IMM>;
471def S_LOAD_DWORDX16_IMM_ci : SMRD_Real_Load_IMM_ci <0x04, S_LOAD_DWORDX16_IMM>;
472def S_BUFFER_LOAD_DWORD_IMM_ci : SMRD_Real_Load_IMM_ci <0x08, S_BUFFER_LOAD_DWORD_IMM>;
473def S_BUFFER_LOAD_DWORDX2_IMM_ci : SMRD_Real_Load_IMM_ci <0x09, S_BUFFER_LOAD_DWORDX2_IMM>;
474def S_BUFFER_LOAD_DWORDX4_IMM_ci : SMRD_Real_Load_IMM_ci <0x0a, S_BUFFER_LOAD_DWORDX4_IMM>;
475def S_BUFFER_LOAD_DWORDX8_IMM_ci : SMRD_Real_Load_IMM_ci <0x0b, S_BUFFER_LOAD_DWORDX8_IMM>;
476def S_BUFFER_LOAD_DWORDX16_IMM_ci : SMRD_Real_Load_IMM_ci <0x0c, S_BUFFER_LOAD_DWORDX16_IMM>;
477
478class SMRD_Real_ci <bits<5> op, SM_Pseudo ps>
479 : SM_Real<ps>
480 , SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI>
481 , Enc32 {
482
483 let AssemblerPredicates = [isCIOnly];
484 let DecoderNamespace = "CI";
485
486 let Inst{7-0} = !if(ps.has_offset, offset{7-0}, ?);
487 let Inst{8} = imm;
488 let Inst{14-9} = !if(ps.has_sbase, sbase{6-1}, ?);
489 let Inst{21-15} = !if(ps.has_sdst, sdst{6-0}, ?);
490 let Inst{26-22} = op;
491 let Inst{31-27} = 0x18; //encoding
492}
493
494def S_DCACHE_INV_VOL_ci : SMRD_Real_ci <0x1d, S_DCACHE_INV_VOL>;
495
496let AddedComplexity = SM_LOAD_PATTERN.AddedComplexity in {
497
498class SMRD_Pattern_ci <string Instr, ValueType vt> : Pat <
499 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Matt Arsenault7b647552016-10-28 21:55:15 +0000500 (vt (!cast<SM_Pseudo>(Instr#"_IMM_ci") $sbase, $offset, 0))> {
Valery Pykhtin1b138862016-09-01 09:56:47 +0000501 let Predicates = [isCIOnly];
502}
503
504def : SMRD_Pattern_ci <"S_LOAD_DWORD", i32>;
505def : SMRD_Pattern_ci <"S_LOAD_DWORDX2", v2i32>;
506def : SMRD_Pattern_ci <"S_LOAD_DWORDX4", v4i32>;
507def : SMRD_Pattern_ci <"S_LOAD_DWORDX8", v8i32>;
508def : SMRD_Pattern_ci <"S_LOAD_DWORDX16", v16i32>;
509
510def : Pat <
511 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
Matt Arsenault7b647552016-10-28 21:55:15 +0000512 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset, 0)> {
Valery Pykhtin1b138862016-09-01 09:56:47 +0000513 let Predicates = [isCI]; // should this be isCIOnly?
514}
515
516} // End let AddedComplexity = SM_LOAD_PATTERN.AddedComplexity
517