blob: 4762116a6568530b0be13670058015749663807a [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000016#include "llvm/Analysis/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000017#include "llvm/CodeGen/GCStrategy.h"
Andrew Trickde401d32012-02-04 02:56:48 +000018#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000019#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000020#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000021#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000022#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/PassManager.h"
Andrew Trickde401d32012-02-04 02:56:48 +000024#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Target/TargetLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/Target/TargetSubtargetInfo.h"
29#include "llvm/Transforms/Scalar.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000030
Chris Lattner27dd6422003-12-28 07:59:53 +000031using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000032
Andrew Trickde401d32012-02-04 02:56:48 +000033static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
34 cl::desc("Disable Post Regalloc"));
35static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
36 cl::desc("Disable branch folding"));
37static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
38 cl::desc("Disable tail duplication"));
39static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
40 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000041static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000042 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000043static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
44 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000045static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
46 cl::desc("Disable Stack Slot Coloring"));
47static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
48 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000049static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
50 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000051static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
52 cl::desc("Disable Machine LICM"));
53static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
54 cl::desc("Disable Machine Common Subexpression Elimination"));
Andrew Trickd3f8fe82012-02-10 04:10:36 +000055static cl::opt<cl::boolOrDefault>
56OptimizeRegAlloc("optimize-regalloc", cl::Hidden,
57 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickee874db2012-02-11 07:11:32 +000058static cl::opt<cl::boolOrDefault>
Andrew Trick7daf6a42014-01-13 20:08:27 +000059EnableMachineSched("enable-misched",
Andrew Trickd3f8fe82012-02-10 04:10:36 +000060 cl::desc("Enable the machine instruction scheduling pass."));
Andrew Trickde401d32012-02-04 02:56:48 +000061static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
62 cl::Hidden,
63 cl::desc("Disable Machine LICM"));
64static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
65 cl::desc("Disable Machine Sinking"));
66static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
67 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000068static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
69 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000070static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
71 cl::desc("Disable Codegen Prepare"));
72static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000073 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000074static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
75 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Andrew Trickde401d32012-02-04 02:56:48 +000076static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
77 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
78static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
79 cl::desc("Print LLVM IR input to isel pass"));
80static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
81 cl::desc("Dump garbage collector data"));
82static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
83 cl::desc("Verify generated machine code"),
Craig Topperc0196b12014-04-14 00:51:57 +000084 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=nullptr));
Bob Wilson33e51882012-05-30 00:17:12 +000085static cl::opt<std::string>
86PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
87 cl::desc("Print machine instrs"),
88 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000089
Andrew Trick17080b92013-12-28 21:56:51 +000090// Temporary option to allow experimenting with MachineScheduler as a post-RA
91// scheduler. Targets can "properly" enable this with
Andrew Trick8d2ee372014-06-04 07:06:27 +000092// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
93// wouldn't be part of the standard pass pipeline, and the target would just add
94// a PostRA scheduling pass wherever it wants.
Andrew Trick17080b92013-12-28 21:56:51 +000095static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
96 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
97
Cameron Zwarich71f0acb2013-02-10 06:42:34 +000098// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +000099static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
100 cl::desc("Run live interval analysis earlier in the pipeline"));
101
Hal Finkel445dda52014-09-02 22:12:54 +0000102static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
103 cl::init(false), cl::Hidden,
104 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
105
Andrew Tricke9a951c2012-02-15 03:21:51 +0000106/// Allow standard passes to be disabled by command line options. This supports
107/// simple binary flags that either suppress the pass or do nothing.
108/// i.e. -disable-mypass=false has no effect.
109/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000110static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
111 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000112 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000113 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000114 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000115}
116
117/// Allow Pass selection to be overriden by command line options. This supports
118/// flags with ternary conditions. TargetID is passed through by default. The
119/// pass is suppressed when the option is false. When the option is true, the
120/// StandardID is selected if the target provides no default.
Andrew Tricke2203232013-04-10 01:06:56 +0000121static IdentifyingPassPtr applyOverride(IdentifyingPassPtr TargetID,
122 cl::boolOrDefault Override,
123 AnalysisID StandardID) {
Andrew Trickee874db2012-02-11 07:11:32 +0000124 switch (Override) {
125 case cl::BOU_UNSET:
Andrew Tricke9a951c2012-02-15 03:21:51 +0000126 return TargetID;
Andrew Trickee874db2012-02-11 07:11:32 +0000127 case cl::BOU_TRUE:
Andrew Tricke2203232013-04-10 01:06:56 +0000128 if (TargetID.isValid())
Andrew Tricke9a951c2012-02-15 03:21:51 +0000129 return TargetID;
Craig Topperc0196b12014-04-14 00:51:57 +0000130 if (StandardID == nullptr)
Andrew Trickee874db2012-02-11 07:11:32 +0000131 report_fatal_error("Target cannot enable pass");
Andrew Tricke9a951c2012-02-15 03:21:51 +0000132 return StandardID;
Andrew Trickee874db2012-02-11 07:11:32 +0000133 case cl::BOU_FALSE:
Andrew Tricke2203232013-04-10 01:06:56 +0000134 return IdentifyingPassPtr();
Andrew Trickee874db2012-02-11 07:11:32 +0000135 }
136 llvm_unreachable("Invalid command line option state");
137}
138
Andrew Tricke9a951c2012-02-15 03:21:51 +0000139/// Allow standard passes to be disabled by the command line, regardless of who
140/// is adding the pass.
141///
142/// StandardID is the pass identified in the standard pass pipeline and provided
143/// to addPass(). It may be a target-specific ID in the case that the target
144/// directly adds its own pass, but in that case we harmlessly fall through.
145///
146/// TargetID is the pass that the target has configured to override StandardID.
147///
148/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
149/// pass to run. This allows multiple options to control a single pass depending
150/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000151static IdentifyingPassPtr overridePass(AnalysisID StandardID,
152 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000153 if (StandardID == &PostRASchedulerID)
154 return applyDisable(TargetID, DisablePostRA);
155
156 if (StandardID == &BranchFolderPassID)
157 return applyDisable(TargetID, DisableBranchFold);
158
159 if (StandardID == &TailDuplicateID)
160 return applyDisable(TargetID, DisableTailDuplicate);
161
162 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
163 return applyDisable(TargetID, DisableEarlyTailDup);
164
165 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000166 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000167
168 if (StandardID == &StackSlotColoringID)
169 return applyDisable(TargetID, DisableSSC);
170
171 if (StandardID == &DeadMachineInstructionElimID)
172 return applyDisable(TargetID, DisableMachineDCE);
173
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000174 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000175 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000176
Andrew Tricke9a951c2012-02-15 03:21:51 +0000177 if (StandardID == &MachineLICMID)
178 return applyDisable(TargetID, DisableMachineLICM);
179
180 if (StandardID == &MachineCSEID)
181 return applyDisable(TargetID, DisableMachineCSE);
182
183 if (StandardID == &MachineSchedulerID)
184 return applyOverride(TargetID, EnableMachineSched, StandardID);
185
186 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
187 return applyDisable(TargetID, DisablePostRAMachineLICM);
188
189 if (StandardID == &MachineSinkingID)
190 return applyDisable(TargetID, DisableMachineSink);
191
192 if (StandardID == &MachineCopyPropagationID)
193 return applyDisable(TargetID, DisableCopyProp);
194
195 return TargetID;
196}
197
Jim Laskey29e635d2006-08-02 12:30:23 +0000198//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000199/// TargetPassConfig
200//===---------------------------------------------------------------------===//
201
202INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
203 "Target Pass Configuration", false, false)
204char TargetPassConfig::ID = 0;
205
Andrew Tricke9a951c2012-02-15 03:21:51 +0000206// Pseudo Pass IDs.
207char TargetPassConfig::EarlyTailDuplicateID = 0;
208char TargetPassConfig::PostRAMachineLICMID = 0;
209
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000210namespace llvm {
211class PassConfigImpl {
212public:
213 // List of passes explicitly substituted by this target. Normally this is
214 // empty, but it is a convenient way to suppress or replace specific passes
215 // that are part of a standard pass pipeline without overridding the entire
216 // pipeline. This mechanism allows target options to inherit a standard pass's
217 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000218 // default by substituting a pass ID of zero, and the user may still enable
219 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000220 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000221
222 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
223 /// is inserted after each instance of the first one.
Andrew Tricke2203232013-04-10 01:06:56 +0000224 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000225};
226} // namespace llvm
227
Andrew Trickb7551332012-02-04 02:56:45 +0000228// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000229TargetPassConfig::~TargetPassConfig() {
230 delete Impl;
231}
Andrew Trickb7551332012-02-04 02:56:45 +0000232
Andrew Trick58648e42012-02-08 21:22:48 +0000233// Out of line constructor provides default values for pass options and
234// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000235TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Craig Topperc0196b12014-04-14 00:51:57 +0000236 : ImmutablePass(ID), PM(&pm), StartAfter(nullptr), StopAfter(nullptr),
237 Started(true), Stopped(false), TM(tm), Impl(nullptr), Initialized(false),
Andrew Trickdd37d522012-02-08 21:22:39 +0000238 DisableVerify(false),
239 EnableTailMerge(true) {
240
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000241 Impl = new PassConfigImpl();
242
Andrew Trickb7551332012-02-04 02:56:45 +0000243 // Register all target independent codegen passes to activate their PassIDs,
244 // including this pass itself.
245 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000246
247 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000248 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
249 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000250
251 // Temporarily disable experimental passes.
Andrew Trick108c88c2012-11-13 08:47:29 +0000252 const TargetSubtargetInfo &ST = TM->getSubtarget<TargetSubtargetInfo>();
Andrew Trick71e8bb62013-09-26 05:53:35 +0000253 if (!ST.useMachineScheduler())
Andrew Trick108c88c2012-11-13 08:47:29 +0000254 disablePass(&MachineSchedulerID);
Andrew Trickb7551332012-02-04 02:56:45 +0000255}
256
Bob Wilson33e51882012-05-30 00:17:12 +0000257/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000258void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Tricke2203232013-04-10 01:06:56 +0000259 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000260 assert(((!InsertedPassID.isInstance() &&
261 TargetPassID != InsertedPassID.getID()) ||
262 (InsertedPassID.isInstance() &&
263 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000264 "Insert a pass after itself!");
265 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson33e51882012-05-30 00:17:12 +0000266 Impl->InsertedPasses.push_back(P);
267}
268
Andrew Trickb7551332012-02-04 02:56:45 +0000269/// createPassConfig - Create a pass configuration object to be used by
270/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
271///
272/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000273TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
274 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000275}
276
277TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000278 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000279 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
280}
281
Andrew Trickdd37d522012-02-08 21:22:39 +0000282// Helper to verify the analysis is really immutable.
283void TargetPassConfig::setOpt(bool &Opt, bool Val) {
284 assert(!Initialized && "PassConfig is immutable");
285 Opt = Val;
286}
287
Bob Wilsonb9b69362012-07-02 19:48:37 +0000288void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000289 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000290 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000291}
Andrew Trickee874db2012-02-11 07:11:32 +0000292
Andrew Tricke2203232013-04-10 01:06:56 +0000293IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
294 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000295 I = Impl->TargetPasses.find(ID);
296 if (I == Impl->TargetPasses.end())
297 return ID;
298 return I->second;
299}
300
Bob Wilsoncac3b902012-07-02 19:48:45 +0000301/// Add a pass to the PassManager if that pass is supposed to be run. If the
302/// Started/Stopped flags indicate either that the compilation should start at
303/// a later pass or that it should stop after an earlier pass, then do not add
304/// the pass. Finally, compare the current pass against the StartAfter
305/// and StopAfter options and change the Started/Stopped flags accordingly.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000306void TargetPassConfig::addPass(Pass *P) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000307 assert(!Initialized && "PassConfig is immutable");
308
Chandler Carruth34263a02012-07-02 22:56:41 +0000309 // Cache the Pass ID here in case the pass manager finds this pass is
310 // redundant with ones already scheduled / available, and deletes it.
311 // Fundamentally, once we add the pass to the manager, we no longer own it
312 // and shouldn't reference it.
313 AnalysisID PassID = P->getPassID();
314
Bob Wilsoncac3b902012-07-02 19:48:45 +0000315 if (Started && !Stopped)
316 PM->add(P);
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000317 else
318 delete P;
Chandler Carruth34263a02012-07-02 22:56:41 +0000319 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000320 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000321 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000322 Started = true;
323 if (Stopped && !Started)
324 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000325}
326
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000327/// Add a CodeGen pass at this point in the pipeline after checking for target
328/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000329///
330/// addPass cannot return a pointer to the pass instance because is internal the
331/// PassManager and the instance we create here may already be freed.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000332AnalysisID TargetPassConfig::addPass(AnalysisID PassID) {
Andrew Tricke2203232013-04-10 01:06:56 +0000333 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
334 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
335 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000336 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000337
Andrew Tricke2203232013-04-10 01:06:56 +0000338 Pass *P;
339 if (FinalPtr.isInstance())
340 P = FinalPtr.getInstance();
341 else {
342 P = Pass::createPass(FinalPtr.getID());
343 if (!P)
344 llvm_unreachable("Pass ID not registered");
345 }
346 AnalysisID FinalID = P->getPassID();
347 addPass(P); // Ends the lifetime of P.
348
Bob Wilson33e51882012-05-30 00:17:12 +0000349 // Add the passes after the pass P if there is any.
Craig Toppere1c1d362013-07-03 05:11:49 +0000350 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
Bob Wilson33e51882012-05-30 00:17:12 +0000351 I = Impl->InsertedPasses.begin(), E = Impl->InsertedPasses.end();
352 I != E; ++I) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000353 if ((*I).first == PassID) {
Andrew Tricke2203232013-04-10 01:06:56 +0000354 assert((*I).second.isValid() && "Illegal Pass ID!");
355 Pass *NP;
356 if ((*I).second.isInstance())
357 NP = (*I).second.getInstance();
358 else {
359 NP = Pass::createPass((*I).second.getID());
360 assert(NP && "Pass ID not registered");
361 }
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000362 addPass(NP);
Bob Wilson33e51882012-05-30 00:17:12 +0000363 }
364 }
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000365 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000366}
Andrew Trickde401d32012-02-04 02:56:48 +0000367
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000368void TargetPassConfig::printAndVerify(const char *Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000369 if (TM->shouldPrintMachineCode())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000370 addPass(createMachineFunctionPrinterPass(dbgs(), Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000371
372 if (VerifyMachineCode)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000373 addPass(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000374}
375
Andrew Trickf8ea1082012-02-04 02:56:59 +0000376/// Add common target configurable passes that perform LLVM IR to IR transforms
377/// following machine independent optimization.
378void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000379 // Basic AliasAnalysis support.
380 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
381 // BasicAliasAnalysis wins if they disagree. This is intended to help
382 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000383 if (UseCFLAA)
384 addPass(createCFLAliasAnalysisPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000385 addPass(createTypeBasedAliasAnalysisPass());
Hal Finkel94146652014-07-24 14:25:39 +0000386 addPass(createScopedNoAliasAAPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000387 addPass(createBasicAliasAnalysisPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000388
389 // Before running any passes, run the verifier to determine if the input
390 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000391 if (!DisableVerify) {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000392 addPass(createVerifierPass());
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000393 addPass(createDebugInfoVerifierPass());
394 }
Andrew Trickde401d32012-02-04 02:56:48 +0000395
396 // Run loop strength reduction before anything else.
397 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000398 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000399 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000400 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000401 }
402
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000403 addPass(createGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000404
405 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000406 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000407
408 // Prepare expensive constants for SelectionDAG.
409 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
410 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000411
412 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
413 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000414}
415
416/// Turn exception handling constructs into something the code generators can
417/// handle.
418void TargetPassConfig::addPassesToHandleExceptions() {
419 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
420 case ExceptionHandling::SjLj:
421 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
422 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
423 // catch info can get misplaced when a selector ends up more than one block
424 // removed from the parent invoke(s). This could happen when a landing
425 // pad is shared by multiple invokes and is also a target of a normal
426 // edge from elsewhere.
Bill Wendlingafc10362013-06-19 20:51:24 +0000427 addPass(createSjLjEHPreparePass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000428 // FALLTHROUGH
429 case ExceptionHandling::DwarfCFI:
430 case ExceptionHandling::ARM:
Saleem Abdulrasool67b54812014-06-29 21:43:47 +0000431 case ExceptionHandling::WinEH:
Bill Wendlingafc10362013-06-19 20:51:24 +0000432 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000433 break;
434 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000435 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000436
437 // The lower invoke pass may create unreachable code. Remove it.
438 addPass(createUnreachableBlockEliminationPass());
439 break;
440 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000441}
Andrew Trickde401d32012-02-04 02:56:48 +0000442
Bill Wendlingc786b312012-11-30 22:08:55 +0000443/// Add pass to prepare the LLVM IR for code generation. This should be done
444/// before exception handling preparation passes.
445void TargetPassConfig::addCodeGenPrepare() {
446 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000447 addPass(createCodeGenPreparePass(TM));
Bill Wendlingc786b312012-11-30 22:08:55 +0000448}
449
Andrew Trickf8ea1082012-02-04 02:56:59 +0000450/// Add common passes that perform LLVM IR to IR transforms in preparation for
451/// instruction selection.
452void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000453 addPreISel();
454
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000455 // Need to verify DebugInfo *before* creating the stack protector analysis.
456 // It's a function pass, and verifying between it and its users causes a
457 // crash.
458 if (!DisableVerify)
459 addPass(createDebugInfoVerifierPass());
460
Josh Magee22b8ba22013-12-19 03:17:11 +0000461 addPass(createStackProtectorPass(TM));
462
Andrew Trickde401d32012-02-04 02:56:48 +0000463 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000464 addPass(createPrintFunctionPass(
465 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000466
467 // All passes which modify the LLVM IR are now complete; run the verifier
468 // to ensure that the IR is valid.
469 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000470 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000471}
Andrew Trickde401d32012-02-04 02:56:48 +0000472
Andrew Trickf5426752012-02-09 00:40:55 +0000473/// Add the complete set of target-independent postISel code generator passes.
474///
475/// This can be read as the standard order of major LLVM CodeGen stages. Stages
476/// with nontrivial configuration or multiple passes are broken out below in
477/// add%Stage routines.
478///
479/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
480/// addPre/Post methods with empty header implementations allow injecting
481/// target-specific fixups just before or after major stages. Additionally,
482/// targets have the flexibility to change pass order within a stage by
483/// overriding default implementation of add%Stage routines below. Each
484/// technique has maintainability tradeoffs because alternate pass orders are
485/// not well supported. addPre/Post works better if the target pass is easily
486/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000487/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000488///
489/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
490/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000491void TargetPassConfig::addMachinePasses() {
Bob Wilson33e51882012-05-30 00:17:12 +0000492 // Insert a machine instr printer pass after the specified pass.
493 // If -print-machineinstrs specified, print machineinstrs after all passes.
494 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
495 TM->Options.PrintMachineCode = true;
496 else if (!StringRef(PrintMachineInstrs.getValue())
497 .equals("option-unspecified")) {
498 const PassRegistry *PR = PassRegistry::getPassRegistry();
499 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
500 const PassInfo *IPI = PR->getPassInfo(StringRef("print-machineinstrs"));
501 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000502 const char *TID = (const char *)(TPI->getTypeInfo());
503 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000504 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000505 }
506
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000507 // Print the instruction selected machine code...
508 printAndVerify("After Instruction Selection");
509
Andrew Trickde401d32012-02-04 02:56:48 +0000510 // Expand pseudo-instructions emitted by ISel.
Jakob Stoklund Olesen1d026262012-08-20 20:52:08 +0000511 if (addPass(&ExpandISelPseudosID))
512 printAndVerify("After ExpandISelPseudos");
Andrew Trickde401d32012-02-04 02:56:48 +0000513
Andrew Trickf5426752012-02-09 00:40:55 +0000514 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000515 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000516 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000517 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000518 // If the target requests it, assign local variables to stack slots relative
519 // to one another and simplify frame index references where possible.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000520 addPass(&LocalStackSlotAllocationID);
Andrew Trickde401d32012-02-04 02:56:48 +0000521 }
522
523 // Run pre-ra passes.
524 if (addPreRegAlloc())
525 printAndVerify("After PreRegAlloc passes");
526
Andrew Trickf5426752012-02-09 00:40:55 +0000527 // Run register allocation and passes that are tightly coupled with it,
528 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000529 if (getOptimizeRegAlloc())
530 addOptimizedRegAlloc(createRegAllocPass(true));
531 else
532 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000533
534 // Run post-ra passes.
535 if (addPostRegAlloc())
536 printAndVerify("After PostRegAlloc passes");
537
538 // Insert prolog/epilog code. Eliminate abstract frame index references...
Bob Wilsonb9b69362012-07-02 19:48:37 +0000539 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000540 printAndVerify("After PrologEpilogCodeInserter");
541
Andrew Trickf5426752012-02-09 00:40:55 +0000542 /// Add passes that optimize machine instructions after register allocation.
543 if (getOptLevel() != CodeGenOpt::None)
544 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000545
546 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000547 addPass(&ExpandPostRAPseudosID);
Jakob Stoklund Olesene433c682012-03-28 20:49:30 +0000548 printAndVerify("After ExpandPostRAPseudos");
Andrew Trickde401d32012-02-04 02:56:48 +0000549
550 // Run pre-sched2 passes.
551 if (addPreSched2())
Jakob Stoklund Olesend1bd8fb2012-03-28 23:31:15 +0000552 printAndVerify("After PreSched2 passes");
Andrew Trickde401d32012-02-04 02:56:48 +0000553
554 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000555 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick17080b92013-12-28 21:56:51 +0000556 if (MISchedPostRA)
557 addPass(&PostMachineSchedulerID);
558 else
559 addPass(&PostRASchedulerID);
Jakob Stoklund Olesenc3e80cc2012-03-28 23:54:28 +0000560 printAndVerify("After PostRAScheduler");
Andrew Trickde401d32012-02-04 02:56:48 +0000561 }
562
Andrew Trickf5426752012-02-09 00:40:55 +0000563 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000564 if (addGCPasses()) {
565 if (PrintGCInfo)
566 addPass(createGCInfoPrinter(dbgs()));
567 }
Andrew Trickde401d32012-02-04 02:56:48 +0000568
Andrew Trickf5426752012-02-09 00:40:55 +0000569 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000570 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000571 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000572
573 if (addPreEmitPass())
Jakob Stoklund Olesenc3e80cc2012-03-28 23:54:28 +0000574 printAndVerify("After PreEmit passes");
Juergen Ributzkae8294752013-12-14 06:53:06 +0000575
Juergen Ributzka009bff22014-06-26 23:39:52 +0000576 addPass(&StackMapLivenessID);
Andrew Trickde401d32012-02-04 02:56:48 +0000577}
578
Andrew Trickf5426752012-02-09 00:40:55 +0000579/// Add passes that optimize machine instructions in SSA form.
580void TargetPassConfig::addMachineSSAOptimization() {
581 // Pre-ra tail duplication.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000582 if (addPass(&EarlyTailDuplicateID))
Andrew Trickf5426752012-02-09 00:40:55 +0000583 printAndVerify("After Pre-RegAlloc TailDuplicate");
Andrew Trickf5426752012-02-09 00:40:55 +0000584
585 // Optimize PHIs before DCE: removing dead PHI cycles may make more
586 // instructions dead.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000587 addPass(&OptimizePHIsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000588
Nadav Rotem7c277da2012-09-06 09:17:37 +0000589 // This pass merges large allocas. StackSlotColoring is a different pass
590 // which merges spill slots.
591 addPass(&StackColoringID);
592
Andrew Trickf5426752012-02-09 00:40:55 +0000593 // If the target requests it, assign local variables to stack slots relative
594 // to one another and simplify frame index references where possible.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000595 addPass(&LocalStackSlotAllocationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000596
597 // With optimization, dead code should already be eliminated. However
598 // there is one known exception: lowered code for arguments that are only
599 // used by tail calls, where the tail calls reuse the incoming stack
600 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000601 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000602 printAndVerify("After codegen DCE pass");
603
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000604 // Allow targets to insert passes that improve instruction level parallelism,
605 // like if-conversion. Such passes will typically need dominator trees and
606 // loop info, just like LICM and CSE below.
607 if (addILPOpts())
608 printAndVerify("After ILP optimizations");
609
Bob Wilsonb9b69362012-07-02 19:48:37 +0000610 addPass(&MachineLICMID);
611 addPass(&MachineCSEID);
612 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000613 printAndVerify("After Machine LICM, CSE and Sinking passes");
614
Bob Wilsonb9b69362012-07-02 19:48:37 +0000615 addPass(&PeepholeOptimizerID);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000616 // Clean-up the dead code that may have been generated by peephole
617 // rewriting.
618 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000619 printAndVerify("After codegen peephole optimization pass");
620}
621
Andrew Trickb7551332012-02-04 02:56:45 +0000622//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000623/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000624//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000625
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000626bool TargetPassConfig::getOptimizeRegAlloc() const {
627 switch (OptimizeRegAlloc) {
628 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
629 case cl::BOU_TRUE: return true;
630 case cl::BOU_FALSE: return false;
631 }
632 llvm_unreachable("Invalid optimize-regalloc state");
633}
634
Andrew Trickf5426752012-02-09 00:40:55 +0000635/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000636MachinePassRegistry RegisterRegAlloc::Registry;
637
Andrew Trickf5426752012-02-09 00:40:55 +0000638/// A dummy default pass factory indicates whether the register allocator is
639/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000640static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000641static RegisterRegAlloc
642defaultRegAlloc("default",
643 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000644 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000645
Andrew Trickf5426752012-02-09 00:40:55 +0000646/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000647static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
648 RegisterPassParser<RegisterRegAlloc> >
649RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000650 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000651 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000652
Jim Laskey29e635d2006-08-02 12:30:23 +0000653
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000654/// Instantiate the default register allocator pass for this target for either
655/// the optimized or unoptimized allocation path. This will be added to the pass
656/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
657/// in the optimized case.
658///
659/// A target that uses the standard regalloc pass order for fast or optimized
660/// allocation may still override this for per-target regalloc
661/// selection. But -regalloc=... always takes precedence.
662FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
663 if (Optimized)
664 return createGreedyRegisterAllocator();
665 else
666 return createFastRegisterAllocator();
667}
668
669/// Find and instantiate the register allocation pass requested by this target
670/// at the current optimization level. Different register allocators are
671/// defined as separate passes because they may require different analysis.
672///
673/// This helper ensures that the regalloc= option is always available,
674/// even for targets that override the default allocator.
675///
676/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
677/// this can be folded into addPass.
678FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000679 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000680
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000681 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000682 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000683 Ctor = RegAlloc;
684 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000685 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000686 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000687 return Ctor();
688
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000689 // With no -regalloc= override, ask the target for a regalloc pass.
690 return createTargetRegisterAllocator(Optimized);
691}
692
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000693/// Return true if the default global register allocator is in use and
694/// has not be overriden on the command line with '-regalloc=...'
695bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000696 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000697}
698
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000699/// Add the minimum set of target-independent passes that are required for
700/// register allocation. No coalescing or scheduling.
701void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000702 addPass(&PHIEliminationID);
703 addPass(&TwoAddressInstructionPassID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000704
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000705 addPass(RegAllocPass);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000706 printAndVerify("After Register Allocation");
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000707}
Andrew Trickf5426752012-02-09 00:40:55 +0000708
709/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000710/// optimized register allocation, including coalescing, machine instruction
711/// scheduling, and register allocation itself.
712void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000713 addPass(&ProcessImplicitDefsID);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000714
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000715 // LiveVariables currently requires pure SSA form.
716 //
717 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
718 // LiveVariables can be removed completely, and LiveIntervals can be directly
719 // computed. (We still either need to regenerate kill flags after regalloc, or
720 // preferably fix the scavenger to not depend on them).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000721 addPass(&LiveVariablesID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000722
Rafael Espindola9770bde2013-10-14 16:39:04 +0000723 // Edge splitting is smarter with machine loop info.
724 addPass(&MachineLoopInfoID);
725 addPass(&PHIEliminationID);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000726
727 // Eventually, we want to run LiveIntervals before PHI elimination.
728 if (EarlyLiveIntervals)
729 addPass(&LiveIntervalsID);
730
Bob Wilsonb9b69362012-07-02 19:48:37 +0000731 addPass(&TwoAddressInstructionPassID);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000732 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000733
734 // PreRA instruction scheduling.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000735 if (addPass(&MachineSchedulerID))
Andrew Trick8823dec2012-03-14 04:00:41 +0000736 printAndVerify("After Machine Scheduling");
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000737
738 // Add the selected register allocation pass.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000739 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000740 printAndVerify("After Register Allocation, before rewriter");
741
742 // Allow targets to change the register assignments before rewriting.
743 if (addPreRewrite())
744 printAndVerify("After pre-rewrite passes");
Andrew Trickf5426752012-02-09 00:40:55 +0000745
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000746 // Finally rewrite virtual registers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000747 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000748 printAndVerify("After Virtual Register Rewriter");
749
Andrew Trickf5426752012-02-09 00:40:55 +0000750 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000751 //
752 // FIXME: Re-enable coloring with register when it's capable of adding
753 // kill markers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000754 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000755
756 // Run post-ra machine LICM to hoist reloads / remats.
757 //
758 // FIXME: can this move into MachineLateOptimization?
Bob Wilsonb9b69362012-07-02 19:48:37 +0000759 addPass(&PostRAMachineLICMID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000760
761 printAndVerify("After StackSlotColoring and postra Machine LICM");
Andrew Trickf5426752012-02-09 00:40:55 +0000762}
763
764//===---------------------------------------------------------------------===//
765/// Post RegAlloc Pass Configuration
766//===---------------------------------------------------------------------===//
767
768/// Add passes that optimize machine instructions after register allocation.
769void TargetPassConfig::addMachineLateOptimization() {
770 // Branch folding must be run after regalloc and prolog/epilog insertion.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000771 if (addPass(&BranchFolderPassID))
Jakob Stoklund Olesen341e06f2012-03-28 20:47:37 +0000772 printAndVerify("After BranchFolding");
Andrew Trickf5426752012-02-09 00:40:55 +0000773
774 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000775 // Note that duplicating tail just increases code size and degrades
776 // performance for targets that require Structured Control Flow.
777 // In addition it can also make CFG irreducible. Thus we disable it.
778 if (!TM->requiresStructuredCFG() && addPass(&TailDuplicateID))
Jakob Stoklund Olesen341e06f2012-03-28 20:47:37 +0000779 printAndVerify("After TailDuplicate");
Andrew Trickf5426752012-02-09 00:40:55 +0000780
781 // Copy propagation.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000782 if (addPass(&MachineCopyPropagationID))
Jakob Stoklund Olesen341e06f2012-03-28 20:47:37 +0000783 printAndVerify("After copy propagation pass");
Andrew Trickf5426752012-02-09 00:40:55 +0000784}
785
Evan Cheng59421ae2012-12-21 02:57:04 +0000786/// Add standard GC passes.
787bool TargetPassConfig::addGCPasses() {
788 addPass(&GCMachineCodeAnalysisID);
789 return true;
790}
791
Andrew Trickf5426752012-02-09 00:40:55 +0000792/// Add standard basic block placement passes.
793void TargetPassConfig::addBlockPlacement() {
Benjamin Kramer70671b92013-03-29 17:14:24 +0000794 if (addPass(&MachineBlockPlacementID)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000795 // Run a separate pass to collect block placement statistics.
796 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000797 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000798
Jakob Stoklund Olesenc3e80cc2012-03-28 23:54:28 +0000799 printAndVerify("After machine block placement.");
Andrew Trickf5426752012-02-09 00:40:55 +0000800 }
801}