blob: c9a55f078866914cff4f3853078749d106185d3f [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000016#include "llvm/Analysis/Passes.h"
17#include "llvm/Analysis/Verifier.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/Assembly/PrintModulePass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000019#include "llvm/CodeGen/GCStrategy.h"
Andrew Trickde401d32012-02-04 02:56:48 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000021#include "llvm/CodeGen/RegAllocRegistry.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000022#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/PassManager.h"
Andrew Trickde401d32012-02-04 02:56:48 +000024#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Target/TargetLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/Target/TargetSubtargetInfo.h"
29#include "llvm/Transforms/Scalar.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000030
Chris Lattner27dd6422003-12-28 07:59:53 +000031using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000032
Juergen Ributzkae8294752013-12-14 06:53:06 +000033namespace llvm {
34extern cl::opt<bool> EnableStackMapLiveness;
35extern cl::opt<bool> EnablePatchPointLiveness;
36}
37
Andrew Trickde401d32012-02-04 02:56:48 +000038static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
39 cl::desc("Disable Post Regalloc"));
40static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
41 cl::desc("Disable branch folding"));
42static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
43 cl::desc("Disable tail duplication"));
44static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
45 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000046static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000047 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000048static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
49 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000050static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
51 cl::desc("Disable Stack Slot Coloring"));
52static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
53 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000054static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
55 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000056static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
57 cl::desc("Disable Machine LICM"));
58static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
59 cl::desc("Disable Machine Common Subexpression Elimination"));
Andrew Trickd3f8fe82012-02-10 04:10:36 +000060static cl::opt<cl::boolOrDefault>
61OptimizeRegAlloc("optimize-regalloc", cl::Hidden,
62 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickee874db2012-02-11 07:11:32 +000063static cl::opt<cl::boolOrDefault>
64EnableMachineSched("enable-misched", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000065 cl::desc("Enable the machine instruction scheduling pass."));
Andrew Trickde401d32012-02-04 02:56:48 +000066static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
67 cl::Hidden,
68 cl::desc("Disable Machine LICM"));
69static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
70 cl::desc("Disable Machine Sinking"));
71static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
72 cl::desc("Disable Loop Strength Reduction Pass"));
73static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
74 cl::desc("Disable Codegen Prepare"));
75static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000076 cl::desc("Disable Copy Propagation pass"));
Andrew Trickde401d32012-02-04 02:56:48 +000077static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
78 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
79static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
80 cl::desc("Print LLVM IR input to isel pass"));
81static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
82 cl::desc("Dump garbage collector data"));
83static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
84 cl::desc("Verify generated machine code"),
85 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Bob Wilson33e51882012-05-30 00:17:12 +000086static cl::opt<std::string>
87PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
88 cl::desc("Print machine instrs"),
89 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000090
Cameron Zwarich71f0acb2013-02-10 06:42:34 +000091// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +000092static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
93 cl::desc("Run live interval analysis earlier in the pipeline"));
94
Andrew Tricke9a951c2012-02-15 03:21:51 +000095/// Allow standard passes to be disabled by command line options. This supports
96/// simple binary flags that either suppress the pass or do nothing.
97/// i.e. -disable-mypass=false has no effect.
98/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +000099static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
100 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000101 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000102 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000103 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000104}
105
106/// Allow Pass selection to be overriden by command line options. This supports
107/// flags with ternary conditions. TargetID is passed through by default. The
108/// pass is suppressed when the option is false. When the option is true, the
109/// StandardID is selected if the target provides no default.
Andrew Tricke2203232013-04-10 01:06:56 +0000110static IdentifyingPassPtr applyOverride(IdentifyingPassPtr TargetID,
111 cl::boolOrDefault Override,
112 AnalysisID StandardID) {
Andrew Trickee874db2012-02-11 07:11:32 +0000113 switch (Override) {
114 case cl::BOU_UNSET:
Andrew Tricke9a951c2012-02-15 03:21:51 +0000115 return TargetID;
Andrew Trickee874db2012-02-11 07:11:32 +0000116 case cl::BOU_TRUE:
Andrew Tricke2203232013-04-10 01:06:56 +0000117 if (TargetID.isValid())
Andrew Tricke9a951c2012-02-15 03:21:51 +0000118 return TargetID;
Bob Wilsonb9b69362012-07-02 19:48:37 +0000119 if (StandardID == 0)
Andrew Trickee874db2012-02-11 07:11:32 +0000120 report_fatal_error("Target cannot enable pass");
Andrew Tricke9a951c2012-02-15 03:21:51 +0000121 return StandardID;
Andrew Trickee874db2012-02-11 07:11:32 +0000122 case cl::BOU_FALSE:
Andrew Tricke2203232013-04-10 01:06:56 +0000123 return IdentifyingPassPtr();
Andrew Trickee874db2012-02-11 07:11:32 +0000124 }
125 llvm_unreachable("Invalid command line option state");
126}
127
Andrew Tricke9a951c2012-02-15 03:21:51 +0000128/// Allow standard passes to be disabled by the command line, regardless of who
129/// is adding the pass.
130///
131/// StandardID is the pass identified in the standard pass pipeline and provided
132/// to addPass(). It may be a target-specific ID in the case that the target
133/// directly adds its own pass, but in that case we harmlessly fall through.
134///
135/// TargetID is the pass that the target has configured to override StandardID.
136///
137/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
138/// pass to run. This allows multiple options to control a single pass depending
139/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000140static IdentifyingPassPtr overridePass(AnalysisID StandardID,
141 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000142 if (StandardID == &PostRASchedulerID)
143 return applyDisable(TargetID, DisablePostRA);
144
145 if (StandardID == &BranchFolderPassID)
146 return applyDisable(TargetID, DisableBranchFold);
147
148 if (StandardID == &TailDuplicateID)
149 return applyDisable(TargetID, DisableTailDuplicate);
150
151 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
152 return applyDisable(TargetID, DisableEarlyTailDup);
153
154 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000155 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000156
157 if (StandardID == &StackSlotColoringID)
158 return applyDisable(TargetID, DisableSSC);
159
160 if (StandardID == &DeadMachineInstructionElimID)
161 return applyDisable(TargetID, DisableMachineDCE);
162
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000163 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000164 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000165
Andrew Tricke9a951c2012-02-15 03:21:51 +0000166 if (StandardID == &MachineLICMID)
167 return applyDisable(TargetID, DisableMachineLICM);
168
169 if (StandardID == &MachineCSEID)
170 return applyDisable(TargetID, DisableMachineCSE);
171
172 if (StandardID == &MachineSchedulerID)
173 return applyOverride(TargetID, EnableMachineSched, StandardID);
174
175 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
176 return applyDisable(TargetID, DisablePostRAMachineLICM);
177
178 if (StandardID == &MachineSinkingID)
179 return applyDisable(TargetID, DisableMachineSink);
180
181 if (StandardID == &MachineCopyPropagationID)
182 return applyDisable(TargetID, DisableCopyProp);
183
184 return TargetID;
185}
186
Jim Laskey29e635d2006-08-02 12:30:23 +0000187//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000188/// TargetPassConfig
189//===---------------------------------------------------------------------===//
190
191INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
192 "Target Pass Configuration", false, false)
193char TargetPassConfig::ID = 0;
194
Andrew Tricke9a951c2012-02-15 03:21:51 +0000195// Pseudo Pass IDs.
196char TargetPassConfig::EarlyTailDuplicateID = 0;
197char TargetPassConfig::PostRAMachineLICMID = 0;
198
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000199namespace llvm {
200class PassConfigImpl {
201public:
202 // List of passes explicitly substituted by this target. Normally this is
203 // empty, but it is a convenient way to suppress or replace specific passes
204 // that are part of a standard pass pipeline without overridding the entire
205 // pipeline. This mechanism allows target options to inherit a standard pass's
206 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000207 // default by substituting a pass ID of zero, and the user may still enable
208 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000209 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000210
211 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
212 /// is inserted after each instance of the first one.
Andrew Tricke2203232013-04-10 01:06:56 +0000213 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000214};
215} // namespace llvm
216
Andrew Trickb7551332012-02-04 02:56:45 +0000217// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000218TargetPassConfig::~TargetPassConfig() {
219 delete Impl;
220}
Andrew Trickb7551332012-02-04 02:56:45 +0000221
Andrew Trick58648e42012-02-08 21:22:48 +0000222// Out of line constructor provides default values for pass options and
223// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000224TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000225 : ImmutablePass(ID), PM(&pm), StartAfter(0), StopAfter(0),
226 Started(true), Stopped(false), TM(tm), Impl(0), Initialized(false),
Andrew Trickdd37d522012-02-08 21:22:39 +0000227 DisableVerify(false),
228 EnableTailMerge(true) {
229
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000230 Impl = new PassConfigImpl();
231
Andrew Trickb7551332012-02-04 02:56:45 +0000232 // Register all target independent codegen passes to activate their PassIDs,
233 // including this pass itself.
234 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000235
236 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000237 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
238 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000239
240 // Temporarily disable experimental passes.
Andrew Trick108c88c2012-11-13 08:47:29 +0000241 const TargetSubtargetInfo &ST = TM->getSubtarget<TargetSubtargetInfo>();
Andrew Trick71e8bb62013-09-26 05:53:35 +0000242 if (!ST.useMachineScheduler())
Andrew Trick108c88c2012-11-13 08:47:29 +0000243 disablePass(&MachineSchedulerID);
Andrew Trickb7551332012-02-04 02:56:45 +0000244}
245
Bob Wilson33e51882012-05-30 00:17:12 +0000246/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000247void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Tricke2203232013-04-10 01:06:56 +0000248 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000249 assert(((!InsertedPassID.isInstance() &&
250 TargetPassID != InsertedPassID.getID()) ||
251 (InsertedPassID.isInstance() &&
252 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000253 "Insert a pass after itself!");
254 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson33e51882012-05-30 00:17:12 +0000255 Impl->InsertedPasses.push_back(P);
256}
257
Andrew Trickb7551332012-02-04 02:56:45 +0000258/// createPassConfig - Create a pass configuration object to be used by
259/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
260///
261/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000262TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
263 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000264}
265
266TargetPassConfig::TargetPassConfig()
Bill Wendlingb12f16e2012-05-01 08:27:43 +0000267 : ImmutablePass(ID), PM(0) {
Andrew Trickb7551332012-02-04 02:56:45 +0000268 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
269}
270
Andrew Trickdd37d522012-02-08 21:22:39 +0000271// Helper to verify the analysis is really immutable.
272void TargetPassConfig::setOpt(bool &Opt, bool Val) {
273 assert(!Initialized && "PassConfig is immutable");
274 Opt = Val;
275}
276
Bob Wilsonb9b69362012-07-02 19:48:37 +0000277void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000278 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000279 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000280}
Andrew Trickee874db2012-02-11 07:11:32 +0000281
Andrew Tricke2203232013-04-10 01:06:56 +0000282IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
283 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000284 I = Impl->TargetPasses.find(ID);
285 if (I == Impl->TargetPasses.end())
286 return ID;
287 return I->second;
288}
289
Bob Wilsoncac3b902012-07-02 19:48:45 +0000290/// Add a pass to the PassManager if that pass is supposed to be run. If the
291/// Started/Stopped flags indicate either that the compilation should start at
292/// a later pass or that it should stop after an earlier pass, then do not add
293/// the pass. Finally, compare the current pass against the StartAfter
294/// and StopAfter options and change the Started/Stopped flags accordingly.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000295void TargetPassConfig::addPass(Pass *P) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000296 assert(!Initialized && "PassConfig is immutable");
297
Chandler Carruth34263a02012-07-02 22:56:41 +0000298 // Cache the Pass ID here in case the pass manager finds this pass is
299 // redundant with ones already scheduled / available, and deletes it.
300 // Fundamentally, once we add the pass to the manager, we no longer own it
301 // and shouldn't reference it.
302 AnalysisID PassID = P->getPassID();
303
Bob Wilsoncac3b902012-07-02 19:48:45 +0000304 if (Started && !Stopped)
305 PM->add(P);
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000306 else
307 delete P;
Chandler Carruth34263a02012-07-02 22:56:41 +0000308 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000309 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000310 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000311 Started = true;
312 if (Stopped && !Started)
313 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000314}
315
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000316/// Add a CodeGen pass at this point in the pipeline after checking for target
317/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000318///
319/// addPass cannot return a pointer to the pass instance because is internal the
320/// PassManager and the instance we create here may already be freed.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000321AnalysisID TargetPassConfig::addPass(AnalysisID PassID) {
Andrew Tricke2203232013-04-10 01:06:56 +0000322 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
323 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
324 if (!FinalPtr.isValid())
325 return 0;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000326
Andrew Tricke2203232013-04-10 01:06:56 +0000327 Pass *P;
328 if (FinalPtr.isInstance())
329 P = FinalPtr.getInstance();
330 else {
331 P = Pass::createPass(FinalPtr.getID());
332 if (!P)
333 llvm_unreachable("Pass ID not registered");
334 }
335 AnalysisID FinalID = P->getPassID();
336 addPass(P); // Ends the lifetime of P.
337
Bob Wilson33e51882012-05-30 00:17:12 +0000338 // Add the passes after the pass P if there is any.
Craig Toppere1c1d362013-07-03 05:11:49 +0000339 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
Bob Wilson33e51882012-05-30 00:17:12 +0000340 I = Impl->InsertedPasses.begin(), E = Impl->InsertedPasses.end();
341 I != E; ++I) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000342 if ((*I).first == PassID) {
Andrew Tricke2203232013-04-10 01:06:56 +0000343 assert((*I).second.isValid() && "Illegal Pass ID!");
344 Pass *NP;
345 if ((*I).second.isInstance())
346 NP = (*I).second.getInstance();
347 else {
348 NP = Pass::createPass((*I).second.getID());
349 assert(NP && "Pass ID not registered");
350 }
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000351 addPass(NP);
Bob Wilson33e51882012-05-30 00:17:12 +0000352 }
353 }
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000354 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000355}
Andrew Trickde401d32012-02-04 02:56:48 +0000356
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000357void TargetPassConfig::printAndVerify(const char *Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000358 if (TM->shouldPrintMachineCode())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000359 addPass(createMachineFunctionPrinterPass(dbgs(), Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000360
361 if (VerifyMachineCode)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000362 addPass(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000363}
364
Andrew Trickf8ea1082012-02-04 02:56:59 +0000365/// Add common target configurable passes that perform LLVM IR to IR transforms
366/// following machine independent optimization.
367void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000368 // Basic AliasAnalysis support.
369 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
370 // BasicAliasAnalysis wins if they disagree. This is intended to help
371 // support "obvious" type-punning idioms.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000372 addPass(createTypeBasedAliasAnalysisPass());
373 addPass(createBasicAliasAnalysisPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000374
375 // Before running any passes, run the verifier to determine if the input
376 // coming from the front-end and/or optimizer is valid.
377 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000378 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000379
380 // Run loop strength reduction before anything else.
381 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000382 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000383 if (PrintLSR)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000384 addPass(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &dbgs()));
Andrew Trickde401d32012-02-04 02:56:48 +0000385 }
386
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000387 addPass(createGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000388
389 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000390 addPass(createUnreachableBlockEliminationPass());
391}
392
393/// Turn exception handling constructs into something the code generators can
394/// handle.
395void TargetPassConfig::addPassesToHandleExceptions() {
396 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
397 case ExceptionHandling::SjLj:
398 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
399 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
400 // catch info can get misplaced when a selector ends up more than one block
401 // removed from the parent invoke(s). This could happen when a landing
402 // pad is shared by multiple invokes and is also a target of a normal
403 // edge from elsewhere.
Bill Wendlingafc10362013-06-19 20:51:24 +0000404 addPass(createSjLjEHPreparePass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000405 // FALLTHROUGH
406 case ExceptionHandling::DwarfCFI:
407 case ExceptionHandling::ARM:
408 case ExceptionHandling::Win64:
Bill Wendlingafc10362013-06-19 20:51:24 +0000409 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000410 break;
411 case ExceptionHandling::None:
Bill Wendling7a639ea2013-06-19 21:07:11 +0000412 addPass(createLowerInvokePass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000413
414 // The lower invoke pass may create unreachable code. Remove it.
415 addPass(createUnreachableBlockEliminationPass());
416 break;
417 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000418}
Andrew Trickde401d32012-02-04 02:56:48 +0000419
Bill Wendlingc786b312012-11-30 22:08:55 +0000420/// Add pass to prepare the LLVM IR for code generation. This should be done
421/// before exception handling preparation passes.
422void TargetPassConfig::addCodeGenPrepare() {
423 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000424 addPass(createCodeGenPreparePass(TM));
Bill Wendlingc786b312012-11-30 22:08:55 +0000425}
426
Andrew Trickf8ea1082012-02-04 02:56:59 +0000427/// Add common passes that perform LLVM IR to IR transforms in preparation for
428/// instruction selection.
429void TargetPassConfig::addISelPrepare() {
Bill Wendlingafc10362013-06-19 20:51:24 +0000430 addPass(createStackProtectorPass(TM));
Andrew Trickde401d32012-02-04 02:56:48 +0000431
432 addPreISel();
433
434 if (PrintISelInput)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000435 addPass(createPrintFunctionPass("\n\n"
Bill Wendlingb12f16e2012-05-01 08:27:43 +0000436 "*** Final LLVM Code input to ISel ***\n",
437 &dbgs()));
Andrew Trickde401d32012-02-04 02:56:48 +0000438
439 // All passes which modify the LLVM IR are now complete; run the verifier
440 // to ensure that the IR is valid.
441 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000442 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000443}
Andrew Trickde401d32012-02-04 02:56:48 +0000444
Andrew Trickf5426752012-02-09 00:40:55 +0000445/// Add the complete set of target-independent postISel code generator passes.
446///
447/// This can be read as the standard order of major LLVM CodeGen stages. Stages
448/// with nontrivial configuration or multiple passes are broken out below in
449/// add%Stage routines.
450///
451/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
452/// addPre/Post methods with empty header implementations allow injecting
453/// target-specific fixups just before or after major stages. Additionally,
454/// targets have the flexibility to change pass order within a stage by
455/// overriding default implementation of add%Stage routines below. Each
456/// technique has maintainability tradeoffs because alternate pass orders are
457/// not well supported. addPre/Post works better if the target pass is easily
458/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000459/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000460///
461/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
462/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000463void TargetPassConfig::addMachinePasses() {
Bob Wilson33e51882012-05-30 00:17:12 +0000464 // Insert a machine instr printer pass after the specified pass.
465 // If -print-machineinstrs specified, print machineinstrs after all passes.
466 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
467 TM->Options.PrintMachineCode = true;
468 else if (!StringRef(PrintMachineInstrs.getValue())
469 .equals("option-unspecified")) {
470 const PassRegistry *PR = PassRegistry::getPassRegistry();
471 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
472 const PassInfo *IPI = PR->getPassInfo(StringRef("print-machineinstrs"));
473 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000474 const char *TID = (const char *)(TPI->getTypeInfo());
475 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000476 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000477 }
478
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000479 // Print the instruction selected machine code...
480 printAndVerify("After Instruction Selection");
481
Andrew Trickde401d32012-02-04 02:56:48 +0000482 // Expand pseudo-instructions emitted by ISel.
Jakob Stoklund Olesen1d026262012-08-20 20:52:08 +0000483 if (addPass(&ExpandISelPseudosID))
484 printAndVerify("After ExpandISelPseudos");
Andrew Trickde401d32012-02-04 02:56:48 +0000485
Andrew Trickf5426752012-02-09 00:40:55 +0000486 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000487 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000488 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000489 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000490 // If the target requests it, assign local variables to stack slots relative
491 // to one another and simplify frame index references where possible.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000492 addPass(&LocalStackSlotAllocationID);
Andrew Trickde401d32012-02-04 02:56:48 +0000493 }
494
495 // Run pre-ra passes.
496 if (addPreRegAlloc())
497 printAndVerify("After PreRegAlloc passes");
498
Andrew Trickf5426752012-02-09 00:40:55 +0000499 // Run register allocation and passes that are tightly coupled with it,
500 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000501 if (getOptimizeRegAlloc())
502 addOptimizedRegAlloc(createRegAllocPass(true));
503 else
504 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000505
506 // Run post-ra passes.
507 if (addPostRegAlloc())
508 printAndVerify("After PostRegAlloc passes");
509
510 // Insert prolog/epilog code. Eliminate abstract frame index references...
Bob Wilsonb9b69362012-07-02 19:48:37 +0000511 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000512 printAndVerify("After PrologEpilogCodeInserter");
513
Andrew Trickf5426752012-02-09 00:40:55 +0000514 /// Add passes that optimize machine instructions after register allocation.
515 if (getOptLevel() != CodeGenOpt::None)
516 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000517
518 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000519 addPass(&ExpandPostRAPseudosID);
Jakob Stoklund Olesene433c682012-03-28 20:49:30 +0000520 printAndVerify("After ExpandPostRAPseudos");
Andrew Trickde401d32012-02-04 02:56:48 +0000521
522 // Run pre-sched2 passes.
523 if (addPreSched2())
Jakob Stoklund Olesend1bd8fb2012-03-28 23:31:15 +0000524 printAndVerify("After PreSched2 passes");
Andrew Trickde401d32012-02-04 02:56:48 +0000525
526 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000527 if (getOptLevel() != CodeGenOpt::None) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000528 addPass(&PostRASchedulerID);
Jakob Stoklund Olesenc3e80cc2012-03-28 23:54:28 +0000529 printAndVerify("After PostRAScheduler");
Andrew Trickde401d32012-02-04 02:56:48 +0000530 }
531
Andrew Trickf5426752012-02-09 00:40:55 +0000532 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000533 if (addGCPasses()) {
534 if (PrintGCInfo)
535 addPass(createGCInfoPrinter(dbgs()));
536 }
Andrew Trickde401d32012-02-04 02:56:48 +0000537
Andrew Trickf5426752012-02-09 00:40:55 +0000538 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000539 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000540 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000541
542 if (addPreEmitPass())
Jakob Stoklund Olesenc3e80cc2012-03-28 23:54:28 +0000543 printAndVerify("After PreEmit passes");
Juergen Ributzkae8294752013-12-14 06:53:06 +0000544
545 if (EnableStackMapLiveness || EnablePatchPointLiveness)
546 addPass(&StackMapLivenessID);
Andrew Trickde401d32012-02-04 02:56:48 +0000547}
548
Andrew Trickf5426752012-02-09 00:40:55 +0000549/// Add passes that optimize machine instructions in SSA form.
550void TargetPassConfig::addMachineSSAOptimization() {
551 // Pre-ra tail duplication.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000552 if (addPass(&EarlyTailDuplicateID))
Andrew Trickf5426752012-02-09 00:40:55 +0000553 printAndVerify("After Pre-RegAlloc TailDuplicate");
Andrew Trickf5426752012-02-09 00:40:55 +0000554
555 // Optimize PHIs before DCE: removing dead PHI cycles may make more
556 // instructions dead.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000557 addPass(&OptimizePHIsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000558
Nadav Rotem7c277da2012-09-06 09:17:37 +0000559 // This pass merges large allocas. StackSlotColoring is a different pass
560 // which merges spill slots.
561 addPass(&StackColoringID);
562
Andrew Trickf5426752012-02-09 00:40:55 +0000563 // If the target requests it, assign local variables to stack slots relative
564 // to one another and simplify frame index references where possible.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000565 addPass(&LocalStackSlotAllocationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000566
567 // With optimization, dead code should already be eliminated. However
568 // there is one known exception: lowered code for arguments that are only
569 // used by tail calls, where the tail calls reuse the incoming stack
570 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000571 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000572 printAndVerify("After codegen DCE pass");
573
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000574 // Allow targets to insert passes that improve instruction level parallelism,
575 // like if-conversion. Such passes will typically need dominator trees and
576 // loop info, just like LICM and CSE below.
577 if (addILPOpts())
578 printAndVerify("After ILP optimizations");
579
Bob Wilsonb9b69362012-07-02 19:48:37 +0000580 addPass(&MachineLICMID);
581 addPass(&MachineCSEID);
582 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000583 printAndVerify("After Machine LICM, CSE and Sinking passes");
584
Bob Wilsonb9b69362012-07-02 19:48:37 +0000585 addPass(&PeepholeOptimizerID);
Andrew Trickf5426752012-02-09 00:40:55 +0000586 printAndVerify("After codegen peephole optimization pass");
587}
588
Andrew Trickb7551332012-02-04 02:56:45 +0000589//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000590/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000591//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000592
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000593bool TargetPassConfig::getOptimizeRegAlloc() const {
594 switch (OptimizeRegAlloc) {
595 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
596 case cl::BOU_TRUE: return true;
597 case cl::BOU_FALSE: return false;
598 }
599 llvm_unreachable("Invalid optimize-regalloc state");
600}
601
Andrew Trickf5426752012-02-09 00:40:55 +0000602/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000603MachinePassRegistry RegisterRegAlloc::Registry;
604
Andrew Trickf5426752012-02-09 00:40:55 +0000605/// A dummy default pass factory indicates whether the register allocator is
606/// overridden on the command line.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000607static FunctionPass *useDefaultRegisterAllocator() { return 0; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000608static RegisterRegAlloc
609defaultRegAlloc("default",
610 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000611 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000612
Andrew Trickf5426752012-02-09 00:40:55 +0000613/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000614static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
615 RegisterPassParser<RegisterRegAlloc> >
616RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000617 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000618 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000619
Jim Laskey29e635d2006-08-02 12:30:23 +0000620
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000621/// Instantiate the default register allocator pass for this target for either
622/// the optimized or unoptimized allocation path. This will be added to the pass
623/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
624/// in the optimized case.
625///
626/// A target that uses the standard regalloc pass order for fast or optimized
627/// allocation may still override this for per-target regalloc
628/// selection. But -regalloc=... always takes precedence.
629FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
630 if (Optimized)
631 return createGreedyRegisterAllocator();
632 else
633 return createFastRegisterAllocator();
634}
635
636/// Find and instantiate the register allocation pass requested by this target
637/// at the current optimization level. Different register allocators are
638/// defined as separate passes because they may require different analysis.
639///
640/// This helper ensures that the regalloc= option is always available,
641/// even for targets that override the default allocator.
642///
643/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
644/// this can be folded into addPass.
645FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000646 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000647
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000648 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000649 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000650 Ctor = RegAlloc;
651 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000652 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000653 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000654 return Ctor();
655
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000656 // With no -regalloc= override, ask the target for a regalloc pass.
657 return createTargetRegisterAllocator(Optimized);
658}
659
660/// Add the minimum set of target-independent passes that are required for
661/// register allocation. No coalescing or scheduling.
662void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000663 addPass(&PHIEliminationID);
664 addPass(&TwoAddressInstructionPassID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000665
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000666 addPass(RegAllocPass);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000667 printAndVerify("After Register Allocation");
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000668}
Andrew Trickf5426752012-02-09 00:40:55 +0000669
670/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000671/// optimized register allocation, including coalescing, machine instruction
672/// scheduling, and register allocation itself.
673void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000674 addPass(&ProcessImplicitDefsID);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000675
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000676 // LiveVariables currently requires pure SSA form.
677 //
678 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
679 // LiveVariables can be removed completely, and LiveIntervals can be directly
680 // computed. (We still either need to regenerate kill flags after regalloc, or
681 // preferably fix the scavenger to not depend on them).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000682 addPass(&LiveVariablesID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000683
Rafael Espindola9770bde2013-10-14 16:39:04 +0000684 // Edge splitting is smarter with machine loop info.
685 addPass(&MachineLoopInfoID);
686 addPass(&PHIEliminationID);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000687
688 // Eventually, we want to run LiveIntervals before PHI elimination.
689 if (EarlyLiveIntervals)
690 addPass(&LiveIntervalsID);
691
Bob Wilsonb9b69362012-07-02 19:48:37 +0000692 addPass(&TwoAddressInstructionPassID);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000693 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000694
695 // PreRA instruction scheduling.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000696 if (addPass(&MachineSchedulerID))
Andrew Trick8823dec2012-03-14 04:00:41 +0000697 printAndVerify("After Machine Scheduling");
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000698
699 // Add the selected register allocation pass.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000700 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000701 printAndVerify("After Register Allocation, before rewriter");
702
703 // Allow targets to change the register assignments before rewriting.
704 if (addPreRewrite())
705 printAndVerify("After pre-rewrite passes");
Andrew Trickf5426752012-02-09 00:40:55 +0000706
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000707 // Finally rewrite virtual registers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000708 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000709 printAndVerify("After Virtual Register Rewriter");
710
Andrew Trickf5426752012-02-09 00:40:55 +0000711 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000712 //
713 // FIXME: Re-enable coloring with register when it's capable of adding
714 // kill markers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000715 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000716
717 // Run post-ra machine LICM to hoist reloads / remats.
718 //
719 // FIXME: can this move into MachineLateOptimization?
Bob Wilsonb9b69362012-07-02 19:48:37 +0000720 addPass(&PostRAMachineLICMID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000721
722 printAndVerify("After StackSlotColoring and postra Machine LICM");
Andrew Trickf5426752012-02-09 00:40:55 +0000723}
724
725//===---------------------------------------------------------------------===//
726/// Post RegAlloc Pass Configuration
727//===---------------------------------------------------------------------===//
728
729/// Add passes that optimize machine instructions after register allocation.
730void TargetPassConfig::addMachineLateOptimization() {
731 // Branch folding must be run after regalloc and prolog/epilog insertion.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000732 if (addPass(&BranchFolderPassID))
Jakob Stoklund Olesen341e06f2012-03-28 20:47:37 +0000733 printAndVerify("After BranchFolding");
Andrew Trickf5426752012-02-09 00:40:55 +0000734
735 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000736 // Note that duplicating tail just increases code size and degrades
737 // performance for targets that require Structured Control Flow.
738 // In addition it can also make CFG irreducible. Thus we disable it.
739 if (!TM->requiresStructuredCFG() && addPass(&TailDuplicateID))
Jakob Stoklund Olesen341e06f2012-03-28 20:47:37 +0000740 printAndVerify("After TailDuplicate");
Andrew Trickf5426752012-02-09 00:40:55 +0000741
742 // Copy propagation.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000743 if (addPass(&MachineCopyPropagationID))
Jakob Stoklund Olesen341e06f2012-03-28 20:47:37 +0000744 printAndVerify("After copy propagation pass");
Andrew Trickf5426752012-02-09 00:40:55 +0000745}
746
Evan Cheng59421ae2012-12-21 02:57:04 +0000747/// Add standard GC passes.
748bool TargetPassConfig::addGCPasses() {
749 addPass(&GCMachineCodeAnalysisID);
750 return true;
751}
752
Andrew Trickf5426752012-02-09 00:40:55 +0000753/// Add standard basic block placement passes.
754void TargetPassConfig::addBlockPlacement() {
Benjamin Kramer70671b92013-03-29 17:14:24 +0000755 if (addPass(&MachineBlockPlacementID)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000756 // Run a separate pass to collect block placement statistics.
757 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000758 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000759
Jakob Stoklund Olesenc3e80cc2012-03-28 23:54:28 +0000760 printAndVerify("After machine block placement.");
Andrew Trickf5426752012-02-09 00:40:55 +0000761 }
762}