blob: d8d8422f0edc144200c30c4c2ac490a56a4712f5 [file] [log] [blame]
Dan Gohmanf90d3b02008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman60cb69e2008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmanf90d3b02008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman60cb69e2008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/ScheduleDAGInstrs.h"
16#include "llvm/ADT/MapVector.h"
17#include "llvm/ADT/SmallPtrSet.h"
18#include "llvm/ADT/SmallSet.h"
Dan Gohman1ee0d412009-01-30 02:49:14 +000019#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmana4fcd242010-12-15 20:02:24 +000020#include "llvm/Analysis/ValueTracking.h"
Andrew Trick46cc9a42012-02-22 06:08:11 +000021#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohmandddc1ac2008-12-16 03:25:46 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trick6b104f82013-12-28 21:56:55 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohmandddc1ac2008-12-16 03:25:46 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman3aab10b2008-12-04 01:35:46 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trick88517f62012-06-06 19:47:35 +000027#include "llvm/CodeGen/RegisterPressure.h"
Andrew Trickcd1c2f92012-11-28 05:13:24 +000028#include "llvm/CodeGen/ScheduleDFS.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Operator.h"
Evan Cheng8264e272011-06-29 01:14:12 +000030#include "llvm/MC/MCInstrItineraries.h"
Andrew Trickda01ba32012-05-15 18:59:41 +000031#include "llvm/Support/CommandLine.h"
Dan Gohman60cb69e2008-11-19 23:18:57 +000032#include "llvm/Support/Debug.h"
Andrew Trick90f711d2012-10-15 18:02:27 +000033#include "llvm/Support/Format.h"
Dan Gohman60cb69e2008-11-19 23:18:57 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetInstrInfo.h"
36#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetRegisterInfo.h"
38#include "llvm/Target/TargetSubtargetInfo.h"
Andrew Trickc01b0042013-08-23 17:48:43 +000039#include <queue>
40
Dan Gohman60cb69e2008-11-19 23:18:57 +000041using namespace llvm;
42
Chandler Carruth1b9dde02014-04-22 02:02:50 +000043#define DEBUG_TYPE "misched"
44
Andrew Trickda01ba32012-05-15 18:59:41 +000045static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
46 cl::ZeroOrMore, cl::init(false),
47 cl::desc("Enable use of AA during MI GAD construction"));
48
Hal Finkeldbebb522014-01-25 19:24:54 +000049static cl::opt<bool> UseTBAA("use-tbaa-in-sched-mi", cl::Hidden,
Hal Finkel3b48d082014-04-12 01:26:00 +000050 cl::init(true), cl::desc("Enable use of TBAA during MI GAD construction"));
Hal Finkeldbebb522014-01-25 19:24:54 +000051
Dan Gohman619ef482009-01-15 19:20:50 +000052ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Alexey Samsonov8968e6d2014-08-20 19:36:05 +000053 const MachineLoopInfo *mli,
Andrew Trick46cc9a42012-02-22 06:08:11 +000054 bool IsPostRAFlag,
Andrew Trick6b104f82013-12-28 21:56:55 +000055 bool RemoveKillFlags,
Andrew Trick46cc9a42012-02-22 06:08:11 +000056 LiveIntervals *lis)
Alexey Samsonovea0aee62014-08-20 20:57:26 +000057 : ScheduleDAG(mf), MLI(mli), MFI(mf.getFrameInfo()), LIS(lis),
Andrew Trick6b104f82013-12-28 21:56:55 +000058 IsPostRA(IsPostRAFlag), RemoveKillFlags(RemoveKillFlags),
Craig Topperc0196b12014-04-14 00:51:57 +000059 CanHandleTerminators(false), FirstDbgValue(nullptr) {
Andrew Trick46cc9a42012-02-22 06:08:11 +000060 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patele5feef02011-06-02 20:07:12 +000061 DbgValues.clear();
Andrew Trickdb42c6f2012-02-22 06:08:13 +000062 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trickda84e642012-02-21 04:51:23 +000063 "Virtual registers must be removed prior to PostRA scheduling");
Andrew Trick9b635132012-09-18 18:20:00 +000064
65 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
Pete Cooper11759452014-09-02 17:43:54 +000066 SchedModel.init(ST.getSchedModel(), &ST, TII);
Evan Chengf0236e02009-10-18 19:58:47 +000067}
Dan Gohman60cb69e2008-11-19 23:18:57 +000068
Dan Gohman1ee0d412009-01-30 02:49:14 +000069/// getUnderlyingObjectFromInt - This is the function that does the work of
70/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
71static const Value *getUnderlyingObjectFromInt(const Value *V) {
72 do {
Dan Gohman58b0e712009-07-17 20:58:59 +000073 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman1ee0d412009-01-30 02:49:14 +000074 // If we find a ptrtoint, we can transfer control back to the
75 // regular getUnderlyingObjectFromInt.
Dan Gohman58b0e712009-07-17 20:58:59 +000076 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman1ee0d412009-01-30 02:49:14 +000077 return U->getOperand(0);
Andrew Trick0be19362012-11-28 03:42:49 +000078 // If we find an add of a constant, a multiplied value, or a phi, it's
Dan Gohman1ee0d412009-01-30 02:49:14 +000079 // likely that the other operand will lead us to the base
80 // object. We don't have to worry about the case where the
Dan Gohman6c0c2192009-08-07 01:26:06 +000081 // object address is somehow being computed by the multiply,
Dan Gohman1ee0d412009-01-30 02:49:14 +000082 // because our callers only care when the result is an
Nick Lewycky1a329542012-10-26 04:27:49 +000083 // identifiable object.
Dan Gohman58b0e712009-07-17 20:58:59 +000084 if (U->getOpcode() != Instruction::Add ||
Dan Gohman1ee0d412009-01-30 02:49:14 +000085 (!isa<ConstantInt>(U->getOperand(1)) &&
Andrew Trick0be19362012-11-28 03:42:49 +000086 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul &&
87 !isa<PHINode>(U->getOperand(1))))
Dan Gohman1ee0d412009-01-30 02:49:14 +000088 return V;
89 V = U->getOperand(0);
90 } else {
91 return V;
92 }
Duncan Sands19d0b472010-02-16 11:11:14 +000093 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman1ee0d412009-01-30 02:49:14 +000094 } while (1);
95}
96
Hal Finkel66859ae2012-12-10 18:49:16 +000097/// getUnderlyingObjects - This is a wrapper around GetUnderlyingObjects
Dan Gohman1ee0d412009-01-30 02:49:14 +000098/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
Hal Finkel66859ae2012-12-10 18:49:16 +000099static void getUnderlyingObjects(const Value *V,
100 SmallVectorImpl<Value *> &Objects) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000101 SmallPtrSet<const Value *, 16> Visited;
Hal Finkel66859ae2012-12-10 18:49:16 +0000102 SmallVector<const Value *, 4> Working(1, V);
Dan Gohman1ee0d412009-01-30 02:49:14 +0000103 do {
Hal Finkel66859ae2012-12-10 18:49:16 +0000104 V = Working.pop_back_val();
105
106 SmallVector<Value *, 4> Objs;
107 GetUnderlyingObjects(const_cast<Value *>(V), Objs);
108
Craig Toppere1c1d362013-07-03 05:11:49 +0000109 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end();
Hal Finkel66859ae2012-12-10 18:49:16 +0000110 I != IE; ++I) {
111 V = *I;
David Blaikie70573dc2014-11-19 07:49:26 +0000112 if (!Visited.insert(V).second)
Hal Finkel66859ae2012-12-10 18:49:16 +0000113 continue;
114 if (Operator::getOpcode(V) == Instruction::IntToPtr) {
115 const Value *O =
116 getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
117 if (O->getType()->isPointerTy()) {
118 Working.push_back(O);
119 continue;
120 }
121 }
122 Objects.push_back(const_cast<Value *>(V));
123 }
124 } while (!Working.empty());
Dan Gohman1ee0d412009-01-30 02:49:14 +0000125}
126
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000127typedef PointerUnion<const Value *, const PseudoSourceValue *> ValueType;
128typedef SmallVector<PointerIntPair<ValueType, 1, bool>, 4>
Benjamin Kramerfd510922013-06-29 18:41:17 +0000129UnderlyingObjectsVector;
130
Hal Finkel66859ae2012-12-10 18:49:16 +0000131/// getUnderlyingObjectsForInstr - If this machine instr has memory reference
Dan Gohman1ee0d412009-01-30 02:49:14 +0000132/// information and it can be tracked to a normal reference to a known
Hal Finkel66859ae2012-12-10 18:49:16 +0000133/// object, return the Value for that object.
134static void getUnderlyingObjectsForInstr(const MachineInstr *MI,
Benjamin Kramerfd510922013-06-29 18:41:17 +0000135 const MachineFrameInfo *MFI,
136 UnderlyingObjectsVector &Objects) {
Dan Gohman1ee0d412009-01-30 02:49:14 +0000137 if (!MI->hasOneMemOperand() ||
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000138 (!(*MI->memoperands_begin())->getValue() &&
139 !(*MI->memoperands_begin())->getPseudoValue()) ||
Dan Gohman48b185d2009-09-25 20:36:54 +0000140 (*MI->memoperands_begin())->isVolatile())
Hal Finkel66859ae2012-12-10 18:49:16 +0000141 return;
Dan Gohman1ee0d412009-01-30 02:49:14 +0000142
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000143 if (const PseudoSourceValue *PSV =
144 (*MI->memoperands_begin())->getPseudoValue()) {
Nick Lewyckyb9e44d62014-02-20 05:06:26 +0000145 // For now, ignore PseudoSourceValues which may alias LLVM IR values
146 // because the code that uses this function has no way to cope with
147 // such aliases.
Nick Lewyckyc4a9f8a2014-02-20 06:35:31 +0000148 if (!PSV->isAliased(MFI)) {
149 bool MayAlias = PSV->mayAlias(MFI);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000150 Objects.push_back(UnderlyingObjectsVector::value_type(PSV, MayAlias));
Nick Lewyckyc4a9f8a2014-02-20 06:35:31 +0000151 }
Nick Lewyckyb9e44d62014-02-20 05:06:26 +0000152 return;
153 }
154
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000155 const Value *V = (*MI->memoperands_begin())->getValue();
156 if (!V)
157 return;
158
Hal Finkel66859ae2012-12-10 18:49:16 +0000159 SmallVector<Value *, 4> Objs;
160 getUnderlyingObjects(V, Objs);
Andrew Trick24b1c482011-05-05 19:24:06 +0000161
Craig Toppere1c1d362013-07-03 05:11:49 +0000162 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end();
163 I != IE; ++I) {
Hal Finkel66859ae2012-12-10 18:49:16 +0000164 V = *I;
165
Nick Lewyckyb9e44d62014-02-20 05:06:26 +0000166 if (!isIdentifiedObject(V)) {
Hal Finkel66859ae2012-12-10 18:49:16 +0000167 Objects.clear();
168 return;
169 }
170
Nick Lewyckyb9e44d62014-02-20 05:06:26 +0000171 Objects.push_back(UnderlyingObjectsVector::value_type(V, true));
Evan Cheng0e9d9ca2009-10-18 18:16:27 +0000172 }
Dan Gohman1ee0d412009-01-30 02:49:14 +0000173}
174
Andrew Trick7405c6d2012-04-20 20:05:21 +0000175void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
176 BB = bb;
Dan Gohmanb9543432009-02-10 23:27:53 +0000177}
178
Andrew Trick52226d42012-03-07 23:00:49 +0000179void ScheduleDAGInstrs::finishBlock() {
Andrew Trick51ee9362012-04-20 20:24:33 +0000180 // Subclasses should no longer refer to the old block.
Craig Topperc0196b12014-04-14 00:51:57 +0000181 BB = nullptr;
Andrew Trick60cf03e2012-03-07 05:21:52 +0000182}
183
Andrew Trick60cf03e2012-03-07 05:21:52 +0000184/// Initialize the DAG and common scheduler state for the current scheduling
185/// region. This does not actually create the DAG, only clears it. The
186/// scheduling driver may call BuildSchedGraph multiple times per scheduling
187/// region.
188void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
189 MachineBasicBlock::iterator begin,
190 MachineBasicBlock::iterator end,
Andrew Tricka53e1012013-08-23 17:48:33 +0000191 unsigned regioninstrs) {
Andrew Trick7405c6d2012-04-20 20:05:21 +0000192 assert(bb == BB && "startBlock should set BB");
Andrew Trick8c207e42012-03-09 04:29:02 +0000193 RegionBegin = begin;
194 RegionEnd = end;
Andrew Tricka53e1012013-08-23 17:48:33 +0000195 NumRegionInstrs = regioninstrs;
Andrew Trick60cf03e2012-03-07 05:21:52 +0000196}
197
198/// Close the current scheduling region. Don't clear any state in case the
199/// driver wants to refer to the previous scheduling region.
200void ScheduleDAGInstrs::exitRegion() {
201 // Nothing to do.
202}
203
Andrew Trick52226d42012-03-07 23:00:49 +0000204/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Cheng15459b62010-10-23 02:10:46 +0000205/// list of instructions being scheduled to scheduling barrier by adding
206/// the exit SU to the register defs and use list. This is because we want to
207/// make sure instructions which define registers that are either used by
208/// the terminator or are live-out are properly scheduled. This is
209/// especially important when the definition latency of the return value(s)
210/// are too high to be hidden by the branch or when the liveout registers
211/// used by instructions in the fallthrough block.
Andrew Trick52226d42012-03-07 23:00:49 +0000212void ScheduleDAGInstrs::addSchedBarrierDeps() {
Craig Topperc0196b12014-04-14 00:51:57 +0000213 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : nullptr;
Evan Cheng15459b62010-10-23 02:10:46 +0000214 ExitSU.setInstr(ExitMI);
215 bool AllDepKnown = ExitMI &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000216 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Cheng15459b62010-10-23 02:10:46 +0000217 if (ExitMI && AllDepKnown) {
218 // If it's a call or a barrier, add dependencies on the defs and uses of
219 // instruction.
220 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
221 const MachineOperand &MO = ExitMI->getOperand(i);
222 if (!MO.isReg() || MO.isDef()) continue;
223 unsigned Reg = MO.getReg();
224 if (Reg == 0) continue;
225
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000226 if (TRI->isPhysicalRegister(Reg))
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000227 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Andrew Tricke6913c72012-03-16 05:04:25 +0000228 else {
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000229 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trickd5953622012-12-01 01:22:44 +0000230 if (MO.readsReg()) // ignore undef operands
231 addVRegUseDeps(&ExitSU, i);
Andrew Tricke6913c72012-03-16 05:04:25 +0000232 }
Evan Cheng15459b62010-10-23 02:10:46 +0000233 }
234 } else {
235 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengcbdf7e82010-10-27 23:17:17 +0000236 // uses all the registers that are livein to the successor blocks.
Benjamin Kramer411d5a22012-03-16 17:38:19 +0000237 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengcbdf7e82010-10-27 23:17:17 +0000238 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
239 SE = BB->succ_end(); SI != SE; ++SI)
240 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trick24b1c482011-05-05 19:24:06 +0000241 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengcbdf7e82010-10-27 23:17:17 +0000242 unsigned Reg = *I;
Benjamin Kramer411d5a22012-03-16 17:38:19 +0000243 if (!Uses.contains(Reg))
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000244 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Evan Chengcbdf7e82010-10-27 23:17:17 +0000245 }
Evan Cheng15459b62010-10-23 02:10:46 +0000246 }
247}
248
Andrew Trickd675a4c2012-02-23 01:52:38 +0000249/// MO is an operand of SU's instruction that defines a physical register. Add
250/// data dependencies from SU to any uses of the physical register.
Andrew Trickae535612012-08-23 00:39:43 +0000251void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) {
252 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx);
Andrew Trickd675a4c2012-02-23 01:52:38 +0000253 assert(MO.isDef() && "expect physreg def");
254
255 // Ask the target if address-backscheduling is desirable, and if so how much.
256 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
Andrew Trickd675a4c2012-02-23 01:52:38 +0000257
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000258 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
259 Alias.isValid(); ++Alias) {
Andrew Trick9dbbd3e2012-02-24 07:04:55 +0000260 if (!Uses.contains(*Alias))
Andrew Trickd675a4c2012-02-23 01:52:38 +0000261 continue;
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000262 for (Reg2SUnitsMap::iterator I = Uses.find(*Alias); I != Uses.end(); ++I) {
263 SUnit *UseSU = I->SU;
Andrew Trickd675a4c2012-02-23 01:52:38 +0000264 if (UseSU == SU)
265 continue;
Andrew Trick07dced62012-10-08 18:54:00 +0000266
Andrew Trick07dced62012-10-08 18:54:00 +0000267 // Adjust the dependence latency using operand def/use information,
268 // then allow the target to perform its own adjustments.
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000269 int UseOp = I->OpIdx;
Craig Topperc0196b12014-04-14 00:51:57 +0000270 MachineInstr *RegUse = nullptr;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000271 SDep Dep;
272 if (UseOp < 0)
273 Dep = SDep(SU, SDep::Artificial);
274 else {
Andrew Tricke833e1c2013-04-13 06:07:40 +0000275 // Set the hasPhysRegDefs only for physreg defs that have a use within
276 // the scheduling region.
277 SU->hasPhysRegDefs = true;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000278 Dep = SDep(SU, SDep::Data, *Alias);
279 RegUse = UseSU->getInstr();
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000280 }
281 Dep.setLatency(
Andrew Trickde2109e2013-06-15 04:49:57 +0000282 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx, RegUse,
283 UseOp));
Andrew Trick45446062012-06-05 21:11:27 +0000284
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000285 ST.adjustSchedDependency(SU, UseSU, Dep);
286 UseSU->addPred(Dep);
Andrew Trickd675a4c2012-02-23 01:52:38 +0000287 }
288 }
289}
290
Andrew Trickdbee9d82012-01-14 02:17:15 +0000291/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
292/// this SUnit to following instructions in the same scheduling region that
293/// depend the physical register referenced at OperIdx.
294void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trick6b104f82013-12-28 21:56:55 +0000295 MachineInstr *MI = SU->getInstr();
296 MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trickdbee9d82012-01-14 02:17:15 +0000297
298 // Optionally add output and anti dependencies. For anti
299 // dependencies we use a latency of 0 because for a multi-issue
300 // target we want to allow the defining instruction to issue
301 // in the same cycle as the using instruction.
302 // TODO: Using a latency of 1 here for output dependencies assumes
303 // there's no cost for reusing registers.
304 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000305 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
306 Alias.isValid(); ++Alias) {
Andrew Trick9dbbd3e2012-02-24 07:04:55 +0000307 if (!Defs.contains(*Alias))
Andrew Trickd675a4c2012-02-23 01:52:38 +0000308 continue;
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000309 for (Reg2SUnitsMap::iterator I = Defs.find(*Alias); I != Defs.end(); ++I) {
310 SUnit *DefSU = I->SU;
Andrew Trickdbee9d82012-01-14 02:17:15 +0000311 if (DefSU == &ExitSU)
312 continue;
313 if (DefSU != SU &&
314 (Kind != SDep::Output || !MO.isDead() ||
Hal Finkel66d77912014-12-05 02:07:35 +0000315 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
Andrew Trickdbee9d82012-01-14 02:17:15 +0000316 if (Kind == SDep::Anti)
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000317 DefSU->addPred(SDep(SU, Kind, /*Reg=*/*Alias));
Andrew Trickdbee9d82012-01-14 02:17:15 +0000318 else {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000319 SDep Dep(SU, Kind, /*Reg=*/*Alias);
Andrew Trickde2109e2013-06-15 04:49:57 +0000320 Dep.setLatency(
321 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr()));
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000322 DefSU->addPred(Dep);
Andrew Trickdbee9d82012-01-14 02:17:15 +0000323 }
324 }
325 }
326 }
327
Andrew Trickd675a4c2012-02-23 01:52:38 +0000328 if (!MO.isDef()) {
Andrew Tricke833e1c2013-04-13 06:07:40 +0000329 SU->hasPhysRegUses = true;
Andrew Trickd675a4c2012-02-23 01:52:38 +0000330 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
331 // retrieve the existing SUnits list for this register's uses.
332 // Push this SUnit on the use list.
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000333 Uses.insert(PhysRegSUOper(SU, OperIdx, MO.getReg()));
Andrew Trick6b104f82013-12-28 21:56:55 +0000334 if (RemoveKillFlags)
335 MO.setIsKill(false);
Andrew Trickd675a4c2012-02-23 01:52:38 +0000336 }
337 else {
Andrew Trickae535612012-08-23 00:39:43 +0000338 addPhysRegDataDeps(SU, OperIdx);
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000339 unsigned Reg = MO.getReg();
Andrew Trickdbee9d82012-01-14 02:17:15 +0000340
Andrew Trickd675a4c2012-02-23 01:52:38 +0000341 // clear this register's use list
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000342 if (Uses.contains(Reg))
343 Uses.eraseAll(Reg);
Andrew Trickd675a4c2012-02-23 01:52:38 +0000344
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000345 if (!MO.isDead()) {
346 Defs.eraseAll(Reg);
347 } else if (SU->isCall) {
348 // Calls will not be reordered because of chain dependencies (see
349 // below). Since call operands are dead, calls may continue to be added
350 // to the DefList making dependence checking quadratic in the size of
351 // the block. Instead, we leave only one call at the back of the
352 // DefList.
353 Reg2SUnitsMap::RangePair P = Defs.equal_range(Reg);
354 Reg2SUnitsMap::iterator B = P.first;
355 Reg2SUnitsMap::iterator I = P.second;
356 for (bool isBegin = I == B; !isBegin; /* empty */) {
357 isBegin = (--I) == B;
358 if (!I->SU->isCall)
359 break;
360 I = Defs.erase(I);
361 }
Andrew Trickdbee9d82012-01-14 02:17:15 +0000362 }
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000363
Andrew Trickd675a4c2012-02-23 01:52:38 +0000364 // Defs are pushed in the order they are visited and never reordered.
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000365 Defs.insert(PhysRegSUOper(SU, OperIdx, Reg));
Andrew Trickdbee9d82012-01-14 02:17:15 +0000366 }
367}
368
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000369/// addVRegDefDeps - Add register output and data dependencies from this SUnit
370/// to instructions that occur later in the same scheduling region if they read
371/// from or write to the virtual register defined at OperIdx.
372///
373/// TODO: Hoist loop induction variable increments. This has to be
374/// reevaluated. Generally, IV scheduling should be done before coalescing.
375void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
376 const MachineInstr *MI = SU->getInstr();
377 unsigned Reg = MI->getOperand(OperIdx).getReg();
378
Andrew Trick94053432012-07-28 01:48:15 +0000379 // Singly defined vregs do not have output/anti dependencies.
Andrew Trick64ca16e2012-02-22 18:34:49 +0000380 // The current operand is a def, so we have at least one.
Andrew Trick94053432012-07-28 01:48:15 +0000381 // Check here if there are any others...
Andrew Trick79795892012-07-30 23:48:17 +0000382 if (MRI.hasOneDef(Reg))
Andrew Trick94053432012-07-28 01:48:15 +0000383 return;
Andrew Trickdb42c6f2012-02-22 06:08:13 +0000384
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000385 // Add output dependence to the next nearest def of this vreg.
386 //
387 // Unless this definition is dead, the output dependence should be
388 // transitively redundant with antidependencies from this definition's
389 // uses. We're conservative for now until we have a way to guarantee the uses
390 // are not eliminated sometime during scheduling. The output dependence edge
391 // is also useful if output latency exceeds def-use latency.
Andrew Trick1eb4a0d2012-04-20 20:05:28 +0000392 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trickd458e2d2012-02-22 21:59:00 +0000393 if (DefI == VRegDefs.end())
394 VRegDefs.insert(VReg2SUnit(Reg, SU));
395 else {
396 SUnit *DefSU = DefI->SU;
397 if (DefSU != SU && DefSU != &ExitSU) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000398 SDep Dep(SU, SDep::Output, Reg);
Andrew Trickde2109e2013-06-15 04:49:57 +0000399 Dep.setLatency(
400 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr()));
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000401 DefSU->addPred(Dep);
Andrew Trickd458e2d2012-02-22 21:59:00 +0000402 }
403 DefI->SU = SU;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000404 }
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000405}
406
Andrew Trick46cc9a42012-02-22 06:08:11 +0000407/// addVRegUseDeps - Add a register data dependency if the instruction that
408/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
409/// register antidependency from this SUnit to instructions that occur later in
410/// the same scheduling region if they write the virtual register.
411///
412/// TODO: Handle ExitSU "uses" properly.
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000413void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trick46cc9a42012-02-22 06:08:11 +0000414 MachineInstr *MI = SU->getInstr();
415 unsigned Reg = MI->getOperand(OperIdx).getReg();
416
Andrew Trick8dd26f02013-08-23 17:48:39 +0000417 // Record this local VReg use.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000418 VReg2UseMap::iterator UI = VRegUses.find(Reg);
419 for (; UI != VRegUses.end(); ++UI) {
420 if (UI->SU == SU)
421 break;
422 }
423 if (UI == VRegUses.end())
424 VRegUses.insert(VReg2SUnit(Reg, SU));
Andrew Trick8dd26f02013-08-23 17:48:39 +0000425
Andrew Trick46cc9a42012-02-22 06:08:11 +0000426 // Lookup this operand's reaching definition.
427 assert(LIS && "vreg dependencies requires LiveIntervals");
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000428 LiveQueryResult LRQ
429 = LIS->getInterval(Reg).Query(LIS->getInstructionIndex(MI));
Jakob Stoklund Olesenabc8c3d2012-05-20 02:44:38 +0000430 VNInfo *VNI = LRQ.valueIn();
Andrew Trick9e9a9f12012-04-24 18:04:41 +0000431
Andrew Trickda6a15d2012-02-23 03:16:24 +0000432 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesenabc8c3d2012-05-20 02:44:38 +0000433 assert(VNI && "No value to read by operand");
Andrew Trick46cc9a42012-02-22 06:08:11 +0000434 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trickda6a15d2012-02-23 03:16:24 +0000435 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trick46cc9a42012-02-22 06:08:11 +0000436 if (Def) {
437 SUnit *DefSU = getSUnit(Def);
438 if (DefSU) {
439 // The reaching Def lives within this scheduling region.
440 // Create a data dependence.
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000441 SDep dep(DefSU, SDep::Data, Reg);
Andrew Trick09650df2012-10-08 18:53:57 +0000442 // Adjust the dependence latency using operand def/use information, then
443 // allow the target to perform its own adjustments.
444 int DefOp = Def->findRegisterDefOperandIdx(Reg);
Andrew Trickde2109e2013-06-15 04:49:57 +0000445 dep.setLatency(SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx));
Andrew Trick45446062012-06-05 21:11:27 +0000446
Andrew Trick09650df2012-10-08 18:53:57 +0000447 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
448 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trick46cc9a42012-02-22 06:08:11 +0000449 SU->addPred(dep);
450 }
451 }
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000452
453 // Add antidependence to the following def of the vreg it uses.
Andrew Trick1eb4a0d2012-04-20 20:05:28 +0000454 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trickd458e2d2012-02-22 21:59:00 +0000455 if (DefI != VRegDefs.end() && DefI->SU != SU)
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000456 DefI->SU->addPred(SDep(SU, SDep::Anti, Reg));
Andrew Trick46cc9a42012-02-22 06:08:11 +0000457}
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000458
Andrew Trickda01ba32012-05-15 18:59:41 +0000459/// Return true if MI is an instruction we are unable to reason about
460/// (like a call or something with unmodeled side effects).
461static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
462 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +0000463 (MI->hasOrderedMemoryRef() &&
Andrew Trickda01ba32012-05-15 18:59:41 +0000464 (!MI->mayLoad() || !MI->isInvariantLoad(AA))))
465 return true;
466 return false;
467}
468
469// This MI might have either incomplete info, or known to be unsafe
470// to deal with (i.e. volatile object).
471static inline bool isUnsafeMemoryObject(MachineInstr *MI,
472 const MachineFrameInfo *MFI) {
473 if (!MI || MI->memoperands_empty())
474 return true;
475 // We purposefully do no check for hasOneMemOperand() here
476 // in hope to trigger an assert downstream in order to
477 // finish implementation.
478 if ((*MI->memoperands_begin())->isVolatile() ||
479 MI->hasUnmodeledSideEffects())
480 return true;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000481
482 if ((*MI->memoperands_begin())->getPseudoValue()) {
483 // Similarly to getUnderlyingObjectForInstr:
484 // For now, ignore PseudoSourceValues which may alias LLVM IR values
485 // because the code that uses this function has no way to cope with
486 // such aliases.
487 return true;
488 }
489
Andrew Trickda01ba32012-05-15 18:59:41 +0000490 const Value *V = (*MI->memoperands_begin())->getValue();
491 if (!V)
492 return true;
493
Hal Finkel66859ae2012-12-10 18:49:16 +0000494 SmallVector<Value *, 4> Objs;
495 getUnderlyingObjects(V, Objs);
Craig Toppere1c1d362013-07-03 05:11:49 +0000496 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(),
497 IE = Objs.end(); I != IE; ++I) {
Hal Finkel66859ae2012-12-10 18:49:16 +0000498 // Does this pointer refer to a distinct and identifiable object?
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000499 if (!isIdentifiedObject(*I))
Andrew Trickda01ba32012-05-15 18:59:41 +0000500 return true;
501 }
Andrew Trickda01ba32012-05-15 18:59:41 +0000502
503 return false;
504}
505
506/// This returns true if the two MIs need a chain edge betwee them.
507/// If these are not even memory operations, we still may need
508/// chain deps between them. The question really is - could
509/// these two MIs be reordered during scheduling from memory dependency
510/// point of view.
511static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
512 MachineInstr *MIa,
513 MachineInstr *MIb) {
Chad Rosier3528c1e2014-09-08 14:43:48 +0000514 const MachineFunction *MF = MIa->getParent()->getParent();
515 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
516
Andrew Trickda01ba32012-05-15 18:59:41 +0000517 // Cover a trivial case - no edge is need to itself.
518 if (MIa == MIb)
519 return false;
Chad Rosier3528c1e2014-09-08 14:43:48 +0000520
521 // Let the target decide if memory accesses cannot possibly overlap.
522 if ((MIa->mayLoad() || MIa->mayStore()) &&
523 (MIb->mayLoad() || MIb->mayStore()))
524 if (TII->areMemAccessesTriviallyDisjoint(MIa, MIb, AA))
525 return false;
Andrew Trickda01ba32012-05-15 18:59:41 +0000526
Hal Finkel2150e3a2014-01-08 21:52:02 +0000527 // FIXME: Need to handle multiple memory operands to support all targets.
528 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
529 return true;
530
Andrew Trickda01ba32012-05-15 18:59:41 +0000531 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI))
532 return true;
533
534 // If we are dealing with two "normal" loads, we do not need an edge
535 // between them - they could be reordered.
536 if (!MIa->mayStore() && !MIb->mayStore())
537 return false;
538
539 // To this point analysis is generic. From here on we do need AA.
540 if (!AA)
541 return true;
542
543 MachineMemOperand *MMOa = *MIa->memoperands_begin();
544 MachineMemOperand *MMOb = *MIb->memoperands_begin();
545
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000546 if (!MMOa->getValue() || !MMOb->getValue())
547 return true;
548
Andrew Trickda01ba32012-05-15 18:59:41 +0000549 // The following interface to AA is fashioned after DAGCombiner::isAlias
550 // and operates with MachineMemOperand offset with some important
551 // assumptions:
552 // - LLVM fundamentally assumes flat address spaces.
553 // - MachineOperand offset can *only* result from legalization and
554 // cannot affect queries other than the trivial case of overlap
555 // checking.
556 // - These offsets never wrap and never step outside
557 // of allocated objects.
558 // - There should never be any negative offsets here.
559 //
560 // FIXME: Modify API to hide this math from "user"
561 // FIXME: Even before we go to AA we can reason locally about some
562 // memory objects. It can save compile time, and possibly catch some
563 // corner cases not currently covered.
564
565 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
566 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
567
568 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
569 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
570 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
571
572 AliasAnalysis::AliasResult AAResult = AA->alias(
Nick Lewycky1ce017e2014-02-25 00:43:21 +0000573 AliasAnalysis::Location(MMOa->getValue(), Overlapa,
Hal Finkelcc39b672014-07-24 12:16:19 +0000574 UseTBAA ? MMOa->getAAInfo() : AAMDNodes()),
Nick Lewycky1ce017e2014-02-25 00:43:21 +0000575 AliasAnalysis::Location(MMOb->getValue(), Overlapb,
Hal Finkelcc39b672014-07-24 12:16:19 +0000576 UseTBAA ? MMOb->getAAInfo() : AAMDNodes()));
Andrew Trickda01ba32012-05-15 18:59:41 +0000577
578 return (AAResult != AliasAnalysis::NoAlias);
579}
580
581/// This recursive function iterates over chain deps of SUb looking for
582/// "latest" node that needs a chain edge to SUa.
583static unsigned
584iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
585 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth,
Craig Topper71b7b682014-08-21 05:55:13 +0000586 SmallPtrSetImpl<const SUnit*> &Visited) {
Andrew Trickda01ba32012-05-15 18:59:41 +0000587 if (!SUa || !SUb || SUb == ExitSU)
588 return *Depth;
589
590 // Remember visited nodes.
David Blaikie70573dc2014-11-19 07:49:26 +0000591 if (!Visited.insert(SUb).second)
Andrew Trickda01ba32012-05-15 18:59:41 +0000592 return *Depth;
593 // If there is _some_ dependency already in place, do not
594 // descend any further.
595 // TODO: Need to make sure that if that dependency got eliminated or ignored
596 // for any reason in the future, we would not violate DAG topology.
597 // Currently it does not happen, but makes an implicit assumption about
598 // future implementation.
599 //
600 // Independently, if we encounter node that is some sort of global
601 // object (like a call) we already have full set of dependencies to it
602 // and we can stop descending.
603 if (SUa->isSucc(SUb) ||
604 isGlobalMemoryObject(AA, SUb->getInstr()))
605 return *Depth;
606
607 // If we do need an edge, or we have exceeded depth budget,
608 // add that edge to the predecessors chain of SUb,
609 // and stop descending.
610 if (*Depth > 200 ||
611 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000612 SUb->addPred(SDep(SUa, SDep::MayAliasMem));
Andrew Trickda01ba32012-05-15 18:59:41 +0000613 return *Depth;
614 }
615 // Track current depth.
616 (*Depth)++;
617 // Iterate over chain dependencies only.
618 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
619 I != E; ++I)
620 if (I->isCtrl())
621 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited);
622 return *Depth;
623}
624
625/// This function assumes that "downward" from SU there exist
626/// tail/leaf of already constructed DAG. It iterates downward and
627/// checks whether SU can be aliasing any node dominated
628/// by it.
629static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Andrew Trick344fb642012-06-13 02:39:03 +0000630 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList,
631 unsigned LatencyToLoad) {
Andrew Trickda01ba32012-05-15 18:59:41 +0000632 if (!SU)
633 return;
634
635 SmallPtrSet<const SUnit*, 16> Visited;
636 unsigned Depth = 0;
637
638 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
639 I != IE; ++I) {
640 if (SU == *I)
641 continue;
Andrew Trick344fb642012-06-13 02:39:03 +0000642 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000643 SDep Dep(SU, SDep::MayAliasMem);
644 Dep.setLatency(((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0);
645 (*I)->addPred(Dep);
Andrew Trick344fb642012-06-13 02:39:03 +0000646 }
Andrew Trickda01ba32012-05-15 18:59:41 +0000647 // Now go through all the chain successors and iterate from them.
648 // Keep track of visited nodes.
649 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
650 JE = (*I)->Succs.end(); J != JE; ++J)
651 if (J->isCtrl())
652 iterateChainSucc (AA, MFI, SU, J->getSUnit(),
653 ExitSU, &Depth, Visited);
654 }
655}
656
657/// Check whether two objects need a chain edge, if so, add it
658/// otherwise remember the rejected SU.
659static inline
660void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI,
661 SUnit *SUa, SUnit *SUb,
662 std::set<SUnit *> &RejectList,
663 unsigned TrueMemOrderLatency = 0,
664 bool isNormalMemory = false) {
665 // If this is a false dependency,
666 // do not add the edge, but rememeber the rejected node.
Owen Andersonec4f8732014-09-12 21:17:55 +0000667 if (MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000668 SDep Dep(SUa, isNormalMemory ? SDep::MayAliasMem : SDep::Barrier);
669 Dep.setLatency(TrueMemOrderLatency);
670 SUb->addPred(Dep);
671 }
Andrew Trickda01ba32012-05-15 18:59:41 +0000672 else {
673 // Duplicate entries should be ignored.
674 RejectList.insert(SUb);
675 DEBUG(dbgs() << "\tReject chain dep between SU("
676 << SUa->NodeNum << ") and SU("
677 << SUb->NodeNum << ")\n");
678 }
679}
680
Andrew Trick46cc9a42012-02-22 06:08:11 +0000681/// Create an SUnit for each real instruction, numbered in top-down toplological
682/// order. The instruction order A < B, implies that no edge exists from B to A.
683///
684/// Map each real instruction to its SUnit.
685///
Andrew Trick8823dec2012-03-14 04:00:41 +0000686/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
687/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
688/// instead of pointers.
689///
690/// MachineScheduler relies on initSUnits numbering the nodes by their order in
691/// the original instruction list.
Andrew Trick46cc9a42012-02-22 06:08:11 +0000692void ScheduleDAGInstrs::initSUnits() {
693 // We'll be allocating one SUnit for each real instruction in the region,
694 // which is contained within a basic block.
Andrew Tricka53e1012013-08-23 17:48:33 +0000695 SUnits.reserve(NumRegionInstrs);
Andrew Trick46cc9a42012-02-22 06:08:11 +0000696
Andrew Trick8c207e42012-03-09 04:29:02 +0000697 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trick46cc9a42012-02-22 06:08:11 +0000698 MachineInstr *MI = I;
699 if (MI->isDebugValue())
700 continue;
701
Andrew Trick52226d42012-03-07 23:00:49 +0000702 SUnit *SU = newSUnit(MI);
Andrew Trick46cc9a42012-02-22 06:08:11 +0000703 MISUnitMap[MI] = SU;
704
705 SU->isCall = MI->isCall();
706 SU->isCommutable = MI->isCommutable();
707
708 // Assign the Latency field of SU using target-provided information.
Andrew Trickdd79f0f2012-10-10 05:43:09 +0000709 SU->Latency = SchedModel.computeInstrLatency(SU->getInstr());
Andrew Trick880e5732013-12-05 17:55:58 +0000710
Andrew Trick1766f932014-04-18 17:35:08 +0000711 // If this SUnit uses a reserved or unbuffered resource, mark it as such.
712 //
Alp Tokerbeaca192014-05-15 01:52:21 +0000713 // Reserved resources block an instruction from issuing and stall the
Andrew Trick1766f932014-04-18 17:35:08 +0000714 // entire pipeline. These are identified by BufferSize=0.
715 //
Alp Tokerbeaca192014-05-15 01:52:21 +0000716 // Unbuffered resources prevent execution of subsequent instructions that
Andrew Trick1766f932014-04-18 17:35:08 +0000717 // require the same resources. This is used for in-order execution pipelines
718 // within an out-of-order core. These are identified by BufferSize=1.
Andrew Trick880e5732013-12-05 17:55:58 +0000719 if (SchedModel.hasInstrSchedModel()) {
720 const MCSchedClassDesc *SC = getSchedClass(SU);
721 for (TargetSchedModel::ProcResIter
722 PI = SchedModel.getWriteProcResBegin(SC),
723 PE = SchedModel.getWriteProcResEnd(SC); PI != PE; ++PI) {
Andrew Trick5a22df42013-12-05 17:56:02 +0000724 switch (SchedModel.getProcResource(PI->ProcResourceIdx)->BufferSize) {
725 case 0:
726 SU->hasReservedResource = true;
727 break;
728 case 1:
Andrew Trick880e5732013-12-05 17:55:58 +0000729 SU->isUnbuffered = true;
730 break;
Andrew Trick5a22df42013-12-05 17:56:02 +0000731 default:
732 break;
Andrew Trick880e5732013-12-05 17:55:58 +0000733 }
734 }
735 }
Andrew Trick46cc9a42012-02-22 06:08:11 +0000736 }
Andrew Trickdbee9d82012-01-14 02:17:15 +0000737}
738
Alp Tokerf907b892013-12-05 05:44:44 +0000739/// If RegPressure is non-null, compute register pressure as a side effect. The
Andrew Trick88639922012-04-24 17:56:43 +0000740/// DAG builder is an efficient place to do it because it already visits
741/// operands.
742void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
Andrew Trick1a831342013-08-30 03:49:48 +0000743 RegPressureTracker *RPTracker,
744 PressureDiffs *PDiffs) {
Hal Finkelb350ffd2013-08-29 03:25:05 +0000745 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
746 bool UseAA = EnableAASchedMI.getNumOccurrences() > 0 ? EnableAASchedMI
747 : ST.useAA();
Craig Topperc0196b12014-04-14 00:51:57 +0000748 AliasAnalysis *AAForDep = UseAA ? AA : nullptr;
Hal Finkelb350ffd2013-08-29 03:25:05 +0000749
Andrew Trick310190e2013-09-04 21:00:02 +0000750 MISUnitMap.clear();
751 ScheduleDAG::clearDAG();
752
Andrew Trick46cc9a42012-02-22 06:08:11 +0000753 // Create an SUnit for each real instruction.
754 initSUnits();
Dan Gohman60cb69e2008-11-19 23:18:57 +0000755
Andrew Trick1a831342013-08-30 03:49:48 +0000756 if (PDiffs)
757 PDiffs->init(SUnits.size());
758
Dan Gohman3aab10b2008-12-04 01:35:46 +0000759 // We build scheduling units by walking a block's instruction list from bottom
760 // to top.
761
David Goodwind2f9c042009-11-09 19:22:17 +0000762 // Remember where a generic side-effecting instruction is as we procede.
Craig Topperc0196b12014-04-14 00:51:57 +0000763 SUnit *BarrierChain = nullptr, *AliasChain = nullptr;
Dan Gohman3aab10b2008-12-04 01:35:46 +0000764
David Goodwind2f9c042009-11-09 19:22:17 +0000765 // Memory references to specific known memory locations are tracked
766 // so that they can be given more precise dependencies. We track
767 // separately the known memory locations that may alias and those
768 // that are known not to alias
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000769 MapVector<ValueType, std::vector<SUnit *> > AliasMemDefs, NonAliasMemDefs;
770 MapVector<ValueType, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickda01ba32012-05-15 18:59:41 +0000771 std::set<SUnit*> RejectMemNodes;
Dan Gohman3aab10b2008-12-04 01:35:46 +0000772
Dale Johannesen49de0602010-03-10 22:13:47 +0000773 // Remove any stale debug info; sometimes BuildSchedGraph is called again
774 // without emitting the info from the previous call.
Devang Patele5feef02011-06-02 20:07:12 +0000775 DbgValues.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000776 FirstDbgValue = nullptr;
Dale Johannesen49de0602010-03-10 22:13:47 +0000777
Andrew Trickd675a4c2012-02-23 01:52:38 +0000778 assert(Defs.empty() && Uses.empty() &&
779 "Only BuildGraph should update Defs/Uses");
Michael Ilseman3e3194f2013-01-21 18:18:53 +0000780 Defs.setUniverse(TRI->getNumRegs());
781 Uses.setUniverse(TRI->getNumRegs());
Andrew Trick2e116a42011-05-06 21:52:52 +0000782
Andrew Trickd458e2d2012-02-22 21:59:00 +0000783 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
Andrew Trick8dd26f02013-08-23 17:48:39 +0000784 VRegUses.clear();
Andrew Trickd458e2d2012-02-22 21:59:00 +0000785 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick8dd26f02013-08-23 17:48:39 +0000786 VRegUses.setUniverse(MRI.getNumVirtRegs());
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000787
Andrew Trickd675a4c2012-02-23 01:52:38 +0000788 // Model data dependencies between instructions being scheduled and the
789 // ExitSU.
Andrew Trick52226d42012-03-07 23:00:49 +0000790 addSchedBarrierDeps();
Andrew Trickd675a4c2012-02-23 01:52:38 +0000791
Dan Gohmanb9543432009-02-10 23:27:53 +0000792 // Walk the list of instructions, from bottom moving up.
Craig Topperc0196b12014-04-14 00:51:57 +0000793 MachineInstr *DbgMI = nullptr;
Andrew Trick8c207e42012-03-09 04:29:02 +0000794 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000795 MII != MIE; --MII) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000796 MachineInstr *MI = std::prev(MII);
Andrew Trickb767d1e2012-12-01 01:22:49 +0000797 if (MI && DbgMI) {
798 DbgValues.push_back(std::make_pair(DbgMI, MI));
Craig Topperc0196b12014-04-14 00:51:57 +0000799 DbgMI = nullptr;
Devang Patele5feef02011-06-02 20:07:12 +0000800 }
801
Dale Johannesen49de0602010-03-10 22:13:47 +0000802 if (MI->isDebugValue()) {
Andrew Trickb767d1e2012-12-01 01:22:49 +0000803 DbgMI = MI;
Dale Johannesen49de0602010-03-10 22:13:47 +0000804 continue;
805 }
Andrew Trick1a831342013-08-30 03:49:48 +0000806 SUnit *SU = MISUnitMap[MI];
807 assert(SU && "No SUnit mapped to this MI");
808
Andrew Trick88639922012-04-24 17:56:43 +0000809 if (RPTracker) {
Craig Topperc0196b12014-04-14 00:51:57 +0000810 PressureDiff *PDiff = PDiffs ? &(*PDiffs)[SU->NodeNum] : nullptr;
811 RPTracker->recede(/*LiveUses=*/nullptr, PDiff);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000812 assert(RPTracker->getPos() == std::prev(MII) &&
813 "RPTracker can't find MI");
Andrew Trick88639922012-04-24 17:56:43 +0000814 }
Devang Patele5feef02011-06-02 20:07:12 +0000815
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000816 assert(
817 (CanHandleTerminators || (!MI->isTerminator() && !MI->isPosition())) &&
818 "Cannot schedule terminators or labels!");
Dan Gohman60cb69e2008-11-19 23:18:57 +0000819
Dan Gohman3aab10b2008-12-04 01:35:46 +0000820 // Add register-based dependencies (data, anti, and output).
Andrew Trickec256482012-12-18 20:53:01 +0000821 bool HasVRegDef = false;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000822 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
823 const MachineOperand &MO = MI->getOperand(j);
824 if (!MO.isReg()) continue;
825 unsigned Reg = MO.getReg();
826 if (Reg == 0) continue;
827
Andrew Trickdbee9d82012-01-14 02:17:15 +0000828 if (TRI->isPhysicalRegister(Reg))
829 addPhysRegDeps(SU, j);
830 else {
831 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trickec256482012-12-18 20:53:01 +0000832 if (MO.isDef()) {
833 HasVRegDef = true;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000834 addVRegDefDeps(SU, j);
Andrew Trickec256482012-12-18 20:53:01 +0000835 }
Andrew Trickda6a15d2012-02-23 03:16:24 +0000836 else if (MO.readsReg()) // ignore undef operands
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000837 addVRegUseDeps(SU, j);
Dan Gohman60cb69e2008-11-19 23:18:57 +0000838 }
839 }
Andrew Trickec256482012-12-18 20:53:01 +0000840 // If we haven't seen any uses in this scheduling region, create a
841 // dependence edge to ExitSU to model the live-out latency. This is required
842 // for vreg defs with no in-region use, and prefetches with no vreg def.
843 //
844 // FIXME: NumDataSuccs would be more precise than NumSuccs here. This
845 // check currently relies on being called before adding chain deps.
846 if (SU->NumSuccs == 0 && SU->Latency > 1
847 && (HasVRegDef || MI->mayLoad())) {
848 SDep Dep(SU, SDep::Artificial);
849 Dep.setLatency(SU->Latency - 1);
850 ExitSU.addPred(Dep);
851 }
Dan Gohman3aab10b2008-12-04 01:35:46 +0000852
853 // Add chain dependencies.
David Goodwin00822aa2009-11-02 17:06:28 +0000854 // Chain dependencies used to enforce memory order should have
855 // latency of 0 (except for true dependency of Store followed by
856 // aliased Load... we estimate that with a single cycle of latency
857 // assuming the hardware will bypass)
Dan Gohman3aab10b2008-12-04 01:35:46 +0000858 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
859 // after stack slots are lowered to actual addresses.
860 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
861 // produce more precise dependence information.
Andrew Trick344fb642012-06-13 02:39:03 +0000862 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0;
Andrew Trickda01ba32012-05-15 18:59:41 +0000863 if (isGlobalMemoryObject(AA, MI)) {
David Goodwind2f9c042009-11-09 19:22:17 +0000864 // Be conservative with these and add dependencies on all memory
865 // references, even those that are known to not alias.
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000866 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
David Goodwind2f9c042009-11-09 19:22:17 +0000867 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
Hal Finkela228a812014-01-20 14:03:02 +0000868 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
869 I->second[i]->addPred(SDep(SU, SDep::Barrier));
870 }
Dan Gohman3aab10b2008-12-04 01:35:46 +0000871 }
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000872 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
David Goodwind2f9c042009-11-09 19:22:17 +0000873 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000874 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
875 SDep Dep(SU, SDep::Barrier);
876 Dep.setLatency(TrueMemOrderLatency);
877 I->second[i]->addPred(Dep);
878 }
Dan Gohman3aab10b2008-12-04 01:35:46 +0000879 }
David Goodwind2f9c042009-11-09 19:22:17 +0000880 // Add SU to the barrier chain.
881 if (BarrierChain)
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000882 BarrierChain->addPred(SDep(SU, SDep::Barrier));
David Goodwind2f9c042009-11-09 19:22:17 +0000883 BarrierChain = SU;
Andrew Trickda01ba32012-05-15 18:59:41 +0000884 // This is a barrier event that acts as a pivotal node in the DAG,
885 // so it is safe to clear list of exposed nodes.
Andrew Trick344fb642012-06-13 02:39:03 +0000886 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
887 TrueMemOrderLatency);
Andrew Trickda01ba32012-05-15 18:59:41 +0000888 RejectMemNodes.clear();
889 NonAliasMemDefs.clear();
890 NonAliasMemUses.clear();
David Goodwind2f9c042009-11-09 19:22:17 +0000891
892 // fall-through
893 new_alias_chain:
894 // Chain all possibly aliasing memory references though SU.
Andrew Trick344fb642012-06-13 02:39:03 +0000895 if (AliasChain) {
896 unsigned ChainLatency = 0;
897 if (AliasChain->getInstr()->mayLoad())
898 ChainLatency = TrueMemOrderLatency;
Hal Finkelb350ffd2013-08-29 03:25:05 +0000899 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes,
Andrew Trick344fb642012-06-13 02:39:03 +0000900 ChainLatency);
901 }
David Goodwind2f9c042009-11-09 19:22:17 +0000902 AliasChain = SU;
903 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Hal Finkelb350ffd2013-08-29 03:25:05 +0000904 addChainDependency(AAForDep, MFI, SU, PendingLoads[k], RejectMemNodes,
Andrew Trickda01ba32012-05-15 18:59:41 +0000905 TrueMemOrderLatency);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000906 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
Hal Finkela228a812014-01-20 14:03:02 +0000907 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I) {
908 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
909 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes);
910 }
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000911 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
David Goodwind2f9c042009-11-09 19:22:17 +0000912 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
913 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Hal Finkelb350ffd2013-08-29 03:25:05 +0000914 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes,
Andrew Trickda01ba32012-05-15 18:59:41 +0000915 TrueMemOrderLatency);
David Goodwind2f9c042009-11-09 19:22:17 +0000916 }
Andrew Trick344fb642012-06-13 02:39:03 +0000917 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
918 TrueMemOrderLatency);
David Goodwind2f9c042009-11-09 19:22:17 +0000919 PendingLoads.clear();
920 AliasMemDefs.clear();
921 AliasMemUses.clear();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000922 } else if (MI->mayStore()) {
Benjamin Kramerfd510922013-06-29 18:41:17 +0000923 UnderlyingObjectsVector Objs;
Hal Finkel66859ae2012-12-10 18:49:16 +0000924 getUnderlyingObjectsForInstr(MI, MFI, Objs);
925
926 if (Objs.empty()) {
927 // Treat all other stores conservatively.
928 goto new_alias_chain;
929 }
930
931 bool MayAlias = false;
Benjamin Kramerfd510922013-06-29 18:41:17 +0000932 for (UnderlyingObjectsVector::iterator K = Objs.begin(), KE = Objs.end();
933 K != KE; ++K) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000934 ValueType V = K->getPointer();
Benjamin Kramerfd510922013-06-29 18:41:17 +0000935 bool ThisMayAlias = K->getInt();
Hal Finkel66859ae2012-12-10 18:49:16 +0000936 if (ThisMayAlias)
937 MayAlias = true;
938
Dan Gohman3aab10b2008-12-04 01:35:46 +0000939 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwind2f9c042009-11-09 19:22:17 +0000940 // Record the def in MemDefs, first adding a dep if there is
941 // an existing def.
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000942 MapVector<ValueType, std::vector<SUnit *> >::iterator I =
Hal Finkel66859ae2012-12-10 18:49:16 +0000943 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000944 MapVector<ValueType, std::vector<SUnit *> >::iterator IE =
Hal Finkel66859ae2012-12-10 18:49:16 +0000945 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
David Goodwind2f9c042009-11-09 19:22:17 +0000946 if (I != IE) {
Hal Finkela228a812014-01-20 14:03:02 +0000947 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
948 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes,
949 0, true);
950
951 // If we're not using AA, then we only need one store per object.
952 if (!AAForDep)
953 I->second.clear();
954 I->second.push_back(SU);
Dan Gohman3aab10b2008-12-04 01:35:46 +0000955 } else {
Hal Finkela228a812014-01-20 14:03:02 +0000956 if (ThisMayAlias) {
957 if (!AAForDep)
958 AliasMemDefs[V].clear();
959 AliasMemDefs[V].push_back(SU);
960 } else {
961 if (!AAForDep)
962 NonAliasMemDefs[V].clear();
963 NonAliasMemDefs[V].push_back(SU);
964 }
Dan Gohman3aab10b2008-12-04 01:35:46 +0000965 }
966 // Handle the uses in MemUses, if there are any.
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000967 MapVector<ValueType, std::vector<SUnit *> >::iterator J =
Hal Finkel66859ae2012-12-10 18:49:16 +0000968 ((ThisMayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000969 MapVector<ValueType, std::vector<SUnit *> >::iterator JE =
Hal Finkel66859ae2012-12-10 18:49:16 +0000970 ((ThisMayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
David Goodwind2f9c042009-11-09 19:22:17 +0000971 if (J != JE) {
Dan Gohman3aab10b2008-12-04 01:35:46 +0000972 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Hal Finkelb350ffd2013-08-29 03:25:05 +0000973 addChainDependency(AAForDep, MFI, SU, J->second[i], RejectMemNodes,
Andrew Trickda01ba32012-05-15 18:59:41 +0000974 TrueMemOrderLatency, true);
Dan Gohman3aab10b2008-12-04 01:35:46 +0000975 J->second.clear();
976 }
David Goodwin00822aa2009-11-02 17:06:28 +0000977 }
Hal Finkel66859ae2012-12-10 18:49:16 +0000978 if (MayAlias) {
979 // Add dependencies from all the PendingLoads, i.e. loads
980 // with no underlying object.
981 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Hal Finkelb350ffd2013-08-29 03:25:05 +0000982 addChainDependency(AAForDep, MFI, SU, PendingLoads[k], RejectMemNodes,
Hal Finkel66859ae2012-12-10 18:49:16 +0000983 TrueMemOrderLatency);
984 // Add dependence on alias chain, if needed.
985 if (AliasChain)
Hal Finkelb350ffd2013-08-29 03:25:05 +0000986 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes);
Hal Finkel66859ae2012-12-10 18:49:16 +0000987 // But we also should check dependent instructions for the
988 // SU in question.
989 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
990 TrueMemOrderLatency);
991 }
992 // Add dependence on barrier chain, if needed.
993 // There is no point to check aliasing on barrier event. Even if
994 // SU and barrier _could_ be reordered, they should not. In addition,
995 // we have lost all RejectMemNodes below barrier.
996 if (BarrierChain)
997 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Evan Cheng7f8e5632011-12-07 07:15:52 +0000998 } else if (MI->mayLoad()) {
David Goodwina86f9192009-11-03 20:15:00 +0000999 bool MayAlias = true;
Dan Gohman87b02d52009-10-09 23:27:56 +00001000 if (MI->isInvariantLoad(AA)) {
Dan Gohman3aab10b2008-12-04 01:35:46 +00001001 // Invariant load, no chain dependencies needed!
David Goodwin28ba4f22009-11-05 00:16:44 +00001002 } else {
Benjamin Kramerfd510922013-06-29 18:41:17 +00001003 UnderlyingObjectsVector Objs;
Hal Finkel66859ae2012-12-10 18:49:16 +00001004 getUnderlyingObjectsForInstr(MI, MFI, Objs);
1005
1006 if (Objs.empty()) {
David Goodwind2f9c042009-11-09 19:22:17 +00001007 // A load with no underlying object. Depend on all
1008 // potentially aliasing stores.
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001009 for (MapVector<ValueType, std::vector<SUnit *> >::iterator I =
David Goodwind2f9c042009-11-09 19:22:17 +00001010 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Hal Finkela228a812014-01-20 14:03:02 +00001011 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
1012 addChainDependency(AAForDep, MFI, SU, I->second[i],
1013 RejectMemNodes);
Andrew Trick24b1c482011-05-05 19:24:06 +00001014
David Goodwind2f9c042009-11-09 19:22:17 +00001015 PendingLoads.push_back(SU);
1016 MayAlias = true;
Hal Finkel66859ae2012-12-10 18:49:16 +00001017 } else {
1018 MayAlias = false;
1019 }
1020
Benjamin Kramerfd510922013-06-29 18:41:17 +00001021 for (UnderlyingObjectsVector::iterator
Hal Finkel66859ae2012-12-10 18:49:16 +00001022 J = Objs.begin(), JE = Objs.end(); J != JE; ++J) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001023 ValueType V = J->getPointer();
Benjamin Kramerfd510922013-06-29 18:41:17 +00001024 bool ThisMayAlias = J->getInt();
Hal Finkel66859ae2012-12-10 18:49:16 +00001025
1026 if (ThisMayAlias)
1027 MayAlias = true;
1028
1029 // A load from a specific PseudoSourceValue. Add precise dependencies.
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001030 MapVector<ValueType, std::vector<SUnit *> >::iterator I =
Hal Finkel66859ae2012-12-10 18:49:16 +00001031 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001032 MapVector<ValueType, std::vector<SUnit *> >::iterator IE =
Hal Finkel66859ae2012-12-10 18:49:16 +00001033 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
1034 if (I != IE)
Hal Finkela228a812014-01-20 14:03:02 +00001035 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
1036 addChainDependency(AAForDep, MFI, SU, I->second[i],
1037 RejectMemNodes, 0, true);
Hal Finkel66859ae2012-12-10 18:49:16 +00001038 if (ThisMayAlias)
1039 AliasMemUses[V].push_back(SU);
1040 else
1041 NonAliasMemUses[V].push_back(SU);
David Goodwina86f9192009-11-03 20:15:00 +00001042 }
Andrew Trickda01ba32012-05-15 18:59:41 +00001043 if (MayAlias)
Andrew Trick344fb642012-06-13 02:39:03 +00001044 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0);
David Goodwind2f9c042009-11-09 19:22:17 +00001045 // Add dependencies on alias and barrier chains, if needed.
1046 if (MayAlias && AliasChain)
Hal Finkelb350ffd2013-08-29 03:25:05 +00001047 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes);
David Goodwind2f9c042009-11-09 19:22:17 +00001048 if (BarrierChain)
Andrew Trickbaeaabb2012-11-06 03:13:46 +00001049 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Andrew Trick24b1c482011-05-05 19:24:06 +00001050 }
Dan Gohman60cb69e2008-11-19 23:18:57 +00001051 }
Dan Gohman60cb69e2008-11-19 23:18:57 +00001052 }
Andrew Trickb767d1e2012-12-01 01:22:49 +00001053 if (DbgMI)
1054 FirstDbgValue = DbgMI;
Dan Gohman619ef482009-01-15 19:20:50 +00001055
Andrew Trickd675a4c2012-02-23 01:52:38 +00001056 Defs.clear();
1057 Uses.clear();
Andrew Trick59ac4fb2012-01-14 02:17:18 +00001058 VRegDefs.clear();
Dan Gohman619ef482009-01-15 19:20:50 +00001059 PendingLoads.clear();
Dan Gohman60cb69e2008-11-19 23:18:57 +00001060}
1061
Andrew Trick6b104f82013-12-28 21:56:55 +00001062/// \brief Initialize register live-range state for updating kills.
1063void ScheduleDAGInstrs::startBlockForKills(MachineBasicBlock *BB) {
1064 // Start with no live registers.
1065 LiveRegs.reset();
1066
1067 // Examine the live-in regs of all successors.
1068 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
1069 SE = BB->succ_end(); SI != SE; ++SI) {
1070 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
1071 E = (*SI)->livein_end(); I != E; ++I) {
1072 unsigned Reg = *I;
1073 // Repeat, for reg and all subregs.
1074 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
1075 SubRegs.isValid(); ++SubRegs)
1076 LiveRegs.set(*SubRegs);
1077 }
1078 }
1079}
1080
1081bool ScheduleDAGInstrs::toggleKillFlag(MachineInstr *MI, MachineOperand &MO) {
1082 // Setting kill flag...
1083 if (!MO.isKill()) {
1084 MO.setIsKill(true);
1085 return false;
1086 }
1087
1088 // If MO itself is live, clear the kill flag...
1089 if (LiveRegs.test(MO.getReg())) {
1090 MO.setIsKill(false);
1091 return false;
1092 }
1093
1094 // If any subreg of MO is live, then create an imp-def for that
1095 // subreg and keep MO marked as killed.
1096 MO.setIsKill(false);
1097 bool AllDead = true;
1098 const unsigned SuperReg = MO.getReg();
1099 MachineInstrBuilder MIB(MF, MI);
1100 for (MCSubRegIterator SubRegs(SuperReg, TRI); SubRegs.isValid(); ++SubRegs) {
1101 if (LiveRegs.test(*SubRegs)) {
1102 MIB.addReg(*SubRegs, RegState::ImplicitDefine);
1103 AllDead = false;
1104 }
1105 }
1106
1107 if(AllDead)
1108 MO.setIsKill(true);
1109 return false;
1110}
1111
1112// FIXME: Reuse the LivePhysRegs utility for this.
1113void ScheduleDAGInstrs::fixupKills(MachineBasicBlock *MBB) {
1114 DEBUG(dbgs() << "Fixup kills for BB#" << MBB->getNumber() << '\n');
1115
1116 LiveRegs.resize(TRI->getNumRegs());
1117 BitVector killedRegs(TRI->getNumRegs());
1118
1119 startBlockForKills(MBB);
1120
1121 // Examine block from end to start...
1122 unsigned Count = MBB->size();
1123 for (MachineBasicBlock::iterator I = MBB->end(), E = MBB->begin();
1124 I != E; --Count) {
1125 MachineInstr *MI = --I;
1126 if (MI->isDebugValue())
1127 continue;
1128
1129 // Update liveness. Registers that are defed but not used in this
1130 // instruction are now dead. Mark register and all subregs as they
1131 // are completely defined.
1132 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1133 MachineOperand &MO = MI->getOperand(i);
1134 if (MO.isRegMask())
1135 LiveRegs.clearBitsNotInMask(MO.getRegMask());
1136 if (!MO.isReg()) continue;
1137 unsigned Reg = MO.getReg();
1138 if (Reg == 0) continue;
1139 if (!MO.isDef()) continue;
1140 // Ignore two-addr defs.
1141 if (MI->isRegTiedToUseOperand(i)) continue;
1142
1143 // Repeat for reg and all subregs.
1144 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
1145 SubRegs.isValid(); ++SubRegs)
1146 LiveRegs.reset(*SubRegs);
1147 }
1148
1149 // Examine all used registers and set/clear kill flag. When a
1150 // register is used multiple times we only set the kill flag on
1151 // the first use. Don't set kill flags on undef operands.
1152 killedRegs.reset();
1153 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1154 MachineOperand &MO = MI->getOperand(i);
1155 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue;
1156 unsigned Reg = MO.getReg();
1157 if ((Reg == 0) || MRI.isReserved(Reg)) continue;
1158
1159 bool kill = false;
1160 if (!killedRegs.test(Reg)) {
1161 kill = true;
1162 // A register is not killed if any subregs are live...
1163 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
1164 if (LiveRegs.test(*SubRegs)) {
1165 kill = false;
1166 break;
1167 }
1168 }
1169
1170 // If subreg is not live, then register is killed if it became
1171 // live in this instruction
1172 if (kill)
1173 kill = !LiveRegs.test(Reg);
1174 }
1175
1176 if (MO.isKill() != kill) {
1177 DEBUG(dbgs() << "Fixing " << MO << " in ");
1178 // Warning: toggleKillFlag may invalidate MO.
1179 toggleKillFlag(MI, MO);
1180 DEBUG(MI->dump());
1181 }
1182
1183 killedRegs.set(Reg);
1184 }
1185
1186 // Mark any used register (that is not using undef) and subregs as
1187 // now live...
1188 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1189 MachineOperand &MO = MI->getOperand(i);
1190 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue;
1191 unsigned Reg = MO.getReg();
1192 if ((Reg == 0) || MRI.isReserved(Reg)) continue;
1193
1194 for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
1195 SubRegs.isValid(); ++SubRegs)
1196 LiveRegs.set(*SubRegs);
1197 }
1198 }
1199}
1200
Dan Gohman60cb69e2008-11-19 23:18:57 +00001201void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001202#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dan Gohman60cb69e2008-11-19 23:18:57 +00001203 SU->getInstr()->dump();
Manman Ren742534c2012-09-06 19:06:06 +00001204#endif
Dan Gohman60cb69e2008-11-19 23:18:57 +00001205}
1206
1207std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
Alp Tokere69170a2014-06-26 22:52:05 +00001208 std::string s;
1209 raw_string_ostream oss(s);
Dan Gohmanb9543432009-02-10 23:27:53 +00001210 if (SU == &EntrySU)
1211 oss << "<entry>";
1212 else if (SU == &ExitSU)
1213 oss << "<exit>";
1214 else
Andrew Trickb36388a2013-01-25 07:45:25 +00001215 SU->getInstr()->print(oss, &TM, /*SkipOpers=*/true);
Dan Gohman60cb69e2008-11-19 23:18:57 +00001216 return oss.str();
1217}
1218
Andrew Trick1b2324d2012-03-07 00:18:22 +00001219/// Return the basic block label. It is not necessarilly unique because a block
1220/// contains multiple scheduling regions. But it is fine for visualization.
1221std::string ScheduleDAGInstrs::getDAGName() const {
1222 return "dag." + BB->getFullName();
1223}
Andrew Trick90f711d2012-10-15 18:02:27 +00001224
Andrew Trick48d392e2012-11-28 05:13:28 +00001225//===----------------------------------------------------------------------===//
1226// SchedDFSResult Implementation
1227//===----------------------------------------------------------------------===//
1228
1229namespace llvm {
1230/// \brief Internal state used to compute SchedDFSResult.
1231class SchedDFSImpl {
1232 SchedDFSResult &R;
1233
1234 /// Join DAG nodes into equivalence classes by their subtree.
1235 IntEqClasses SubtreeClasses;
1236 /// List PredSU, SuccSU pairs that represent data edges between subtrees.
1237 std::vector<std::pair<const SUnit*, const SUnit*> > ConnectionPairs;
1238
Andrew Trickffc80972013-01-25 06:52:27 +00001239 struct RootData {
1240 unsigned NodeID;
1241 unsigned ParentNodeID; // Parent node (member of the parent subtree).
1242 unsigned SubInstrCount; // Instr count in this tree only, not children.
1243
1244 RootData(unsigned id): NodeID(id),
1245 ParentNodeID(SchedDFSResult::InvalidSubtreeID),
1246 SubInstrCount(0) {}
1247
1248 unsigned getSparseSetIndex() const { return NodeID; }
1249 };
1250
1251 SparseSet<RootData> RootSet;
1252
Andrew Trick48d392e2012-11-28 05:13:28 +00001253public:
Andrew Trickffc80972013-01-25 06:52:27 +00001254 SchedDFSImpl(SchedDFSResult &r): R(r), SubtreeClasses(R.DFSNodeData.size()) {
1255 RootSet.setUniverse(R.DFSNodeData.size());
1256 }
Andrew Trick48d392e2012-11-28 05:13:28 +00001257
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001258 /// Return true if this node been visited by the DFS traversal.
1259 ///
1260 /// During visitPostorderNode the Node's SubtreeID is assigned to the Node
1261 /// ID. Later, SubtreeID is updated but remains valid.
Andrew Trick48d392e2012-11-28 05:13:28 +00001262 bool isVisited(const SUnit *SU) const {
Andrew Trickffc80972013-01-25 06:52:27 +00001263 return R.DFSNodeData[SU->NodeNum].SubtreeID
1264 != SchedDFSResult::InvalidSubtreeID;
Andrew Trick48d392e2012-11-28 05:13:28 +00001265 }
1266
1267 /// Initialize this node's instruction count. We don't need to flag the node
1268 /// visited until visitPostorder because the DAG cannot have cycles.
1269 void visitPreorder(const SUnit *SU) {
Andrew Trickffc80972013-01-25 06:52:27 +00001270 R.DFSNodeData[SU->NodeNum].InstrCount =
1271 SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001272 }
1273
1274 /// Called once for each node after all predecessors are visited. Revisit this
1275 /// node's predecessors and potentially join them now that we know the ILP of
1276 /// the other predecessors.
1277 void visitPostorderNode(const SUnit *SU) {
1278 // Mark this node as the root of a subtree. It may be joined with its
1279 // successors later.
Andrew Trickffc80972013-01-25 06:52:27 +00001280 R.DFSNodeData[SU->NodeNum].SubtreeID = SU->NodeNum;
1281 RootData RData(SU->NodeNum);
1282 RData.SubInstrCount = SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trick48d392e2012-11-28 05:13:28 +00001283
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001284 // If any predecessors are still in their own subtree, they either cannot be
1285 // joined or are large enough to remain separate. If this parent node's
1286 // total instruction count is not greater than a child subtree by at least
1287 // the subtree limit, then try to join it now since splitting subtrees is
1288 // only useful if multiple high-pressure paths are possible.
Andrew Trickffc80972013-01-25 06:52:27 +00001289 unsigned InstrCount = R.DFSNodeData[SU->NodeNum].InstrCount;
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001290 for (SUnit::const_pred_iterator
1291 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1292 if (PI->getKind() != SDep::Data)
1293 continue;
1294 unsigned PredNum = PI->getSUnit()->NodeNum;
Andrew Trickffc80972013-01-25 06:52:27 +00001295 if ((InstrCount - R.DFSNodeData[PredNum].InstrCount) < R.SubtreeLimit)
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001296 joinPredSubtree(*PI, SU, /*CheckLimit=*/false);
Andrew Trickffc80972013-01-25 06:52:27 +00001297
1298 // Either link or merge the TreeData entry from the child to the parent.
Andrew Trick646eeb62013-01-25 06:52:30 +00001299 if (R.DFSNodeData[PredNum].SubtreeID == PredNum) {
1300 // If the predecessor's parent is invalid, this is a tree edge and the
1301 // current node is the parent.
1302 if (RootSet[PredNum].ParentNodeID == SchedDFSResult::InvalidSubtreeID)
1303 RootSet[PredNum].ParentNodeID = SU->NodeNum;
1304 }
1305 else if (RootSet.count(PredNum)) {
1306 // The predecessor is not a root, but is still in the root set. This
1307 // must be the new parent that it was just joined to. Note that
1308 // RootSet[PredNum].ParentNodeID may either be invalid or may still be
1309 // set to the original parent.
Andrew Trickffc80972013-01-25 06:52:27 +00001310 RData.SubInstrCount += RootSet[PredNum].SubInstrCount;
1311 RootSet.erase(PredNum);
1312 }
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001313 }
Andrew Trickffc80972013-01-25 06:52:27 +00001314 RootSet[SU->NodeNum] = RData;
1315 }
1316
1317 /// Called once for each tree edge after calling visitPostOrderNode on the
1318 /// predecessor. Increment the parent node's instruction count and
1319 /// preemptively join this subtree to its parent's if it is small enough.
1320 void visitPostorderEdge(const SDep &PredDep, const SUnit *Succ) {
1321 R.DFSNodeData[Succ->NodeNum].InstrCount
1322 += R.DFSNodeData[PredDep.getSUnit()->NodeNum].InstrCount;
1323 joinPredSubtree(PredDep, Succ);
Andrew Trick48d392e2012-11-28 05:13:28 +00001324 }
1325
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001326 /// Add a connection for cross edges.
1327 void visitCrossEdge(const SDep &PredDep, const SUnit *Succ) {
Andrew Trick48d392e2012-11-28 05:13:28 +00001328 ConnectionPairs.push_back(std::make_pair(PredDep.getSUnit(), Succ));
1329 }
1330
1331 /// Set each node's subtree ID to the representative ID and record connections
1332 /// between trees.
1333 void finalize() {
1334 SubtreeClasses.compress();
Andrew Trickffc80972013-01-25 06:52:27 +00001335 R.DFSTreeData.resize(SubtreeClasses.getNumClasses());
1336 assert(SubtreeClasses.getNumClasses() == RootSet.size()
1337 && "number of roots should match trees");
1338 for (SparseSet<RootData>::const_iterator
1339 RI = RootSet.begin(), RE = RootSet.end(); RI != RE; ++RI) {
1340 unsigned TreeID = SubtreeClasses[RI->NodeID];
1341 if (RI->ParentNodeID != SchedDFSResult::InvalidSubtreeID)
1342 R.DFSTreeData[TreeID].ParentTreeID = SubtreeClasses[RI->ParentNodeID];
1343 R.DFSTreeData[TreeID].SubInstrCount = RI->SubInstrCount;
Andrew Trick646eeb62013-01-25 06:52:30 +00001344 // Note that SubInstrCount may be greater than InstrCount if we joined
1345 // subtrees across a cross edge. InstrCount will be attributed to the
1346 // original parent, while SubInstrCount will be attributed to the joined
1347 // parent.
Andrew Trickffc80972013-01-25 06:52:27 +00001348 }
Andrew Trick48d392e2012-11-28 05:13:28 +00001349 R.SubtreeConnections.resize(SubtreeClasses.getNumClasses());
1350 R.SubtreeConnectLevels.resize(SubtreeClasses.getNumClasses());
1351 DEBUG(dbgs() << R.getNumSubtrees() << " subtrees:\n");
Andrew Trickffc80972013-01-25 06:52:27 +00001352 for (unsigned Idx = 0, End = R.DFSNodeData.size(); Idx != End; ++Idx) {
1353 R.DFSNodeData[Idx].SubtreeID = SubtreeClasses[Idx];
Andrew Trick48d392e2012-11-28 05:13:28 +00001354 DEBUG(dbgs() << " SU(" << Idx << ") in tree "
Andrew Trickffc80972013-01-25 06:52:27 +00001355 << R.DFSNodeData[Idx].SubtreeID << '\n');
Andrew Trick48d392e2012-11-28 05:13:28 +00001356 }
1357 for (std::vector<std::pair<const SUnit*, const SUnit*> >::const_iterator
1358 I = ConnectionPairs.begin(), E = ConnectionPairs.end();
1359 I != E; ++I) {
1360 unsigned PredTree = SubtreeClasses[I->first->NodeNum];
1361 unsigned SuccTree = SubtreeClasses[I->second->NodeNum];
1362 if (PredTree == SuccTree)
1363 continue;
1364 unsigned Depth = I->first->getDepth();
1365 addConnection(PredTree, SuccTree, Depth);
1366 addConnection(SuccTree, PredTree, Depth);
1367 }
1368 }
1369
1370protected:
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001371 /// Join the predecessor subtree with the successor that is its DFS
1372 /// parent. Apply some heuristics before joining.
1373 bool joinPredSubtree(const SDep &PredDep, const SUnit *Succ,
1374 bool CheckLimit = true) {
1375 assert(PredDep.getKind() == SDep::Data && "Subtrees are for data edges");
1376
1377 // Check if the predecessor is already joined.
1378 const SUnit *PredSU = PredDep.getSUnit();
1379 unsigned PredNum = PredSU->NodeNum;
Andrew Trickffc80972013-01-25 06:52:27 +00001380 if (R.DFSNodeData[PredNum].SubtreeID != PredNum)
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001381 return false;
Andrew Trickb52a8562013-01-25 00:12:57 +00001382
1383 // Four is the magic number of successors before a node is considered a
1384 // pinch point.
1385 unsigned NumDataSucs = 0;
Andrew Trickb52a8562013-01-25 00:12:57 +00001386 for (SUnit::const_succ_iterator SI = PredSU->Succs.begin(),
1387 SE = PredSU->Succs.end(); SI != SE; ++SI) {
1388 if (SI->getKind() == SDep::Data) {
1389 if (++NumDataSucs >= 4)
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001390 return false;
Andrew Trickb52a8562013-01-25 00:12:57 +00001391 }
1392 }
Andrew Trickffc80972013-01-25 06:52:27 +00001393 if (CheckLimit && R.DFSNodeData[PredNum].InstrCount > R.SubtreeLimit)
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001394 return false;
Andrew Trickffc80972013-01-25 06:52:27 +00001395 R.DFSNodeData[PredNum].SubtreeID = Succ->NodeNum;
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001396 SubtreeClasses.join(Succ->NodeNum, PredNum);
1397 return true;
Andrew Trickb52a8562013-01-25 00:12:57 +00001398 }
1399
Andrew Trick48d392e2012-11-28 05:13:28 +00001400 /// Called by finalize() to record a connection between trees.
1401 void addConnection(unsigned FromTree, unsigned ToTree, unsigned Depth) {
1402 if (!Depth)
1403 return;
1404
Andrew Trickffc80972013-01-25 06:52:27 +00001405 do {
1406 SmallVectorImpl<SchedDFSResult::Connection> &Connections =
1407 R.SubtreeConnections[FromTree];
1408 for (SmallVectorImpl<SchedDFSResult::Connection>::iterator
1409 I = Connections.begin(), E = Connections.end(); I != E; ++I) {
1410 if (I->TreeID == ToTree) {
1411 I->Level = std::max(I->Level, Depth);
1412 return;
1413 }
Andrew Trick48d392e2012-11-28 05:13:28 +00001414 }
Andrew Trickffc80972013-01-25 06:52:27 +00001415 Connections.push_back(SchedDFSResult::Connection(ToTree, Depth));
1416 FromTree = R.DFSTreeData[FromTree].ParentTreeID;
1417 } while (FromTree != SchedDFSResult::InvalidSubtreeID);
Andrew Trick48d392e2012-11-28 05:13:28 +00001418 }
1419};
1420} // namespace llvm
1421
Andrew Trick90f711d2012-10-15 18:02:27 +00001422namespace {
1423/// \brief Manage the stack used by a reverse depth-first search over the DAG.
1424class SchedDAGReverseDFS {
1425 std::vector<std::pair<const SUnit*, SUnit::const_pred_iterator> > DFSStack;
1426public:
1427 bool isComplete() const { return DFSStack.empty(); }
1428
1429 void follow(const SUnit *SU) {
1430 DFSStack.push_back(std::make_pair(SU, SU->Preds.begin()));
1431 }
1432 void advance() { ++DFSStack.back().second; }
1433
Andrew Trick48d392e2012-11-28 05:13:28 +00001434 const SDep *backtrack() {
1435 DFSStack.pop_back();
Craig Topperc0196b12014-04-14 00:51:57 +00001436 return DFSStack.empty() ? nullptr : std::prev(DFSStack.back().second);
Andrew Trick48d392e2012-11-28 05:13:28 +00001437 }
Andrew Trick90f711d2012-10-15 18:02:27 +00001438
1439 const SUnit *getCurr() const { return DFSStack.back().first; }
1440
1441 SUnit::const_pred_iterator getPred() const { return DFSStack.back().second; }
1442
1443 SUnit::const_pred_iterator getPredEnd() const {
1444 return getCurr()->Preds.end();
1445 }
1446};
1447} // anonymous
1448
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001449static bool hasDataSucc(const SUnit *SU) {
1450 for (SUnit::const_succ_iterator
1451 SI = SU->Succs.begin(), SE = SU->Succs.end(); SI != SE; ++SI) {
Andrew Trick646eeb62013-01-25 06:52:30 +00001452 if (SI->getKind() == SDep::Data && !SI->getSUnit()->isBoundaryNode())
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001453 return true;
1454 }
1455 return false;
1456}
1457
Andrew Trick90f711d2012-10-15 18:02:27 +00001458/// Compute an ILP metric for all nodes in the subDAG reachable via depth-first
1459/// search from this root.
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001460void SchedDFSResult::compute(ArrayRef<SUnit> SUnits) {
Andrew Trick90f711d2012-10-15 18:02:27 +00001461 if (!IsBottomUp)
1462 llvm_unreachable("Top-down ILP metric is unimplemnted");
1463
Andrew Trick48d392e2012-11-28 05:13:28 +00001464 SchedDFSImpl Impl(*this);
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001465 for (ArrayRef<SUnit>::const_iterator
1466 SI = SUnits.begin(), SE = SUnits.end(); SI != SE; ++SI) {
1467 const SUnit *SU = &*SI;
1468 if (Impl.isVisited(SU) || hasDataSucc(SU))
1469 continue;
1470
Andrew Trick48d392e2012-11-28 05:13:28 +00001471 SchedDAGReverseDFS DFS;
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001472 Impl.visitPreorder(SU);
1473 DFS.follow(SU);
Andrew Trick48d392e2012-11-28 05:13:28 +00001474 for (;;) {
1475 // Traverse the leftmost path as far as possible.
1476 while (DFS.getPred() != DFS.getPredEnd()) {
1477 const SDep &PredDep = *DFS.getPred();
1478 DFS.advance();
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001479 // Ignore non-data edges.
Andrew Trick646eeb62013-01-25 06:52:30 +00001480 if (PredDep.getKind() != SDep::Data
1481 || PredDep.getSUnit()->isBoundaryNode()) {
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001482 continue;
Andrew Trick646eeb62013-01-25 06:52:30 +00001483 }
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001484 // An already visited edge is a cross edge, assuming an acyclic DAG.
Andrew Trick48d392e2012-11-28 05:13:28 +00001485 if (Impl.isVisited(PredDep.getSUnit())) {
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001486 Impl.visitCrossEdge(PredDep, DFS.getCurr());
Andrew Trick48d392e2012-11-28 05:13:28 +00001487 continue;
1488 }
1489 Impl.visitPreorder(PredDep.getSUnit());
1490 DFS.follow(PredDep.getSUnit());
1491 }
1492 // Visit the top of the stack in postorder and backtrack.
1493 const SUnit *Child = DFS.getCurr();
1494 const SDep *PredDep = DFS.backtrack();
Andrew Trick5b07eeb2013-01-25 06:02:44 +00001495 Impl.visitPostorderNode(Child);
1496 if (PredDep)
1497 Impl.visitPostorderEdge(*PredDep, DFS.getCurr());
Andrew Trick48d392e2012-11-28 05:13:28 +00001498 if (DFS.isComplete())
1499 break;
Andrew Trick90f711d2012-10-15 18:02:27 +00001500 }
Andrew Trick48d392e2012-11-28 05:13:28 +00001501 }
1502 Impl.finalize();
1503}
1504
1505/// The root of the given SubtreeID was just scheduled. For all subtrees
1506/// connected to this tree, record the depth of the connection so that the
1507/// nearest connected subtrees can be prioritized.
1508void SchedDFSResult::scheduleTree(unsigned SubtreeID) {
1509 for (SmallVectorImpl<Connection>::const_iterator
1510 I = SubtreeConnections[SubtreeID].begin(),
1511 E = SubtreeConnections[SubtreeID].end(); I != E; ++I) {
1512 SubtreeConnectLevels[I->TreeID] =
1513 std::max(SubtreeConnectLevels[I->TreeID], I->Level);
1514 DEBUG(dbgs() << " Tree: " << I->TreeID
1515 << " @" << SubtreeConnectLevels[I->TreeID] << '\n');
Andrew Trick90f711d2012-10-15 18:02:27 +00001516 }
1517}
1518
Alp Tokerd8d510a2014-07-01 21:19:13 +00001519LLVM_DUMP_METHOD
Andrew Trick90f711d2012-10-15 18:02:27 +00001520void ILPValue::print(raw_ostream &OS) const {
Andrew Trick48d392e2012-11-28 05:13:28 +00001521 OS << InstrCount << " / " << Length << " = ";
1522 if (!Length)
Andrew Trick90f711d2012-10-15 18:02:27 +00001523 OS << "BADILP";
Andrew Trick48d392e2012-11-28 05:13:28 +00001524 else
1525 OS << format("%g", ((double)InstrCount / Length));
Andrew Trick90f711d2012-10-15 18:02:27 +00001526}
1527
Alp Tokerd8d510a2014-07-01 21:19:13 +00001528LLVM_DUMP_METHOD
Andrew Trick90f711d2012-10-15 18:02:27 +00001529void ILPValue::dump() const {
1530 dbgs() << *this << '\n';
1531}
1532
1533namespace llvm {
1534
Alp Tokerd8d510a2014-07-01 21:19:13 +00001535LLVM_DUMP_METHOD
Andrew Trick90f711d2012-10-15 18:02:27 +00001536raw_ostream &operator<<(raw_ostream &OS, const ILPValue &Val) {
1537 Val.print(OS);
1538 return OS;
1539}
1540
1541} // namespace llvm