blob: d7ce71ef28e8d50bbeb99f6abbd3abc02216f981 [file] [log] [blame]
Simon Pilgrim9961c552019-01-13 21:21:46 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse2 | FileCheck %s --check-prefixes=CHECK,SSE,SSE2
3; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.1 | FileCheck %s --check-prefixes=CHECK,SSE,SSE41
4; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.2 | FileCheck %s --check-prefixes=CHECK,SSE,SSE42
5; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s --check-prefixes=CHECK,AVX,AVX1
6; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx2 | FileCheck %s --check-prefixes=CHECK,AVX,AVX2
7; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefixes=CHECK,AVX,AVX512,AVX512F
8; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512bw | FileCheck %s --check-prefixes=CHECK,AVX,AVX512,AVX512BW
9
10declare i32 @llvm.uadd.sat.i32 (i32, i32)
11declare i64 @llvm.uadd.sat.i64 (i64, i64)
12declare <8 x i16> @llvm.uadd.sat.v8i16(<8 x i16>, <8 x i16>)
13
Simon Pilgrim67610922019-01-14 12:12:42 +000014; fold (uadd_sat c1, c2) -> c3
15define i32 @combine_constfold_i32() {
16; CHECK-LABEL: combine_constfold_i32:
17; CHECK: # %bb.0:
18; CHECK-NEXT: movl $-1, %ecx
19; CHECK-NEXT: movl $-1, %eax
20; CHECK-NEXT: addl $100, %eax
21; CHECK-NEXT: cmovbl %ecx, %eax
22; CHECK-NEXT: retq
23 %res = call i32 @llvm.uadd.sat.i32(i32 4294967295, i32 100)
24 ret i32 %res
25}
26
27define <8 x i16> @combine_constfold_v8i16() {
28; SSE-LABEL: combine_constfold_v8i16:
29; SSE: # %bb.0:
30; SSE-NEXT: movdqa {{.*#+}} xmm0 = [0,1,255,65535,65535,65281,1,1]
31; SSE-NEXT: paddusw {{.*}}(%rip), %xmm0
32; SSE-NEXT: retq
33;
34; AVX-LABEL: combine_constfold_v8i16:
35; AVX: # %bb.0:
36; AVX-NEXT: vmovdqa {{.*#+}} xmm0 = [0,1,255,65535,65535,65281,1,1]
37; AVX-NEXT: vpaddusw {{.*}}(%rip), %xmm0, %xmm0
38; AVX-NEXT: retq
39 %res = call <8 x i16> @llvm.uadd.sat.v8i16(<8 x i16> <i16 0, i16 1, i16 255, i16 65535, i16 -1, i16 -255, i16 -65535, i16 1>, <8 x i16> <i16 1, i16 65535, i16 1, i16 65535, i16 1, i16 65535, i16 1, i16 65535>)
40 ret <8 x i16> %res
41}
42
Simon Pilgrim9961c552019-01-13 21:21:46 +000043; fold (uadd_sat c, x) -> (add_ssat x, c)
44define i32 @combine_constant_i32(i32 %a0) {
45; CHECK-LABEL: combine_constant_i32:
46; CHECK: # %bb.0:
47; CHECK-NEXT: addl $1, %edi
48; CHECK-NEXT: movl $-1, %eax
49; CHECK-NEXT: cmovael %edi, %eax
50; CHECK-NEXT: retq
Simon Pilgrim67610922019-01-14 12:12:42 +000051 %1 = call i32 @llvm.uadd.sat.i32(i32 1, i32 %a0)
Simon Pilgrim9961c552019-01-13 21:21:46 +000052 ret i32 %1
53}
54
55define <8 x i16> @combine_constant_v8i16(<8 x i16> %a0) {
56; SSE-LABEL: combine_constant_v8i16:
57; SSE: # %bb.0:
58; SSE-NEXT: paddusw {{.*}}(%rip), %xmm0
59; SSE-NEXT: retq
60;
61; AVX-LABEL: combine_constant_v8i16:
62; AVX: # %bb.0:
63; AVX-NEXT: vpaddusw {{.*}}(%rip), %xmm0, %xmm0
64; AVX-NEXT: retq
Simon Pilgrim67610922019-01-14 12:12:42 +000065 %1 = call <8 x i16> @llvm.uadd.sat.v8i16(<8 x i16> <i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1, i16 1>, <8 x i16> %a0)
Simon Pilgrim9961c552019-01-13 21:21:46 +000066 ret <8 x i16> %1
67}
68
69; fold (uadd_sat c, 0) -> x
70define i32 @combine_zero_i32(i32 %a0) {
71; CHECK-LABEL: combine_zero_i32:
72; CHECK: # %bb.0:
Simon Pilgrim897d4c62019-01-13 21:50:24 +000073; CHECK-NEXT: movl %edi, %eax
Simon Pilgrim9961c552019-01-13 21:21:46 +000074; CHECK-NEXT: retq
Simon Pilgrim67610922019-01-14 12:12:42 +000075 %1 = call i32 @llvm.uadd.sat.i32(i32 %a0, i32 0)
Simon Pilgrim9961c552019-01-13 21:21:46 +000076 ret i32 %1
77}
78
79define <8 x i16> @combine_zero_v8i16(<8 x i16> %a0) {
Simon Pilgrim897d4c62019-01-13 21:50:24 +000080; CHECK-LABEL: combine_zero_v8i16:
81; CHECK: # %bb.0:
82; CHECK-NEXT: retq
Simon Pilgrim67610922019-01-14 12:12:42 +000083 %1 = call <8 x i16> @llvm.uadd.sat.v8i16(<8 x i16> %a0, <8 x i16> zeroinitializer)
Simon Pilgrim9961c552019-01-13 21:21:46 +000084 ret <8 x i16> %1
85}
86
87; fold (uadd_sat x, y) -> (add x, y) iff no overflow
88define i32 @combine_no_overflow_i32(i32 %a0, i32 %a1) {
89; CHECK-LABEL: combine_no_overflow_i32:
90; CHECK: # %bb.0:
Simon Pilgrim56ba1db2019-01-13 22:08:26 +000091; CHECK-NEXT: # kill: def $esi killed $esi def $rsi
92; CHECK-NEXT: # kill: def $edi killed $edi def $rdi
Simon Pilgrim9961c552019-01-13 21:21:46 +000093; CHECK-NEXT: shrl $16, %edi
94; CHECK-NEXT: shrl $16, %esi
Simon Pilgrim56ba1db2019-01-13 22:08:26 +000095; CHECK-NEXT: leal (%rsi,%rdi), %eax
Simon Pilgrim9961c552019-01-13 21:21:46 +000096; CHECK-NEXT: retq
97 %1 = lshr i32 %a0, 16
98 %2 = lshr i32 %a1, 16
Simon Pilgrim67610922019-01-14 12:12:42 +000099 %3 = call i32 @llvm.uadd.sat.i32(i32 %1, i32 %2)
Simon Pilgrim9961c552019-01-13 21:21:46 +0000100 ret i32 %3
101}
102
103define <8 x i16> @combine_no_overflow_v8i16(<8 x i16> %a0, <8 x i16> %a1) {
104; SSE-LABEL: combine_no_overflow_v8i16:
105; SSE: # %bb.0:
106; SSE-NEXT: psrlw $10, %xmm0
107; SSE-NEXT: psrlw $10, %xmm1
Simon Pilgrim56ba1db2019-01-13 22:08:26 +0000108; SSE-NEXT: paddw %xmm1, %xmm0
Simon Pilgrim9961c552019-01-13 21:21:46 +0000109; SSE-NEXT: retq
110;
111; AVX-LABEL: combine_no_overflow_v8i16:
112; AVX: # %bb.0:
113; AVX-NEXT: vpsrlw $10, %xmm0, %xmm0
114; AVX-NEXT: vpsrlw $10, %xmm1, %xmm1
Simon Pilgrim56ba1db2019-01-13 22:08:26 +0000115; AVX-NEXT: vpaddw %xmm1, %xmm0, %xmm0
Simon Pilgrim9961c552019-01-13 21:21:46 +0000116; AVX-NEXT: retq
117 %1 = lshr <8 x i16> %a0, <i16 10, i16 10, i16 10, i16 10, i16 10, i16 10, i16 10, i16 10>
118 %2 = lshr <8 x i16> %a1, <i16 10, i16 10, i16 10, i16 10, i16 10, i16 10, i16 10, i16 10>
Simon Pilgrim67610922019-01-14 12:12:42 +0000119 %3 = call <8 x i16> @llvm.uadd.sat.v8i16(<8 x i16> %1, <8 x i16> %2)
Simon Pilgrim9961c552019-01-13 21:21:46 +0000120 ret <8 x i16> %3
121}