blob: d9d24779a1833511f934e5fa1db6b07944923ce7 [file] [log] [blame]
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001//===- AArch64InstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the InstructionSelector class for
11/// AArch64.
12/// \todo This should be generated by TableGen.
13//===----------------------------------------------------------------------===//
14
15#include "AArch64InstructionSelector.h"
16#include "AArch64InstrInfo.h"
17#include "AArch64RegisterBankInfo.h"
18#include "AArch64RegisterInfo.h"
19#include "AArch64Subtarget.h"
Tim Northoverbdf16242016-10-10 21:50:00 +000020#include "AArch64TargetMachine.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000021#include "llvm/CodeGen/MachineBasicBlock.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstr.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/IR/Type.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/raw_ostream.h"
29
30#define DEBUG_TYPE "aarch64-isel"
31
32using namespace llvm;
33
34#ifndef LLVM_BUILD_GLOBAL_ISEL
35#error "You shouldn't build this"
36#endif
37
38AArch64InstructionSelector::AArch64InstructionSelector(
Tim Northoverbdf16242016-10-10 21:50:00 +000039 const AArch64TargetMachine &TM, const AArch64Subtarget &STI,
40 const AArch64RegisterBankInfo &RBI)
41 : InstructionSelector(), TM(TM), STI(STI), TII(*STI.getInstrInfo()),
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000042 TRI(*STI.getRegisterInfo()), RBI(RBI) {}
43
Ahmed Bougacha59e160a2016-08-16 14:37:40 +000044/// Check whether \p I is a currently unsupported binary operation:
45/// - it has an unsized type
46/// - an operand is not a vreg
47/// - all operands are not in the same bank
48/// These are checks that should someday live in the verifier, but right now,
49/// these are mostly limitations of the aarch64 selector.
50static bool unsupportedBinOp(const MachineInstr &I,
51 const AArch64RegisterBankInfo &RBI,
52 const MachineRegisterInfo &MRI,
53 const AArch64RegisterInfo &TRI) {
Tim Northover0f140c72016-09-09 11:46:34 +000054 LLT Ty = MRI.getType(I.getOperand(0).getReg());
Tim Northover32a078a2016-09-15 10:09:59 +000055 if (!Ty.isValid()) {
56 DEBUG(dbgs() << "Generic binop register should be typed\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +000057 return true;
58 }
59
60 const RegisterBank *PrevOpBank = nullptr;
61 for (auto &MO : I.operands()) {
62 // FIXME: Support non-register operands.
63 if (!MO.isReg()) {
64 DEBUG(dbgs() << "Generic inst non-reg operands are unsupported\n");
65 return true;
66 }
67
68 // FIXME: Can generic operations have physical registers operands? If
69 // so, this will need to be taught about that, and we'll need to get the
70 // bank out of the minimal class for the register.
71 // Either way, this needs to be documented (and possibly verified).
72 if (!TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
73 DEBUG(dbgs() << "Generic inst has physical register operand\n");
74 return true;
75 }
76
77 const RegisterBank *OpBank = RBI.getRegBank(MO.getReg(), MRI, TRI);
78 if (!OpBank) {
79 DEBUG(dbgs() << "Generic register has no bank or class\n");
80 return true;
81 }
82
83 if (PrevOpBank && OpBank != PrevOpBank) {
84 DEBUG(dbgs() << "Generic inst operands have different banks\n");
85 return true;
86 }
87 PrevOpBank = OpBank;
88 }
89 return false;
90}
91
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000092/// Select the AArch64 opcode for the basic binary operation \p GenericOpc
93/// (such as G_OR or G_ADD), appropriate for the register bank \p RegBankID
94/// and of size \p OpSize.
95/// \returns \p GenericOpc if the combination is unsupported.
96static unsigned selectBinaryOp(unsigned GenericOpc, unsigned RegBankID,
97 unsigned OpSize) {
98 switch (RegBankID) {
99 case AArch64::GPRRegBankID:
100 switch (OpSize) {
101 case 32:
102 switch (GenericOpc) {
103 case TargetOpcode::G_OR:
104 return AArch64::ORRWrr;
Ahmed Bougacha6db3cfe2016-07-29 16:56:25 +0000105 case TargetOpcode::G_XOR:
106 return AArch64::EORWrr;
Ahmed Bougacha61a79282016-07-28 16:58:31 +0000107 case TargetOpcode::G_AND:
108 return AArch64::ANDWrr;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000109 case TargetOpcode::G_ADD:
110 return AArch64::ADDWrr;
Ahmed Bougachad7748d62016-07-28 16:58:35 +0000111 case TargetOpcode::G_SUB:
112 return AArch64::SUBWrr;
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +0000113 case TargetOpcode::G_SHL:
114 return AArch64::LSLVWr;
115 case TargetOpcode::G_LSHR:
116 return AArch64::LSRVWr;
117 case TargetOpcode::G_ASHR:
118 return AArch64::ASRVWr;
Ahmed Bougacha1d0560b2016-08-18 15:17:13 +0000119 case TargetOpcode::G_SDIV:
120 return AArch64::SDIVWr;
121 case TargetOpcode::G_UDIV:
122 return AArch64::UDIVWr;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000123 default:
124 return GenericOpc;
125 }
126 case 64:
127 switch (GenericOpc) {
128 case TargetOpcode::G_OR:
129 return AArch64::ORRXrr;
Ahmed Bougacha6db3cfe2016-07-29 16:56:25 +0000130 case TargetOpcode::G_XOR:
131 return AArch64::EORXrr;
Ahmed Bougacha61a79282016-07-28 16:58:31 +0000132 case TargetOpcode::G_AND:
133 return AArch64::ANDXrr;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000134 case TargetOpcode::G_ADD:
Tim Northover2fda4b02016-10-10 21:49:49 +0000135 case TargetOpcode::G_GEP:
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000136 return AArch64::ADDXrr;
Ahmed Bougachad7748d62016-07-28 16:58:35 +0000137 case TargetOpcode::G_SUB:
138 return AArch64::SUBXrr;
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +0000139 case TargetOpcode::G_SHL:
140 return AArch64::LSLVXr;
141 case TargetOpcode::G_LSHR:
142 return AArch64::LSRVXr;
143 case TargetOpcode::G_ASHR:
144 return AArch64::ASRVXr;
Ahmed Bougacha1d0560b2016-08-18 15:17:13 +0000145 case TargetOpcode::G_SDIV:
146 return AArch64::SDIVXr;
147 case TargetOpcode::G_UDIV:
148 return AArch64::UDIVXr;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000149 default:
150 return GenericOpc;
151 }
152 }
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +0000153 case AArch64::FPRRegBankID:
154 switch (OpSize) {
155 case 32:
156 switch (GenericOpc) {
157 case TargetOpcode::G_FADD:
158 return AArch64::FADDSrr;
159 case TargetOpcode::G_FSUB:
160 return AArch64::FSUBSrr;
161 case TargetOpcode::G_FMUL:
162 return AArch64::FMULSrr;
163 case TargetOpcode::G_FDIV:
164 return AArch64::FDIVSrr;
165 default:
166 return GenericOpc;
167 }
168 case 64:
169 switch (GenericOpc) {
170 case TargetOpcode::G_FADD:
171 return AArch64::FADDDrr;
172 case TargetOpcode::G_FSUB:
173 return AArch64::FSUBDrr;
174 case TargetOpcode::G_FMUL:
175 return AArch64::FMULDrr;
176 case TargetOpcode::G_FDIV:
177 return AArch64::FDIVDrr;
Quentin Colombet0e531272016-10-11 00:21:11 +0000178 case TargetOpcode::G_OR:
179 return AArch64::ORRv8i8;
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +0000180 default:
181 return GenericOpc;
182 }
183 }
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000184 };
185 return GenericOpc;
186}
187
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000188/// Select the AArch64 opcode for the G_LOAD or G_STORE operation \p GenericOpc,
189/// appropriate for the (value) register bank \p RegBankID and of memory access
190/// size \p OpSize. This returns the variant with the base+unsigned-immediate
191/// addressing mode (e.g., LDRXui).
192/// \returns \p GenericOpc if the combination is unsupported.
193static unsigned selectLoadStoreUIOp(unsigned GenericOpc, unsigned RegBankID,
194 unsigned OpSize) {
195 const bool isStore = GenericOpc == TargetOpcode::G_STORE;
196 switch (RegBankID) {
197 case AArch64::GPRRegBankID:
198 switch (OpSize) {
199 case 32:
200 return isStore ? AArch64::STRWui : AArch64::LDRWui;
201 case 64:
202 return isStore ? AArch64::STRXui : AArch64::LDRXui;
203 }
Quentin Colombetd2623f8e2016-10-11 00:21:14 +0000204 case AArch64::FPRRegBankID:
205 switch (OpSize) {
206 case 32:
207 return isStore ? AArch64::STRSui : AArch64::LDRSui;
208 case 64:
209 return isStore ? AArch64::STRDui : AArch64::LDRDui;
210 }
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000211 };
212 return GenericOpc;
213}
214
Quentin Colombetcb629a82016-10-12 03:57:49 +0000215static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII,
216 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
217 const RegisterBankInfo &RBI) {
218
219 unsigned DstReg = I.getOperand(0).getReg();
220 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
221 assert(I.isCopy() && "Generic operators do not allow physical registers");
222 return true;
223 }
224
225 const RegisterBank &RegBank = *RBI.getRegBank(DstReg, MRI, TRI);
226 const unsigned DstSize = MRI.getType(DstReg).getSizeInBits();
227 unsigned SrcReg = I.getOperand(1).getReg();
228 const unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI);
229 (void)SrcSize;
230 assert((!TargetRegisterInfo::isPhysicalRegister(SrcReg) || I.isCopy()) &&
231 "No phys reg on generic operators");
232 assert(
233 (DstSize == SrcSize ||
234 // Copies are a mean to setup initial types, the number of
235 // bits may not exactly match.
236 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
237 DstSize <= RBI.getSizeInBits(SrcReg, MRI, TRI)) ||
238 // Copies are a mean to copy bits around, as long as we are
239 // on the same register class, that's fine. Otherwise, that
240 // means we need some SUBREG_TO_REG or AND & co.
241 (((DstSize + 31) / 32 == (SrcSize + 31) / 32) && DstSize > SrcSize)) &&
242 "Copy with different width?!");
243 assert((DstSize <= 64 || RegBank.getID() == AArch64::FPRRegBankID) &&
244 "GPRs cannot get more than 64-bit width values");
245 const TargetRegisterClass *RC = nullptr;
246
247 if (RegBank.getID() == AArch64::FPRRegBankID) {
248 if (DstSize <= 32)
249 RC = &AArch64::FPR32RegClass;
250 else if (DstSize <= 64)
251 RC = &AArch64::FPR64RegClass;
252 else if (DstSize <= 128)
253 RC = &AArch64::FPR128RegClass;
254 else {
255 DEBUG(dbgs() << "Unexpected bitcast size " << DstSize << '\n');
256 return false;
257 }
258 } else {
259 assert(RegBank.getID() == AArch64::GPRRegBankID &&
260 "Bitcast for the flags?");
261 RC =
262 DstSize <= 32 ? &AArch64::GPR32allRegClass : &AArch64::GPR64allRegClass;
263 }
264
265 // No need to constrain SrcReg. It will get constrained when
266 // we hit another of its use or its defs.
267 // Copies do not have constraints.
268 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
269 DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
270 << " operand\n");
271 return false;
272 }
273 I.setDesc(TII.get(AArch64::COPY));
274 return true;
275}
276
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000277bool AArch64InstructionSelector::select(MachineInstr &I) const {
278 assert(I.getParent() && "Instruction should be in a basic block!");
279 assert(I.getParent()->getParent() && "Instruction should be in a function!");
280
281 MachineBasicBlock &MBB = *I.getParent();
282 MachineFunction &MF = *MBB.getParent();
283 MachineRegisterInfo &MRI = MF.getRegInfo();
284
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000285 if (!isPreISelGenericOpcode(I.getOpcode()))
Quentin Colombetcb629a82016-10-12 03:57:49 +0000286 return !I.isCopy() || selectCopy(I, TII, MRI, TRI, RBI);
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000287
288 if (I.getNumOperands() != I.getNumExplicitOperands()) {
289 DEBUG(dbgs() << "Generic instruction has unexpected implicit operands\n");
290 return false;
291 }
292
Tim Northover32a078a2016-09-15 10:09:59 +0000293 LLT Ty =
294 I.getOperand(0).isReg() ? MRI.getType(I.getOperand(0).getReg()) : LLT{};
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000295
Ahmed Bougacha85505092016-07-28 17:15:15 +0000296 switch (I.getOpcode()) {
297 case TargetOpcode::G_BR: {
298 I.setDesc(TII.get(AArch64::B));
Ahmed Bougacha85505092016-07-28 17:15:15 +0000299 return true;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000300 }
301
Tim Northover4edc60d2016-10-10 21:49:42 +0000302 case TargetOpcode::G_CONSTANT: {
303 if (Ty.getSizeInBits() <= 32)
304 I.setDesc(TII.get(AArch64::MOVi32imm));
305 else if (Ty.getSizeInBits() <= 64)
306 I.setDesc(TII.get(AArch64::MOVi64imm));
307 else
308 return false;
309 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
310 }
311
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +0000312 case TargetOpcode::G_FRAME_INDEX: {
313 // allocas and G_FRAME_INDEX are only supported in addrspace(0).
Tim Northover5ae83502016-09-15 09:20:34 +0000314 if (Ty != LLT::pointer(0, 64)) {
Tim Northover0f140c72016-09-09 11:46:34 +0000315 DEBUG(dbgs() << "G_FRAME_INDEX pointer has type: " << Ty
Tim Northover5ae83502016-09-15 09:20:34 +0000316 << ", expected: " << LLT::pointer(0, 64) << '\n');
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +0000317 return false;
318 }
319
320 I.setDesc(TII.get(AArch64::ADDXri));
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +0000321
322 // MOs for a #0 shifted immediate.
323 I.addOperand(MachineOperand::CreateImm(0));
324 I.addOperand(MachineOperand::CreateImm(0));
325
326 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
327 }
Tim Northoverbdf16242016-10-10 21:50:00 +0000328
329 case TargetOpcode::G_GLOBAL_VALUE: {
330 auto GV = I.getOperand(1).getGlobal();
331 if (GV->isThreadLocal()) {
332 // FIXME: we don't support TLS yet.
333 return false;
334 }
335 unsigned char OpFlags = STI.ClassifyGlobalReference(GV, TM);
336 if (OpFlags & AArch64II::MO_GOT)
337 I.setDesc(TII.get(AArch64::LOADgot));
338 else {
339 I.setDesc(TII.get(AArch64::MOVaddr));
340 I.getOperand(1).setTargetFlags(OpFlags | AArch64II::MO_PAGE);
341 MachineInstrBuilder MIB(MF, I);
342 MIB.addGlobalAddress(GV, I.getOperand(1).getOffset(),
343 OpFlags | AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
344 }
345 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
346 }
347
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000348 case TargetOpcode::G_LOAD:
349 case TargetOpcode::G_STORE: {
Tim Northover0f140c72016-09-09 11:46:34 +0000350 LLT MemTy = Ty;
351 LLT PtrTy = MRI.getType(I.getOperand(1).getReg());
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000352
Tim Northover5ae83502016-09-15 09:20:34 +0000353 if (PtrTy != LLT::pointer(0, 64)) {
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000354 DEBUG(dbgs() << "Load/Store pointer has type: " << PtrTy
Tim Northover5ae83502016-09-15 09:20:34 +0000355 << ", expected: " << LLT::pointer(0, 64) << '\n');
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000356 return false;
357 }
358
359#ifndef NDEBUG
360 // Sanity-check the pointer register.
361 const unsigned PtrReg = I.getOperand(1).getReg();
362 const RegisterBank &PtrRB = *RBI.getRegBank(PtrReg, MRI, TRI);
363 assert(PtrRB.getID() == AArch64::GPRRegBankID &&
364 "Load/Store pointer operand isn't a GPR");
Tim Northover0f140c72016-09-09 11:46:34 +0000365 assert(MRI.getType(PtrReg).isPointer() &&
366 "Load/Store pointer operand isn't a pointer");
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000367#endif
368
369 const unsigned ValReg = I.getOperand(0).getReg();
370 const RegisterBank &RB = *RBI.getRegBank(ValReg, MRI, TRI);
371
372 const unsigned NewOpc =
373 selectLoadStoreUIOp(I.getOpcode(), RB.getID(), MemTy.getSizeInBits());
374 if (NewOpc == I.getOpcode())
375 return false;
376
377 I.setDesc(TII.get(NewOpc));
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000378
379 I.addOperand(MachineOperand::CreateImm(0));
380 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
381 }
382
Ahmed Bougachae4c03ab2016-08-16 14:37:46 +0000383 case TargetOpcode::G_MUL: {
384 // Reject the various things we don't support yet.
385 if (unsupportedBinOp(I, RBI, MRI, TRI))
386 return false;
387
388 const unsigned DefReg = I.getOperand(0).getReg();
389 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
390
391 if (RB.getID() != AArch64::GPRRegBankID) {
392 DEBUG(dbgs() << "G_MUL on bank: " << RB << ", expected: GPR\n");
393 return false;
394 }
395
396 unsigned ZeroReg;
397 unsigned NewOpc;
398 if (Ty == LLT::scalar(32)) {
399 NewOpc = AArch64::MADDWrrr;
400 ZeroReg = AArch64::WZR;
401 } else if (Ty == LLT::scalar(64)) {
402 NewOpc = AArch64::MADDXrrr;
403 ZeroReg = AArch64::XZR;
404 } else {
405 DEBUG(dbgs() << "G_MUL has type: " << Ty << ", expected: "
406 << LLT::scalar(32) << " or " << LLT::scalar(64) << '\n');
407 return false;
408 }
409
410 I.setDesc(TII.get(NewOpc));
Ahmed Bougachae4c03ab2016-08-16 14:37:46 +0000411
412 I.addOperand(MachineOperand::CreateReg(ZeroReg, /*isDef=*/false));
413
414 // Now that we selected an opcode, we need to constrain the register
415 // operands to use appropriate classes.
416 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
417 }
418
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +0000419 case TargetOpcode::G_FADD:
420 case TargetOpcode::G_FSUB:
421 case TargetOpcode::G_FMUL:
422 case TargetOpcode::G_FDIV:
423
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000424 case TargetOpcode::G_OR:
Ahmed Bougacha6db3cfe2016-07-29 16:56:25 +0000425 case TargetOpcode::G_XOR:
Ahmed Bougacha61a79282016-07-28 16:58:31 +0000426 case TargetOpcode::G_AND:
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +0000427 case TargetOpcode::G_SHL:
428 case TargetOpcode::G_LSHR:
429 case TargetOpcode::G_ASHR:
Ahmed Bougacha1d0560b2016-08-18 15:17:13 +0000430 case TargetOpcode::G_SDIV:
431 case TargetOpcode::G_UDIV:
Ahmed Bougachad7748d62016-07-28 16:58:35 +0000432 case TargetOpcode::G_ADD:
Tim Northover2fda4b02016-10-10 21:49:49 +0000433 case TargetOpcode::G_SUB:
434 case TargetOpcode::G_GEP: {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000435 // Reject the various things we don't support yet.
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000436 if (unsupportedBinOp(I, RBI, MRI, TRI))
437 return false;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000438
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000439 const unsigned OpSize = Ty.getSizeInBits();
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000440
441 const unsigned DefReg = I.getOperand(0).getReg();
442 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
443
444 const unsigned NewOpc = selectBinaryOp(I.getOpcode(), RB.getID(), OpSize);
445 if (NewOpc == I.getOpcode())
446 return false;
447
448 I.setDesc(TII.get(NewOpc));
449 // FIXME: Should the type be always reset in setDesc?
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000450
451 // Now that we selected an opcode, we need to constrain the register
452 // operands to use appropriate classes.
453 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
454 }
Tim Northover3d38b3a2016-10-11 20:50:21 +0000455
456 case TargetOpcode::G_ANYEXT: {
457 const unsigned DstReg = I.getOperand(0).getReg();
458 const unsigned SrcReg = I.getOperand(1).getReg();
459
Quentin Colombetcb629a82016-10-12 03:57:49 +0000460 const RegisterBank &RBDst = *RBI.getRegBank(DstReg, MRI, TRI);
461 if (RBDst.getID() != AArch64::GPRRegBankID) {
462 DEBUG(dbgs() << "G_ANYEXT on bank: " << RBDst << ", expected: GPR\n");
463 return false;
464 }
Tim Northover3d38b3a2016-10-11 20:50:21 +0000465
Quentin Colombetcb629a82016-10-12 03:57:49 +0000466 const RegisterBank &RBSrc = *RBI.getRegBank(SrcReg, MRI, TRI);
467 if (RBSrc.getID() != AArch64::GPRRegBankID) {
468 DEBUG(dbgs() << "G_ANYEXT on bank: " << RBSrc << ", expected: GPR\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +0000469 return false;
470 }
471
472 const unsigned DstSize = MRI.getType(DstReg).getSizeInBits();
473
474 if (DstSize == 0) {
475 DEBUG(dbgs() << "G_ANYEXT operand has no size, not a gvreg?\n");
476 return false;
477 }
478
Quentin Colombetcb629a82016-10-12 03:57:49 +0000479 if (DstSize != 64 && DstSize > 32) {
Tim Northover3d38b3a2016-10-11 20:50:21 +0000480 DEBUG(dbgs() << "G_ANYEXT to size: " << DstSize
481 << ", expected: 32 or 64\n");
482 return false;
483 }
Quentin Colombetcb629a82016-10-12 03:57:49 +0000484 // At this point G_ANYEXT is just like a plain COPY, but we need
485 // to explicitly form the 64-bit value if any.
486 if (DstSize > 32) {
487 unsigned ExtSrc = MRI.createVirtualRegister(&AArch64::GPR64allRegClass);
488 BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::SUBREG_TO_REG))
489 .addDef(ExtSrc)
490 .addImm(0)
491 .addUse(SrcReg)
492 .addImm(AArch64::sub_32);
493 I.getOperand(1).setReg(ExtSrc);
Tim Northover3d38b3a2016-10-11 20:50:21 +0000494 }
Quentin Colombetcb629a82016-10-12 03:57:49 +0000495 return selectCopy(I, TII, MRI, TRI, RBI);
Tim Northover3d38b3a2016-10-11 20:50:21 +0000496 }
497
498 case TargetOpcode::G_ZEXT:
499 case TargetOpcode::G_SEXT: {
500 unsigned Opcode = I.getOpcode();
501 const LLT DstTy = MRI.getType(I.getOperand(0).getReg()),
502 SrcTy = MRI.getType(I.getOperand(1).getReg());
503 const bool isSigned = Opcode == TargetOpcode::G_SEXT;
504 const unsigned DefReg = I.getOperand(0).getReg();
505 const unsigned SrcReg = I.getOperand(1).getReg();
506 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
507
508 if (RB.getID() != AArch64::GPRRegBankID) {
509 DEBUG(dbgs() << TII.getName(I.getOpcode()) << " on bank: " << RB
510 << ", expected: GPR\n");
511 return false;
512 }
513
514 MachineInstr *ExtI;
515 if (DstTy == LLT::scalar(64)) {
516 // FIXME: Can we avoid manually doing this?
517 if (!RBI.constrainGenericRegister(SrcReg, AArch64::GPR32RegClass, MRI)) {
518 DEBUG(dbgs() << "Failed to constrain " << TII.getName(Opcode)
519 << " operand\n");
520 return false;
521 }
522
523 const unsigned SrcXReg =
524 MRI.createVirtualRegister(&AArch64::GPR64RegClass);
525 BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::SUBREG_TO_REG))
526 .addDef(SrcXReg)
527 .addImm(0)
528 .addUse(SrcReg)
529 .addImm(AArch64::sub_32);
530
531 const unsigned NewOpc = isSigned ? AArch64::SBFMXri : AArch64::UBFMXri;
532 ExtI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(NewOpc))
533 .addDef(DefReg)
534 .addUse(SrcXReg)
535 .addImm(0)
536 .addImm(SrcTy.getSizeInBits() - 1);
537 } else if (DstTy == LLT::scalar(32)) {
538 const unsigned NewOpc = isSigned ? AArch64::SBFMWri : AArch64::UBFMWri;
539 ExtI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(NewOpc))
540 .addDef(DefReg)
541 .addUse(SrcReg)
542 .addImm(0)
543 .addImm(SrcTy.getSizeInBits() - 1);
544 } else {
545 return false;
546 }
547
548 constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
549
550 I.eraseFromParent();
551 return true;
552 }
Tim Northoverc1d8c2b2016-10-11 22:29:23 +0000553
554 case TargetOpcode::G_INTTOPTR:
555 case TargetOpcode::G_PTRTOINT:
Quentin Colombet9de30fa2016-10-12 03:57:52 +0000556 case TargetOpcode::G_BITCAST:
557 return selectCopy(I, TII, MRI, TRI, RBI);
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000558 }
559
560 return false;
561}