blob: 76fa45c8183b8d1253b5705f1969cdf3e86089db [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattnerb4299832006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattnerb4299832006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner2d4e8f72006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner7ecbd302006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +000020 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +000021 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +000022 let DecoderMethod = "decodeSImmOperand<16>";
Chris Lattner7ecbd302006-06-26 23:53:10 +000023}
24def u16imm64 : Operand<i64> {
25 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +000026 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +000027 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +000028 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner7ecbd302006-06-26 23:53:10 +000029}
Ulrich Weigand5a02a022013-06-26 13:49:53 +000030def s17imm64 : Operand<i64> {
31 // This operand type is used for addis/lis to allow the assembler parser
32 // to accept immediates in the range -65536..65535 for compatibility with
33 // the GNU assembler. The operand is treated as 16-bit otherwise.
34 let PrintMethod = "printS16ImmOperand";
35 let EncoderMethod = "getImm16Encoding";
36 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +000037 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +000038}
Hal Finkelefe4a442012-09-05 19:22:27 +000039def tocentry : Operand<iPTR> {
Ulrich Weigandfd245442013-03-19 19:50:30 +000040 let MIOperandInfo = (ops i64imm:$imm);
Hal Finkelefe4a442012-09-05 19:22:27 +000041}
Bill Schmidtca4a0c92012-12-04 16:18:08 +000042def tlsreg : Operand<i64> {
43 let EncoderMethod = "getTLSRegEncoding";
Ulrich Weigand5b427592013-07-05 12:22:36 +000044 let ParserMatchClass = PPCTLSRegOperand;
Bill Schmidtca4a0c92012-12-04 16:18:08 +000045}
Bill Schmidtc56f1d32012-12-11 20:30:11 +000046def tlsgd : Operand<i64> {}
Ulrich Weigand5143bab2013-07-02 21:31:04 +000047def tlscall : Operand<i64> {
48 let PrintMethod = "printTLSCall";
49 let MIOperandInfo = (ops calltarget:$func, tlsgd:$sym);
50 let EncoderMethod = "getTLSCallEncoding";
51}
Chris Lattner2d4e8f72006-06-20 21:23:06 +000052
Chris Lattner52a956d2006-06-20 23:18:58 +000053//===----------------------------------------------------------------------===//
54// 64-bit transformation functions.
55//
Chris Lattner2d4e8f72006-06-20 21:23:06 +000056
Chris Lattner52a956d2006-06-20 23:18:58 +000057def SHL64 : SDNodeXForm<imm, [{
58 // Transformation function: 63 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +000059 return getI32Imm(63 - N->getZExtValue());
Chris Lattner52a956d2006-06-20 23:18:58 +000060}]>;
61
62def SRL64 : SDNodeXForm<imm, [{
63 // Transformation function: 64 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +000064 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattner52a956d2006-06-20 23:18:58 +000065}]>;
66
67def HI32_48 : SDNodeXForm<imm, [{
68 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +000069 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattner52a956d2006-06-20 23:18:58 +000070}]>;
71
72def HI48_64 : SDNodeXForm<imm, [{
73 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +000074 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattner52a956d2006-06-20 23:18:58 +000075}]>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +000076
Chris Lattnerb4299832006-06-16 20:22:01 +000077
78//===----------------------------------------------------------------------===//
Chris Lattner44dbdbe2006-11-14 18:44:47 +000079// Calls.
80//
81
Hal Finkelb4b99e52013-12-17 23:05:18 +000082let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Ulrich Weigand410a40b2013-03-26 10:53:03 +000083let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Hal Finkelf4a22c02015-01-13 17:47:54 +000084 let isReturn = 1, Uses = [LR8, RM] in
85 def BLR8 : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
86 [(retflag)]>, Requires<[In64BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +000087 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +000088 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
89 []>,
Ulrich Weigand410a40b2013-03-26 10:53:03 +000090 Requires<[In64BitMode]>;
Hal Finkel940ab932014-02-28 00:27:01 +000091 def BCCCTR8 : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
92 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
93 []>,
94 Requires<[In64BitMode]>;
95
96 def BCCTR8 : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
97 "bcctr 12, $bi, 0", IIC_BrB, []>,
98 Requires<[In64BitMode]>;
99 def BCCTR8n : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
100 "bcctr 4, $bi, 0", IIC_BrB, []>,
Hal Finkel500b0042013-04-10 06:42:34 +0000101 Requires<[In64BitMode]>;
102 }
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000103}
104
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000105let Defs = [LR8] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000106 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000107 PPC970_Unit_BRU;
108
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000109let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
110 let Defs = [CTR8], Uses = [CTR8] in {
111 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
112 "bdz $dst">;
113 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
114 "bdnz $dst">;
115 }
Hal Finkel5711eca2013-04-09 22:58:37 +0000116
117 let isReturn = 1, Defs = [CTR8], Uses = [CTR8, LR8, RM] in {
118 def BDZLR8 : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000119 "bdzlr", IIC_BrB, []>;
Hal Finkel5711eca2013-04-09 22:58:37 +0000120 def BDNZLR8 : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000121 "bdnzlr", IIC_BrB, []>;
Hal Finkel5711eca2013-04-09 22:58:37 +0000122 }
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000123}
124
Hal Finkel5711eca2013-04-09 22:58:37 +0000125
126
Roman Divackyef21be22012-03-06 16:41:49 +0000127let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000128 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000129 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000130 def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000131 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000132
Ulrich Weigand42a09dc2013-07-02 21:31:59 +0000133 def BL8_TLS : IForm<18, 0, 1, (outs), (ins tlscall:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000134 "bl $func", IIC_BrB, []>;
Ulrich Weigand42a09dc2013-07-02 21:31:59 +0000135
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000136 def BLA8 : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000137 "bla $func", IIC_BrB, [(PPCcall (i64 imm:$func))]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000138 }
139 let Uses = [RM], isCodeGenOnly = 1 in {
140 def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000141 (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000142 "bl $func\n\tnop", IIC_BrB, []>;
Hal Finkel51861b42012-03-31 14:45:15 +0000143
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000144 def BL8_NOP_TLS : IForm_and_DForm_4_zero<18, 0, 1, 24,
145 (outs), (ins tlscall:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000146 "bl $func\n\tnop", IIC_BrB, []>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000147
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000148 def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24,
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000149 (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000150 "bla $func\n\tnop", IIC_BrB,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000151 [(PPCcall_nop (i64 imm:$func))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000152 }
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000153 let Uses = [CTR8, RM] in {
154 def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000155 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000156 Requires<[In64BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +0000157
Hal Finkel940ab932014-02-28 00:27:01 +0000158 let isCodeGenOnly = 1 in {
159 def BCCCTRL8 : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
160 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
161 []>,
162 Requires<[In64BitMode]>;
163
164 def BCCTRL8 : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
165 "bcctrl 12, $bi, 0", IIC_BrB, []>,
166 Requires<[In64BitMode]>;
167 def BCCTRL8n : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
168 "bcctrl 4, $bi, 0", IIC_BrB, []>,
169 Requires<[In64BitMode]>;
170 }
Dale Johannesene395d782008-10-23 20:41:28 +0000171 }
Chris Lattner43df5b32007-02-25 05:34:32 +0000172}
Hal Finkelfc096c92014-12-23 22:29:40 +0000173
174let isCall = 1, PPC970_Unit = 7, isCodeGenOnly = 1,
175 Defs = [LR8, X2], Uses = [CTR8, RM], RST = 2 in {
176 def BCTRL8_LDinto_toc :
177 XLForm_2_ext_and_DSForm_1<19, 528, 20, 0, 1, 58, 0, (outs),
178 (ins memrix:$src),
179 "bctrl\n\tld 2, $src", IIC_BrB,
180 [(PPCbctrl_load_toc ixaddr:$src)]>,
181 Requires<[In64BitMode]>;
182}
183
Hal Finkel654d43b2013-04-12 02:18:09 +0000184} // Interpretation64Bit
Chris Lattner43df5b32007-02-25 05:34:32 +0000185
Hal Finkelb4b99e52013-12-17 23:05:18 +0000186// FIXME: Duplicating this for the asm parser should be unnecessary, but the
187// previous definition must be marked as CodeGen only to prevent decoding
188// conflicts.
189let Interpretation64Bit = 1, isAsmParserOnly = 1 in
190let isCall = 1, PPC970_Unit = 7, Defs = [LR8], Uses = [RM] in
191def BL8_TLS_ : IForm<18, 0, 1, (outs), (ins tlscall:$func),
192 "bl $func", IIC_BrB, []>;
193
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000194// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000195def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
196 (BL8 tglobaladdr:$dst)>;
197def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)),
198 (BL8_NOP tglobaladdr:$dst)>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000199
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000200def : Pat<(PPCcall (i64 texternalsym:$dst)),
201 (BL8 texternalsym:$dst)>;
202def : Pat<(PPCcall_nop (i64 texternalsym:$dst)),
203 (BL8_NOP texternalsym:$dst)>;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000204
Evan Cheng32e376f2008-07-12 02:23:19 +0000205// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +0000206let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +0000207 let Defs = [CR0] in {
Evan Cheng32e376f2008-07-12 02:23:19 +0000208 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000209 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_ADD_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000210 [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000211 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000212 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_SUB_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000213 [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000214 def ATOMIC_LOAD_OR_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000215 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_OR_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000216 [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000217 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000218 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_XOR_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000219 [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000220 def ATOMIC_LOAD_AND_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000221 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_AND_i64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000222 [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000223 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000224 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_NAND_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000225 [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000226
Dale Johannesendec51702008-08-22 03:49:10 +0000227 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000228 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$old, g8rc:$new), "#ATOMIC_CMP_SWAP_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000229 [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000230
Dale Johannesen765065c2008-08-25 21:09:52 +0000231 def ATOMIC_SWAP_I64 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +0000232 (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$new), "#ATOMIC_SWAP_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000233 [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +0000234 }
Evan Cheng5102bd92008-04-19 02:30:38 +0000235}
236
Evan Cheng32e376f2008-07-12 02:23:19 +0000237// Instructions to support atomic operations
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000238let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000239def LDARX : XForm_1<31, 84, (outs g8rc:$rD), (ins memrr:$ptr),
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000240 "ldarx $rD, $ptr", IIC_LdStLDARX, []>;
Evan Cheng32e376f2008-07-12 02:23:19 +0000241
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000242// Instruction to support lock versions of atomics
243// (EH=1 - see Power ISA 2.07 Book II 4.4.2)
244def LDARXL : XForm_1<31, 84, (outs g8rc:$rD), (ins memrr:$ptr),
245 "ldarx $rD, $ptr, 1", IIC_LdStLDARX, []>, isDOT;
246}
247
248let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000249def STDCX : XForm_1<31, 214, (outs), (ins g8rc:$rS, memrr:$dst),
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000250 "stdcx. $rS, $dst", IIC_LdStSTDCX, []>, isDOT;
Evan Cheng32e376f2008-07-12 02:23:19 +0000251
Hal Finkelb4b99e52013-12-17 23:05:18 +0000252let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000253let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000254def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000255 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000256 "#TC_RETURNd8 $dst $offset",
257 []>;
258
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000259let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000260def TCRETURNai8 :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000261 "#TC_RETURNa8 $func $offset",
262 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
263
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000264let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000265def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000266 "#TC_RETURNr8 $dst $offset",
267 []>;
268
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000269let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000270 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +0000271def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
272 []>,
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000273 Requires<[In64BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000274
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000275let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000276 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000277def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000278 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000279 []>;
280
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000281let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000282 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000283def TAILBA8 : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000284 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000285 []>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000286} // Interpretation64Bit
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000287
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000288def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
289 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
290
291def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
292 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
293
294def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
295 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
296
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000297
Hal Finkel25aab012013-03-28 03:38:08 +0000298// 64-bit CR instructions
Hal Finkelb4b99e52013-12-17 23:05:18 +0000299let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Craig Topperc50d64b2014-11-26 00:46:26 +0000300let hasSideEffects = 0 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000301def MTOCRF8: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins g8rc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000302 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000303 PPC970_DGroup_First, PPC970_Unit_CRU;
304
305def MTCRF8 : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000306 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Hal Finkelac9df3d2011-12-07 06:34:06 +0000307 PPC970_MicroCode, PPC970_Unit_CRU;
308
Hal Finkel7fe6a532013-09-12 05:24:49 +0000309let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000310def MFOCRF8: XFXForm_5a<31, 19, (outs g8rc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +0000311 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000312 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +0000313
Ulrich Weigand136ac222013-04-26 16:53:15 +0000314def MFCR8 : XFXForm_3<31, 19, (outs g8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000315 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelac9df3d2011-12-07 06:34:06 +0000316 PPC970_MicroCode, PPC970_Unit_CRU;
Craig Topperc50d64b2014-11-26 00:46:26 +0000317} // hasSideEffects = 0
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000318
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000319let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +0000320 let Defs = [CTR8] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000321 def EH_SjLj_SetJmp64 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +0000322 "#EH_SJLJ_SETJMP64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000323 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +0000324 Requires<[In64BitMode]>;
325 let isTerminator = 1 in
326 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
327 "#EH_SJLJ_LONGJMP64",
328 [(PPCeh_sjlj_longjmp addr:$buf)]>,
329 Requires<[In64BitMode]>;
330}
331
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000332//===----------------------------------------------------------------------===//
333// 64-bit SPR manipulation instrs.
334
Dale Johannesene395d782008-10-23 20:41:28 +0000335let Uses = [CTR8] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000336def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs g8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000337 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000338 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000339}
Ulrich Weigandc8868102013-03-25 19:05:30 +0000340let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000341def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000342 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000343 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner3b587342006-06-27 18:36:44 +0000344}
Hal Finkelb4b99e52013-12-17 23:05:18 +0000345let hasSideEffects = 1, Defs = [CTR8] in {
Hal Finkel25c19922013-05-15 21:37:41 +0000346let Pattern = [(int_ppc_mtctr i64:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +0000347def MTCTR8loop : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000348 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +0000349 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +0000350}
Chris Lattnerd48ce272006-06-27 18:18:41 +0000351
Hal Finkelb4b99e52013-12-17 23:05:18 +0000352let Pattern = [(set i64:$rT, readcyclecounter)] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000353def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs g8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000354 "mfspr $rT, 268", IIC_SprMFTB>,
Hal Finkel70381a72012-08-04 14:10:46 +0000355 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel895a5f52012-08-07 17:04:20 +0000356// Note that encoding mftb using mfspr is now the preferred form,
357// and has been since at least ISA v2.03. The mftb instruction has
358// now been phased out. Using mfspr, however, is known not to work on
359// the POWER3.
Hal Finkel70381a72012-08-04 14:10:46 +0000360
Evan Cheng3e18e502007-09-11 19:55:27 +0000361let Defs = [X1], Uses = [X1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000362def DYNALLOC8 : Pseudo<(outs g8rc:$result), (ins g8rc:$negsize, memri:$fpsi),"#DYNALLOC8",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000363 [(set i64:$result,
364 (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000365
Dale Johannesene395d782008-10-23 20:41:28 +0000366let Defs = [LR8] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000367def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000368 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000369 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000370}
371let Uses = [LR8] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000372def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs g8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000373 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000374 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000375}
Hal Finkel654d43b2013-04-12 02:18:09 +0000376} // Interpretation64Bit
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000377
Chris Lattnerd48ce272006-06-27 18:18:41 +0000378//===----------------------------------------------------------------------===//
Chris Lattnerb4299832006-06-16 20:22:01 +0000379// Fixed point instructions.
380//
381
382let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +0000383let Interpretation64Bit = 1 in {
Craig Topperc50d64b2014-11-26 00:46:26 +0000384let hasSideEffects = 0 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000385let isCodeGenOnly = 1 in {
Chris Lattnerb4299832006-06-16 20:22:01 +0000386
Hal Finkel686f2ee2012-08-28 02:10:33 +0000387let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +0000388def LI8 : DForm_2_r0<14, (outs g8rc:$rD), (ins s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000389 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +0000390 [(set i64:$rD, imm64SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000391def LIS8 : DForm_2_r0<15, (outs g8rc:$rD), (ins s17imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000392 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000393 [(set i64:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkel686f2ee2012-08-28 02:10:33 +0000394}
Chris Lattner7e742e42006-06-20 22:34:10 +0000395
396// Logical ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000397let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000398defm NAND8: XForm_6r<31, 476, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000399 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000400 [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000401defm AND8 : XForm_6r<31, 28, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000402 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000403 [(set i64:$rA, (and i64:$rS, i64:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000404} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +0000405defm ANDC8: XForm_6r<31, 60, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000406 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000407 [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000408let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000409defm OR8 : XForm_6r<31, 444, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000410 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000411 [(set i64:$rA, (or i64:$rS, i64:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000412defm NOR8 : XForm_6r<31, 124, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000413 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000414 [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000415} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +0000416defm ORC8 : XForm_6r<31, 412, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000417 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000418 [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000419let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000420defm EQV8 : XForm_6r<31, 284, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000421 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000422 [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000423defm XOR8 : XForm_6r<31, 316, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000424 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000425 [(set i64:$rA, (xor i64:$rS, i64:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000426} // let isCommutable = 1
Chris Lattner9d65f352006-06-20 23:11:59 +0000427
428// Logical ops with immediate.
Hal Finkel1b58f332013-04-12 18:17:57 +0000429let Defs = [CR0] in {
Hal Finkel77c8dc12014-01-02 21:26:59 +0000430def ANDIo8 : DForm_4<28, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000431 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000432 [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>,
Chris Lattner7e742e42006-06-20 22:34:10 +0000433 isDOT;
Hal Finkel77c8dc12014-01-02 21:26:59 +0000434def ANDISo8 : DForm_4<29, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000435 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000436 [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>,
Chris Lattner7e742e42006-06-20 22:34:10 +0000437 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +0000438}
Hal Finkel77c8dc12014-01-02 21:26:59 +0000439def ORI8 : DForm_4<24, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000440 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000441 [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>;
Hal Finkel77c8dc12014-01-02 21:26:59 +0000442def ORIS8 : DForm_4<25, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000443 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000444 [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel77c8dc12014-01-02 21:26:59 +0000445def XORI8 : DForm_4<26, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000446 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000447 [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>;
Hal Finkel77c8dc12014-01-02 21:26:59 +0000448def XORIS8 : DForm_4<27, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000449 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000450 [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner7e742e42006-06-20 22:34:10 +0000451
Hal Finkele01d3212014-03-24 15:07:28 +0000452let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000453defm ADD8 : XOForm_1r<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000454 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000455 [(set i64:$rT, (add i64:$rA, i64:$rB))]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000456// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
457// initial-exec thread-local storage model.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000458def ADD8TLS : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, tlsreg:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000459 "add $rT, $rA, $rB", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000460 [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattner3e549e92007-05-17 06:52:46 +0000461
Hal Finkele01d3212014-03-24 15:07:28 +0000462let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000463defm ADDC8 : XOForm_1rc<31, 10, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000464 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000465 [(set i64:$rT, (addc i64:$rA, i64:$rB))]>,
466 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +0000467
Hal Finkel1b58f332013-04-12 18:17:57 +0000468let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000469def ADDIC8 : DForm_2<12, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000470 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +0000471 [(set i64:$rD, (addc i64:$rA, imm64SExt16:$imm))]>;
Ulrich Weigand99485462013-05-23 22:48:06 +0000472def ADDI8 : DForm_2<14, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000473 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +0000474 [(set i64:$rD, (add i64:$rA, imm64SExt16:$imm))]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000475def ADDIS8 : DForm_2<15, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s17imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000476 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000477 [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner7e742e42006-06-20 22:34:10 +0000478
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000479let Defs = [CARRY] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000480def SUBFIC8: DForm_2< 8, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000481 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +0000482 [(set i64:$rD, (subc imm64SExt16:$imm, i64:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000483defm SUBFC8 : XOForm_1r<31, 8, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000484 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000485 [(set i64:$rT, (subc i64:$rB, i64:$rA))]>,
486 PPC970_DGroup_Cracked;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000487}
Ulrich Weigand136ac222013-04-26 16:53:15 +0000488defm SUBF8 : XOForm_1r<31, 40, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000489 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000490 [(set i64:$rT, (sub i64:$rB, i64:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000491defm NEG8 : XOForm_3r<31, 104, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000492 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000493 [(set i64:$rT, (ineg i64:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +0000494let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +0000495let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000496defm ADDE8 : XOForm_1rc<31, 138, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000497 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000498 [(set i64:$rT, (adde i64:$rA, i64:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000499defm ADDME8 : XOForm_3rc<31, 234, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000500 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000501 [(set i64:$rT, (adde i64:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000502defm ADDZE8 : XOForm_3rc<31, 202, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000503 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000504 [(set i64:$rT, (adde i64:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000505defm SUBFE8 : XOForm_1rc<31, 136, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000506 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000507 [(set i64:$rT, (sube i64:$rB, i64:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000508defm SUBFME8 : XOForm_3rc<31, 232, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000509 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000510 [(set i64:$rT, (sube -1, i64:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000511defm SUBFZE8 : XOForm_3rc<31, 200, 0, (outs g8rc:$rT), (ins g8rc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000512 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +0000513 [(set i64:$rT, (sube 0, i64:$rA))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000514}
Hal Finkelb4b99e52013-12-17 23:05:18 +0000515} // isCodeGenOnly
Chris Lattner3e549e92007-05-17 06:52:46 +0000516
Hal Finkelb4b99e52013-12-17 23:05:18 +0000517// FIXME: Duplicating this for the asm parser should be unnecessary, but the
518// previous definition must be marked as CodeGen only to prevent decoding
519// conflicts.
520let isAsmParserOnly = 1 in
521def ADD8TLS_ : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, tlsreg:$rB),
522 "add $rT, $rA, $rB", IIC_IntSimple, []>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +0000523
Hal Finkele01d3212014-03-24 15:07:28 +0000524let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000525defm MULHD : XOForm_1r<31, 73, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000526 "mulhd", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +0000527 [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000528defm MULHDU : XOForm_1r<31, 9, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000529 "mulhdu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +0000530 [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000531} // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +0000532}
533} // Interpretation64Bit
Chris Lattnerb4299832006-06-16 20:22:01 +0000534
Craig Topperc50d64b2014-11-26 00:46:26 +0000535let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000536 def CMPD : XForm_16_ext<31, 0, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000537 "cmpd $crD, $rA, $rB", IIC_IntCompare>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000538 def CMPLD : XForm_16_ext<31, 32, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000539 "cmpld $crD, $rA, $rB", IIC_IntCompare>, isPPC64;
Hal Finkel77c8dc12014-01-02 21:26:59 +0000540 def CMPDI : DForm_5_ext<11, (outs crrc:$crD), (ins g8rc:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000541 "cmpdi $crD, $rA, $imm", IIC_IntCompare>, isPPC64;
Hal Finkel77c8dc12014-01-02 21:26:59 +0000542 def CMPLDI : DForm_6_ext<10, (outs crrc:$dst), (ins g8rc:$src1, u16imm64:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000543 "cmpldi $dst, $src1, $src2",
544 IIC_IntCompare>, isPPC64;
Hal Finkel95e6ea62013-04-15 02:37:46 +0000545}
Chris Lattnerb4299832006-06-16 20:22:01 +0000546
Craig Topperc50d64b2014-11-26 00:46:26 +0000547let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000548defm SLD : XForm_6r<31, 27, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000549 "sld", "$rA, $rS, $rB", IIC_IntRotateD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000550 [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000551defm SRD : XForm_6r<31, 539, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000552 "srd", "$rA, $rS, $rB", IIC_IntRotateD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000553 [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000554defm SRAD : XForm_6rc<31, 794, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000555 "srad", "$rA, $rS, $rB", IIC_IntRotateD,
Hal Finkel1b58f332013-04-12 18:17:57 +0000556 [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64;
Chris Lattner43c0eb82006-12-06 21:46:13 +0000557
Hal Finkel49557f12015-01-05 18:52:29 +0000558let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
559defm CNTLZW8 : XForm_11r<31, 26, (outs g8rc:$rA), (ins g8rc:$rS),
560 "cntlzw", "$rA, $rS", IIC_IntGeneral, []>;
561
Ulrich Weigand136ac222013-04-26 16:53:15 +0000562defm EXTSB8 : XForm_11r<31, 954, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000563 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000564 [(set i64:$rA, (sext_inreg i64:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000565defm EXTSH8 : XForm_11r<31, 922, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000566 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000567 [(set i64:$rA, (sext_inreg i64:$rS, i16))]>;
Hal Finkel4c6658f2014-12-12 23:59:36 +0000568
569defm SLW8 : XForm_6r<31, 24, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
570 "slw", "$rA, $rS, $rB", IIC_IntGeneral, []>;
571defm SRW8 : XForm_6r<31, 536, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
572 "srw", "$rA, $rS, $rB", IIC_IntGeneral, []>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000573} // Interpretation64Bit
574
Bill Schmidtd89f6782013-08-26 19:42:51 +0000575// For fast-isel:
576let isCodeGenOnly = 1 in {
577def EXTSB8_32_64 : XForm_11<31, 954, (outs g8rc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000578 "extsb $rA, $rS", IIC_IntSimple, []>, isPPC64;
Bill Schmidtd89f6782013-08-26 19:42:51 +0000579def EXTSH8_32_64 : XForm_11<31, 922, (outs g8rc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000580 "extsh $rA, $rS", IIC_IntSimple, []>, isPPC64;
Bill Schmidtd89f6782013-08-26 19:42:51 +0000581} // isCodeGenOnly for fast-isel
582
Ulrich Weigand136ac222013-04-26 16:53:15 +0000583defm EXTSW : XForm_11r<31, 986, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000584 "extsw", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000585 [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64;
Hal Finkelb4b99e52013-12-17 23:05:18 +0000586let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000587defm EXTSW_32_64 : XForm_11r<31, 986, (outs g8rc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000588 "extsw", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +0000589 [(set i64:$rA, (sext i32:$rS))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000590
Ulrich Weigand136ac222013-04-26 16:53:15 +0000591defm SRADI : XSForm_1rc<31, 413, (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000592 "sradi", "$rA, $rS, $SH", IIC_IntRotateDI,
Hal Finkel1b58f332013-04-12 18:17:57 +0000593 [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000594defm CNTLZD : XForm_11r<31, 58, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000595 "cntlzd", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000596 [(set i64:$rA, (ctlz i64:$rS))]>;
Hal Finkel884bde302013-11-20 20:54:55 +0000597def POPCNTD : XForm_11<31, 506, (outs g8rc:$rA), (ins g8rc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000598 "popcntd $rA, $rS", IIC_IntGeneral,
Hal Finkel884bde302013-11-20 20:54:55 +0000599 [(set i64:$rA, (ctpop i64:$rS))]>;
Chris Lattner88102412007-03-25 04:44:03 +0000600
Hal Finkel4edc66b2015-01-03 01:16:37 +0000601let isCodeGenOnly = 1, isCommutable = 1 in
602def CMPB8 : XForm_6<31, 508, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB),
603 "cmpb $rA, $rS, $rB", IIC_IntGeneral,
604 [(set i64:$rA, (PPCcmpb i64:$rS, i64:$rB))]>;
605
Hal Finkel290376d2013-04-01 15:58:15 +0000606// popcntw also does a population count on the high 32 bits (storing the
607// results in the high 32-bits of the output). We'll ignore that here (which is
608// safe because we never separately use the high part of the 64-bit registers).
Hal Finkel884bde302013-11-20 20:54:55 +0000609def POPCNTW : XForm_11<31, 378, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000610 "popcntw $rA, $rS", IIC_IntGeneral,
Hal Finkel884bde302013-11-20 20:54:55 +0000611 [(set i32:$rA, (ctpop i32:$rS))]>;
Hal Finkel290376d2013-04-01 15:58:15 +0000612
Ulrich Weigand136ac222013-04-26 16:53:15 +0000613defm DIVD : XOForm_1r<31, 489, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000614 "divd", "$rT, $rA, $rB", IIC_IntDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000615 [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64,
616 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000617defm DIVDU : XOForm_1r<31, 457, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000618 "divdu", "$rT, $rA, $rB", IIC_IntDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000619 [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64,
620 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +0000621let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000622defm MULLD : XOForm_1r<31, 233, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000623 "mulld", "$rT, $rA, $rB", IIC_IntMulHD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000624 [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64;
Hal Finkelb4b99e52013-12-17 23:05:18 +0000625let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel11b9e4522013-08-06 17:03:03 +0000626def MULLI8 : DForm_2<7, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000627 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Hal Finkel11b9e4522013-08-06 17:03:03 +0000628 [(set i64:$rD, (mul i64:$rA, imm64SExt16:$imm))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000629}
Chris Lattner7ecbd302006-06-26 23:53:10 +0000630
Craig Topperc50d64b2014-11-26 00:46:26 +0000631let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000632defm RLDIMI : MDForm_1r<30, 3, (outs g8rc:$rA),
633 (ins g8rc:$rSi, g8rc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000634 "rldimi", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Hal Finkel654d43b2013-04-12 02:18:09 +0000635 []>, isPPC64, RegConstraint<"$rSi = $rA">,
636 NoEncode<"$rSi">;
Chris Lattnerb4299832006-06-16 20:22:01 +0000637
638// Rotate instructions.
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000639defm RLDCL : MDSForm_1r<30, 8,
Ulrich Weigand136ac222013-04-26 16:53:15 +0000640 (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000641 "rldcl", "$rA, $rS, $rB, $MBE", IIC_IntRotateD,
Hal Finkel654d43b2013-04-12 02:18:09 +0000642 []>, isPPC64;
Ulrich Weigand6c31c4a2013-06-25 13:17:10 +0000643defm RLDCR : MDSForm_1r<30, 9,
644 (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000645 "rldcr", "$rA, $rS, $rB, $MBE", IIC_IntRotateD,
Ulrich Weigand6c31c4a2013-06-25 13:17:10 +0000646 []>, isPPC64;
Hal Finkel654d43b2013-04-12 02:18:09 +0000647defm RLDICL : MDForm_1r<30, 0,
Ulrich Weigand136ac222013-04-26 16:53:15 +0000648 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000649 "rldicl", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Hal Finkel654d43b2013-04-12 02:18:09 +0000650 []>, isPPC64;
Bill Schmidtd89f6782013-08-26 19:42:51 +0000651// For fast-isel:
652let isCodeGenOnly = 1 in
653def RLDICL_32_64 : MDForm_1<30, 0,
654 (outs g8rc:$rA),
655 (ins gprc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000656 "rldicl $rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Bill Schmidtd89f6782013-08-26 19:42:51 +0000657 []>, isPPC64;
658// End fast-isel.
Hal Finkel654d43b2013-04-12 02:18:09 +0000659defm RLDICR : MDForm_1r<30, 1,
Ulrich Weigand136ac222013-04-26 16:53:15 +0000660 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000661 "rldicr", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Hal Finkel654d43b2013-04-12 02:18:09 +0000662 []>, isPPC64;
Ulrich Weigand6c31c4a2013-06-25 13:17:10 +0000663defm RLDIC : MDForm_1r<30, 2,
664 (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000665 "rldic", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI,
Ulrich Weigand6c31c4a2013-06-25 13:17:10 +0000666 []>, isPPC64;
Hal Finkelac9df3d2011-12-07 06:34:06 +0000667
Hal Finkelb4b99e52013-12-17 23:05:18 +0000668let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000669defm RLWINM8 : MForm_2r<21, (outs g8rc:$rA),
670 (ins g8rc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000671 "rlwinm", "$rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +0000672 []>;
Hal Finkelac9df3d2011-12-07 06:34:06 +0000673
Hal Finkel4c6658f2014-12-12 23:59:36 +0000674defm RLWNM8 : MForm_2r<23, (outs g8rc:$rA),
675 (ins g8rc:$rS, g8rc:$rB, u5imm:$MB, u5imm:$ME),
676 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
677 []>;
678
Hal Finkel940ab932014-02-28 00:27:01 +0000679// RLWIMI can be commuted if the rotate amount is zero.
680let Interpretation64Bit = 1, isCodeGenOnly = 1 in
681defm RLWIMI8 : MForm_2r<20, (outs g8rc:$rA),
682 (ins g8rc:$rSi, g8rc:$rS, u5imm:$SH, u5imm:$MB,
683 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
684 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
685 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Hal Finkel940ab932014-02-28 00:27:01 +0000686
Hal Finkel7795e472013-04-07 15:06:53 +0000687let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +0000688def ISEL8 : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +0000689 (outs g8rc:$rT), (ins g8rc_nox0:$rA, g8rc:$rB, crbitrc:$cond),
Hal Finkel11d3c562015-02-01 17:52:16 +0000690 "isel $rT, $rA, $rB, $cond", IIC_IntISEL,
Hal Finkel460e94d2012-06-22 23:10:08 +0000691 []>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000692} // Interpretation64Bit
Craig Topperc50d64b2014-11-26 00:46:26 +0000693} // hasSideEffects = 0
Chris Lattner7ecbd302006-06-26 23:53:10 +0000694} // End FXU Operations.
Chris Lattnerb4299832006-06-16 20:22:01 +0000695
696
697//===----------------------------------------------------------------------===//
698// Load/Store instructions.
699//
700
701
Chris Lattner96aecb52006-07-14 04:42:02 +0000702// Sign extending loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000703let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000704let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000705def LHA8: DForm_1<42, (outs g8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000706 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000707 [(set i64:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000708 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000709def LWA : DSForm_1<58, 2, (outs g8rc:$rD), (ins memrix:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000710 "lwa $rD, $src", IIC_LdStLWA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000711 [(set i64:$rD,
Hal Finkelb09680b2013-03-18 23:00:58 +0000712 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner94d18df2006-06-20 00:38:36 +0000713 PPC970_DGroup_Cracked;
Hal Finkelb4b99e52013-12-17 23:05:18 +0000714let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000715def LHAX8: XForm_1<31, 343, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000716 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000717 [(set i64:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000718 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000719def LWAX : XForm_1<31, 341, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000720 "lwax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000721 [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattnerb4299832006-06-16 20:22:01 +0000722 PPC970_DGroup_Cracked;
Bill Schmidtccecf262013-08-30 02:29:45 +0000723// For fast-isel:
724let isCodeGenOnly = 1, mayLoad = 1 in {
725def LWA_32 : DSForm_1<58, 2, (outs gprc:$rD), (ins memrix:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000726 "lwa $rD, $src", IIC_LdStLWA, []>, isPPC64,
Bill Schmidtccecf262013-08-30 02:29:45 +0000727 PPC970_DGroup_Cracked;
728def LWAX_32 : XForm_1<31, 341, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000729 "lwax $rD, $src", IIC_LdStLHA, []>, isPPC64,
Bill Schmidtccecf262013-08-30 02:29:45 +0000730 PPC970_DGroup_Cracked;
731} // end fast-isel isCodeGenOnly
Chris Lattner96aecb52006-07-14 04:42:02 +0000732
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000733// Update forms.
Craig Topperc50d64b2014-11-26 00:46:26 +0000734let mayLoad = 1, hasSideEffects = 0 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000735let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000736def LHAU8 : DForm_1<43, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Ulrich Weigandf8030092013-03-19 19:52:30 +0000737 (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000738 "lhau $rD, $addr", IIC_LdStLHAU,
Ulrich Weigandf8030092013-03-19 19:52:30 +0000739 []>, RegConstraint<"$addr.reg = $ea_result">,
Chris Lattner57711562006-11-15 23:24:18 +0000740 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000741// NO LWAU!
742
Hal Finkelb4b99e52013-12-17 23:05:18 +0000743let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000744def LHAUX8 : XForm_1<31, 375, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000745 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000746 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000747 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000748 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000749def LWAUX : XForm_1<31, 373, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000750 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000751 "lwaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000752 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000753 NoEncode<"$ea_result">, isPPC64;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000754}
Ulrich Weigand01dd4c12013-03-19 19:53:27 +0000755}
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000756
Hal Finkelb4b99e52013-12-17 23:05:18 +0000757let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Chris Lattner96aecb52006-07-14 04:42:02 +0000758// Zero extending loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000759let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000760def LBZ8 : DForm_1<34, (outs g8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000761 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000762 [(set i64:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000763def LHZ8 : DForm_1<40, (outs g8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000764 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000765 [(set i64:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000766def LWZ8 : DForm_1<32, (outs g8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000767 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000768 [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner96aecb52006-07-14 04:42:02 +0000769
Ulrich Weigand136ac222013-04-26 16:53:15 +0000770def LBZX8 : XForm_1<31, 87, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000771 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000772 [(set i64:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000773def LHZX8 : XForm_1<31, 279, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000774 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000775 [(set i64:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000776def LWZX8 : XForm_1<31, 23, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000777 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000778 [(set i64:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000779
780
781// Update forms.
Craig Topperc50d64b2014-11-26 00:46:26 +0000782let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000783def LBZU8 : DForm_1<35, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000784 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000785 []>, RegConstraint<"$addr.reg = $ea_result">,
786 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000787def LHZU8 : DForm_1<41, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000788 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000789 []>, RegConstraint<"$addr.reg = $ea_result">,
790 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000791def LWZU8 : DForm_1<33, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000792 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000793 []>, RegConstraint<"$addr.reg = $ea_result">,
794 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +0000795
Ulrich Weigand136ac222013-04-26 16:53:15 +0000796def LBZUX8 : XForm_1<31, 119, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000797 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000798 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000799 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000800 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000801def LHZUX8 : XForm_1<31, 311, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000802 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000803 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000804 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000805 NoEncode<"$ea_result">;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000806def LWZUX8 : XForm_1<31, 55, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000807 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000808 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000809 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000810 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000811}
Dan Gohmanae3ba452008-12-03 02:30:17 +0000812}
Hal Finkel654d43b2013-04-12 02:18:09 +0000813} // Interpretation64Bit
Chris Lattner96aecb52006-07-14 04:42:02 +0000814
815
816// Full 8-byte loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000817let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000818def LD : DSForm_1<58, 0, (outs g8rc:$rD), (ins memrix:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000819 "ld $rD, $src", IIC_LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000820 [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +0000821// The following four definitions are selected for small code model only.
Bill Schmidt34627e32012-11-27 17:35:46 +0000822// Otherwise, we need to create two instructions to form a 32-bit offset,
823// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Ulrich Weigand136ac222013-04-26 16:53:15 +0000824def LDtoc: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000825 "#LDtoc",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000826 [(set i64:$rD,
827 (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000828def LDtocJTI: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000829 "#LDtocJTI",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000830 [(set i64:$rD,
831 (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000832def LDtocCPT: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000833 "#LDtocCPT",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000834 [(set i64:$rD,
835 (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64;
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +0000836def LDtocBA: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg),
837 "#LDtocCPT",
838 [(set i64:$rD,
839 (PPCtoc_entry tblockaddress:$disp, i64:$reg))]>, isPPC64;
Hal Finkela3e6ed22012-02-24 17:54:01 +0000840
Ulrich Weigand136ac222013-04-26 16:53:15 +0000841def LDX : XForm_1<31, 21, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000842 "ldx $rD, $src", IIC_LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000843 [(set i64:$rD, (load xaddr:$src))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000844def LDBRX : XForm_1<31, 532, (outs g8rc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000845 "ldbrx $rD, $src", IIC_LdStLoad,
Hal Finkel31d29562013-03-28 19:25:55 +0000846 [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64;
847
Hal Finkel4e2c7822015-01-05 18:09:06 +0000848let mayLoad = 1, hasSideEffects = 0, isCodeGenOnly = 1 in {
849def LHBRX8 : XForm_1<31, 790, (outs g8rc:$rD), (ins memrr:$src),
850 "lhbrx $rD, $src", IIC_LdStLoad, []>;
851def LWBRX8 : XForm_1<31, 534, (outs g8rc:$rD), (ins memrr:$src),
852 "lwbrx $rD, $src", IIC_LdStLoad, []>;
853}
854
Craig Topperc50d64b2014-11-26 00:46:26 +0000855let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000856def LDU : DSForm_1<58, 1, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000857 "ldu $rD, $addr", IIC_LdStLDU,
Chris Lattner57711562006-11-15 23:24:18 +0000858 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
859 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000860
Ulrich Weigand136ac222013-04-26 16:53:15 +0000861def LDUX : XForm_1<31, 53, (outs g8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000862 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +0000863 "ldux $rD, $addr", IIC_LdStLDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000864 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000865 NoEncode<"$ea_result">, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000866}
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000867}
Chris Lattner96aecb52006-07-14 04:42:02 +0000868
Bill Schmidt27917782013-02-21 17:12:27 +0000869// Support for medium and large code model.
Hal Finkel07462112015-02-25 18:06:45 +0000870let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000871def ADDIStocHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp),
Hal Finkel07462112015-02-25 18:06:45 +0000872 "#ADDIStocHA", []>, isPPC64;
873let mayLoad = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000874def LDtocL: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc_nox0:$reg),
Hal Finkel07462112015-02-25 18:06:45 +0000875 "#LDtocL", []>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000876def ADDItocL: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp),
Hal Finkel07462112015-02-25 18:06:45 +0000877 "#ADDItocL", []>, isPPC64;
878}
Bill Schmidt34627e32012-11-27 17:35:46 +0000879
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000880// Support for thread-local storage.
Ulrich Weigand99485462013-05-23 22:48:06 +0000881def ADDISgotTprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000882 "#ADDISgotTprelHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000883 [(set i64:$rD,
884 (PPCaddisGotTprelHA i64:$reg,
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000885 tglobaltlsaddr:$disp))]>,
886 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000887def LDgotTprelL: Pseudo<(outs g8rc:$rD), (ins s16imm64:$disp, g8rc_nox0:$reg),
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000888 "#LDgotTprelL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000889 [(set i64:$rD,
890 (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>,
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000891 isPPC64;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000892def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g),
893 (ADD8TLS $in, tglobaltlsaddr:$g)>;
Ulrich Weigand99485462013-05-23 22:48:06 +0000894def ADDIStlsgdHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000895 "#ADDIStlsgdHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000896 [(set i64:$rD,
897 (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000898 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000899def ADDItlsgdL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000900 "#ADDItlsgdL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000901 [(set i64:$rD,
902 (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000903 isPPC64;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000904// LR8 is a true define, while the rest of the Defs are clobbers. X3 is
905// explicitly defined when this op is created, so not mentioned here.
906let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
907 Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in
908def GETtlsADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym),
909 "#GETtlsADDR",
910 [(set i64:$rD,
911 (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>,
912 isPPC64;
913// Combined op for ADDItlsgdL and GETtlsADDR, late expanded. X3 and LR8
914// are true defines while the rest of the Defs are clobbers.
915let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
916 Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7]
917 in
918def ADDItlsgdLADDR : Pseudo<(outs g8rc:$rD),
919 (ins g8rc_nox0:$reg, s16imm64:$disp, tlsgd:$sym),
920 "#ADDItlsgdLADDR",
921 [(set i64:$rD,
922 (PPCaddiTlsgdLAddr i64:$reg,
923 tglobaltlsaddr:$disp,
924 tglobaltlsaddr:$sym))]>,
925 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000926def ADDIStlsldHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000927 "#ADDIStlsldHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000928 [(set i64:$rD,
929 (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000930 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000931def ADDItlsldL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000932 "#ADDItlsldL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000933 [(set i64:$rD,
934 (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000935 isPPC64;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000936// LR8 is a true define, while the rest of the Defs are clobbers. X3 is
937// explicitly defined when this op is created, so not mentioned here.
938let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
939 Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in
940def GETtlsldADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym),
941 "#GETtlsldADDR",
942 [(set i64:$rD,
943 (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>,
944 isPPC64;
945// Combined op for ADDItlsldL and GETtlsADDR, late expanded. X3 and LR8
946// are true defines, while the rest of the Defs are clobbers.
947let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
948 Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7]
949 in
950def ADDItlsldLADDR : Pseudo<(outs g8rc:$rD),
951 (ins g8rc_nox0:$reg, s16imm64:$disp, tlsgd:$sym),
952 "#ADDItlsldLADDR",
953 [(set i64:$rD,
954 (PPCaddiTlsldLAddr i64:$reg,
955 tglobaltlsaddr:$disp,
956 tglobaltlsaddr:$sym))]>,
957 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000958def ADDISdtprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000959 "#ADDISdtprelHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000960 [(set i64:$rD,
961 (PPCaddisDtprelHA i64:$reg,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +0000962 tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000963 isPPC64;
Ulrich Weigand99485462013-05-23 22:48:06 +0000964def ADDIdtprelL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000965 "#ADDIdtprelL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000966 [(set i64:$rD,
967 (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000968 isPPC64;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000969
Chris Lattnere20f3802008-01-06 05:53:26 +0000970let PPC970_Unit = 2 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +0000971let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Chris Lattner96aecb52006-07-14 04:42:02 +0000972// Truncating stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000973def STB8 : DForm_1<38, (outs), (ins g8rc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000974 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000975 [(truncstorei8 i64:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000976def STH8 : DForm_1<44, (outs), (ins g8rc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000977 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000978 [(truncstorei16 i64:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000979def STW8 : DForm_1<36, (outs), (ins g8rc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000980 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000981 [(truncstorei32 i64:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000982def STBX8 : XForm_8<31, 215, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000983 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000984 [(truncstorei8 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000985 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000986def STHX8 : XForm_8<31, 407, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000987 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000988 [(truncstorei16 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000989 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000990def STWX8 : XForm_8<31, 151, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000991 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000992 [(truncstorei32 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000993 PPC970_DGroup_Cracked;
Hal Finkel654d43b2013-04-12 02:18:09 +0000994} // Interpretation64Bit
995
Chris Lattnere742d9a2006-11-16 00:57:19 +0000996// Normal 8-byte stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000997def STD : DSForm_1<62, 0, (outs), (ins g8rc:$rS, memrix:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000998 "std $rS, $dst", IIC_LdStSTD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000999 [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001000def STDX : XForm_8<31, 149, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001001 "stdx $rS, $dst", IIC_LdStSTD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001002 [(store i64:$rS, xaddr:$dst)]>, isPPC64,
Chris Lattnere742d9a2006-11-16 00:57:19 +00001003 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001004def STDBRX: XForm_8<31, 660, (outs), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001005 "stdbrx $rS, $dst", IIC_LdStStore,
Hal Finkel31d29562013-03-28 19:25:55 +00001006 [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64,
1007 PPC970_DGroup_Cracked;
Chris Lattnerb4299832006-06-16 20:22:01 +00001008}
1009
Ulrich Weigandd8501672013-03-19 19:52:04 +00001010// Stores with Update (pre-inc).
1011let PPC970_Unit = 2, mayStore = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001012let Interpretation64Bit = 1, isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001013def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001014 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001015 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001016def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001017 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001018 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001019def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001020 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001021 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001022
Ulrich Weigand136ac222013-04-26 16:53:15 +00001023def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001024 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001025 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001026 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001027def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001028 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001029 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001030 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001031def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001032 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001033 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001034 PPC970_DGroup_Cracked;
Hal Finkel654d43b2013-04-12 02:18:09 +00001035} // Interpretation64Bit
1036
Hal Finkelb4b99e52013-12-17 23:05:18 +00001037def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrix:$dst),
1038 "stdu $rS, $dst", IIC_LdStSTDU, []>,
1039 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
1040 isPPC64;
1041
Ulrich Weigand136ac222013-04-26 16:53:15 +00001042def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst),
Hal Finkel46402a42013-11-30 20:41:13 +00001043 "stdux $rS, $dst", IIC_LdStSTDUX, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001044 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001045 PPC970_DGroup_Cracked, isPPC64;
1046}
1047
1048// Patterns to match the pre-inc stores. We can't put the patterns on
1049// the instruction definitions directly as ISel wants the address base
1050// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001051def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1052 (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>;
1053def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1054 (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>;
1055def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1056 (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>;
1057def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1058 (STDU $rS, iaddroff:$ptroff, $ptrreg)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001059
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001060def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1061 (STBUX8 $rS, $ptrreg, $ptroff)>;
1062def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1063 (STHUX8 $rS, $ptrreg, $ptroff)>;
1064def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1065 (STWUX8 $rS, $ptrreg, $ptroff)>;
1066def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1067 (STDUX $rS, $ptrreg, $ptroff)>;
Chris Lattnerb4299832006-06-16 20:22:01 +00001068
1069
1070//===----------------------------------------------------------------------===//
1071// Floating point instructions.
1072//
1073
1074
Craig Topperc50d64b2014-11-26 00:46:26 +00001075let PPC970_Unit = 3, hasSideEffects = 0,
Hal Finkel654d43b2013-04-12 02:18:09 +00001076 Uses = [RM] in { // FPU Operations.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001077defm FCFID : XForm_26r<63, 846, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001078 "fcfid", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001079 [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64;
David Majnemer6ad26d32013-09-26 04:11:24 +00001080defm FCTID : XForm_26r<63, 814, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001081 "fctid", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001082 []>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001083defm FCTIDZ : XForm_26r<63, 815, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001084 "fctidz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001085 [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64;
Hal Finkelf6d45f22013-04-01 17:52:07 +00001086
Ulrich Weigand136ac222013-04-26 16:53:15 +00001087defm FCFIDU : XForm_26r<63, 974, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001088 "fcfidu", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001089 [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001090defm FCFIDS : XForm_26r<59, 846, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001091 "fcfids", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001092 [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001093defm FCFIDUS : XForm_26r<59, 974, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001094 "fcfidus", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001095 [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001096defm FCTIDUZ : XForm_26r<63, 943, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001097 "fctiduz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001098 [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001099defm FCTIWUZ : XForm_26r<63, 143, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001100 "fctiwuz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001101 [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +00001102}
1103
1104
1105//===----------------------------------------------------------------------===//
1106// Instruction Patterns
1107//
Chris Lattner7e742e42006-06-20 22:34:10 +00001108
Chris Lattnerb4299832006-06-16 20:22:01 +00001109// Extensions and truncates to/from 32-bit regs.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001110def : Pat<(i64 (zext i32:$in)),
1111 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32),
Hal Finkel2edfbdd2012-06-09 22:10:19 +00001112 0, 32)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001113def : Pat<(i64 (anyext i32:$in)),
1114 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>;
1115def : Pat<(i32 (trunc i64:$in)),
1116 (EXTRACT_SUBREG $in, sub_32)>;
Chris Lattnerb4299832006-06-16 20:22:01 +00001117
Hal Finkel940ab932014-02-28 00:27:01 +00001118// Implement the 'not' operation with the NOR instruction.
1119// (we could use the default xori pattern, but nor has lower latency on some
1120// cores (such as the A2)).
1121def i64not : OutPatFrag<(ops node:$in),
1122 (NOR8 $in, $in)>;
1123def : Pat<(not i64:$in),
1124 (i64not $in)>;
1125
Chris Lattner96aecb52006-07-14 04:42:02 +00001126// Extending loads with i64 targets.
Evan Chenge71fe34d2006-10-09 20:57:25 +00001127def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001128 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001129def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001130 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001131def : Pat<(extloadi1 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001132 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001133def : Pat<(extloadi1 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001134 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001135def : Pat<(extloadi8 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001136 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001137def : Pat<(extloadi8 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001138 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001139def : Pat<(extloadi16 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001140 (LHZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001141def : Pat<(extloadi16 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001142 (LHZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001143def : Pat<(extloadi32 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001144 (LWZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001145def : Pat<(extloadi32 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +00001146 (LWZX8 xaddr:$src)>;
1147
Chris Lattner20b5a2b2008-03-07 20:18:24 +00001148// Standard shifts. These are represented separately from the real shifts above
1149// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
1150// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001151def : Pat<(sra i64:$rS, i32:$rB),
1152 (SRAD $rS, $rB)>;
1153def : Pat<(srl i64:$rS, i32:$rB),
1154 (SRD $rS, $rB)>;
1155def : Pat<(shl i64:$rS, i32:$rB),
1156 (SLD $rS, $rB)>;
Chris Lattner20b5a2b2008-03-07 20:18:24 +00001157
Chris Lattnerb4299832006-06-16 20:22:01 +00001158// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001159def : Pat<(shl i64:$in, (i32 imm:$imm)),
1160 (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>;
1161def : Pat<(srl i64:$in, (i32 imm:$imm)),
1162 (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +00001163
Evan Cheng4dbd9f22007-09-04 20:20:29 +00001164// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001165def : Pat<(rotl i64:$in, i32:$sh),
1166 (RLDCL $in, $sh, 0)>;
1167def : Pat<(rotl i64:$in, (i32 imm:$imm)),
1168 (RLDICL $in, imm:$imm, 0)>;
Evan Cheng4dbd9f22007-09-04 20:20:29 +00001169
Chris Lattner2d4e8f72006-06-20 21:23:06 +00001170// Hi and Lo for Darwin Global Addresses.
1171def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
1172def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
1173def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
1174def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
1175def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
1176def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00001177def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
1178def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001179def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in),
1180 (ADDIS8 $in, tglobaltlsaddr:$g)>;
1181def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00001182 (ADDI8 $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001183def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)),
1184 (ADDIS8 $in, tglobaladdr:$g)>;
1185def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)),
1186 (ADDIS8 $in, tconstpool:$g)>;
1187def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)),
1188 (ADDIS8 $in, tjumptable:$g)>;
1189def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)),
1190 (ADDIS8 $in, tblockaddress:$g)>;
Hal Finkelb09680b2013-03-18 23:00:58 +00001191
1192// Patterns to match r+r indexed loads and stores for
1193// addresses without at least 4-byte alignment.
1194def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
1195 (LWAX xoaddr:$src)>;
1196def : Pat<(i64 (unaligned4load xoaddr:$src)),
1197 (LDX xoaddr:$src)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001198def : Pat<(unaligned4store i64:$rS, xoaddr:$dst),
1199 (STDX $rS, xoaddr:$dst)>;
Hal Finkelb09680b2013-03-18 23:00:58 +00001200
Robin Morissete1ca44b2014-10-02 22:27:07 +00001201// 64-bits atomic loads and stores
1202def : Pat<(atomic_load_64 ixaddr:$src), (LD memrix:$src)>;
1203def : Pat<(atomic_load_64 xaddr:$src), (LDX memrr:$src)>;
1204
1205def : Pat<(atomic_store_64 ixaddr:$ptr, i64:$val), (STD g8rc:$val, memrix:$ptr)>;
1206def : Pat<(atomic_store_64 xaddr:$ptr, i64:$val), (STDX g8rc:$val, memrr:$ptr)>;