blob: bf6df3e404a6550d398f544c67bae560bb85c6d4 [file] [log] [blame]
Chandler Carruth664e3542013-01-07 01:37:14 +00001//===-- ARMTargetTransformInfo.cpp - ARM specific TTI pass ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements a TargetTransformInfo analysis pass specific to the
11/// ARM target machine. It uses the target's detailed information to provide
12/// more precise answers to certain TTI queries, while letting the target
13/// independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "armtti"
18#include "ARM.h"
19#include "ARMTargetMachine.h"
Chandler Carruthd3e73552013-01-07 03:08:10 +000020#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000021#include "llvm/Support/Debug.h"
Renato Golin5e9d55e2013-01-29 23:31:38 +000022#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000023#include "llvm/Target/TargetLowering.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000024using namespace llvm;
25
26// Declare the pass initialization routine locally as target-specific passes
27// don't havve a target-wide initialization entry point, and so we rely on the
28// pass constructor initialization.
29namespace llvm {
30void initializeARMTTIPass(PassRegistry &);
31}
32
33namespace {
34
Craig Topper77dfe452014-03-02 08:08:51 +000035class ARMTTI final : public ImmutablePass, public TargetTransformInfo {
Chandler Carruth664e3542013-01-07 01:37:14 +000036 const ARMBaseTargetMachine *TM;
37 const ARMSubtarget *ST;
Renato Golin5e9d55e2013-01-29 23:31:38 +000038 const ARMTargetLowering *TLI;
Chandler Carruth664e3542013-01-07 01:37:14 +000039
40 /// Estimate the overhead of scalarizing an instruction. Insert and Extract
41 /// are set if the result needs to be inserted and/or extracted from vectors.
42 unsigned getScalarizationOverhead(Type *Ty, bool Insert, bool Extract) const;
43
44public:
Renato Golin5e9d55e2013-01-29 23:31:38 +000045 ARMTTI() : ImmutablePass(ID), TM(0), ST(0), TLI(0) {
Chandler Carruth664e3542013-01-07 01:37:14 +000046 llvm_unreachable("This pass cannot be directly constructed");
47 }
48
49 ARMTTI(const ARMBaseTargetMachine *TM)
Renato Golin5e9d55e2013-01-29 23:31:38 +000050 : ImmutablePass(ID), TM(TM), ST(TM->getSubtargetImpl()),
51 TLI(TM->getTargetLowering()) {
Chandler Carruth664e3542013-01-07 01:37:14 +000052 initializeARMTTIPass(*PassRegistry::getPassRegistry());
53 }
54
Craig Topper6bc27bf2014-03-10 02:09:33 +000055 void initializePass() override {
Chandler Carruth664e3542013-01-07 01:37:14 +000056 pushTTIStack(this);
57 }
58
59 virtual void finalizePass() {
60 popTTIStack();
61 }
62
Craig Topper6bc27bf2014-03-10 02:09:33 +000063 void getAnalysisUsage(AnalysisUsage &AU) const override {
Chandler Carruth664e3542013-01-07 01:37:14 +000064 TargetTransformInfo::getAnalysisUsage(AU);
65 }
66
67 /// Pass identification.
68 static char ID;
69
70 /// Provide necessary pointer adjustments for the two base classes.
Craig Topper6bc27bf2014-03-10 02:09:33 +000071 void *getAdjustedAnalysisPointer(const void *ID) override {
Chandler Carruth664e3542013-01-07 01:37:14 +000072 if (ID == &TargetTransformInfo::ID)
73 return (TargetTransformInfo*)this;
74 return this;
75 }
76
77 /// \name Scalar TTI Implementations
78 /// @{
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000079 using TargetTransformInfo::getIntImmCost;
Craig Topper6bc27bf2014-03-10 02:09:33 +000080 unsigned getIntImmCost(const APInt &Imm, Type *Ty) const override;
Chandler Carruth664e3542013-01-07 01:37:14 +000081
82 /// @}
Nadav Rotemb696c362013-01-09 01:15:42 +000083
84
85 /// \name Vector TTI Implementations
86 /// @{
87
Craig Topper6bc27bf2014-03-10 02:09:33 +000088 unsigned getNumberOfRegisters(bool Vector) const override {
Nadav Rotemb696c362013-01-09 01:15:42 +000089 if (Vector) {
90 if (ST->hasNEON())
91 return 16;
92 return 0;
93 }
94
95 if (ST->isThumb1Only())
96 return 8;
Arnold Schwaighofer445f7fb2014-02-01 18:00:25 +000097 return 13;
Nadav Rotemb696c362013-01-09 01:15:42 +000098 }
99
Craig Topper6bc27bf2014-03-10 02:09:33 +0000100 unsigned getRegisterBitWidth(bool Vector) const override {
Nadav Rotemb1791a72013-01-09 22:29:00 +0000101 if (Vector) {
102 if (ST->hasNEON())
103 return 128;
104 return 0;
105 }
106
107 return 32;
108 }
109
Craig Topper6bc27bf2014-03-10 02:09:33 +0000110 unsigned getMaximumUnrollFactor() const override {
Nadav Rotemb696c362013-01-09 01:15:42 +0000111 // These are out of order CPUs:
112 if (ST->isCortexA15() || ST->isSwift())
113 return 2;
114 return 1;
115 }
116
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000117 unsigned getShuffleCost(ShuffleKind Kind, Type *Tp,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000118 int Index, Type *SubTp) const override;
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000119
Renato Golin5e9d55e2013-01-29 23:31:38 +0000120 unsigned getCastInstrCost(unsigned Opcode, Type *Dst,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000121 Type *Src) const override;
Renato Golin5e9d55e2013-01-29 23:31:38 +0000122
Craig Topper6bc27bf2014-03-10 02:09:33 +0000123 unsigned getCmpSelInstrCost(unsigned Opcode, Type *ValTy,
124 Type *CondTy) const override;
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000125
Craig Topper6bc27bf2014-03-10 02:09:33 +0000126 unsigned getVectorInstrCost(unsigned Opcode, Type *Val,
127 unsigned Index) const override;
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000128
Craig Topper6bc27bf2014-03-10 02:09:33 +0000129 unsigned getAddressComputationCost(Type *Val,
130 bool IsComplex) const override;
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000131
Craig Topper6bc27bf2014-03-10 02:09:33 +0000132 unsigned
133 getArithmeticInstrCost(unsigned Opcode, Type *Ty,
134 OperandValueKind Op1Info = OK_AnyValue,
135 OperandValueKind Op2Info = OK_AnyValue) const override;
Arnold Schwaighofer89ae2172013-10-29 01:33:57 +0000136
137 unsigned getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000138 unsigned AddressSpace) const override;
Nadav Rotemb696c362013-01-09 01:15:42 +0000139 /// @}
Chandler Carruth664e3542013-01-07 01:37:14 +0000140};
141
142} // end anonymous namespace
143
144INITIALIZE_AG_PASS(ARMTTI, TargetTransformInfo, "armtti",
145 "ARM Target Transform Info", true, true, false)
146char ARMTTI::ID = 0;
147
148ImmutablePass *
149llvm::createARMTargetTransformInfoPass(const ARMBaseTargetMachine *TM) {
150 return new ARMTTI(TM);
151}
152
153
154unsigned ARMTTI::getIntImmCost(const APInt &Imm, Type *Ty) const {
155 assert(Ty->isIntegerTy());
156
157 unsigned Bits = Ty->getPrimitiveSizeInBits();
158 if (Bits == 0 || Bits > 32)
159 return 4;
160
161 int32_t SImmVal = Imm.getSExtValue();
162 uint32_t ZImmVal = Imm.getZExtValue();
163 if (!ST->isThumb()) {
164 if ((SImmVal >= 0 && SImmVal < 65536) ||
165 (ARM_AM::getSOImmVal(ZImmVal) != -1) ||
166 (ARM_AM::getSOImmVal(~ZImmVal) != -1))
167 return 1;
168 return ST->hasV6T2Ops() ? 2 : 3;
Duncan P. N. Exon Smith429d2602014-03-08 15:15:42 +0000169 }
170 if (ST->isThumb2()) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000171 if ((SImmVal >= 0 && SImmVal < 65536) ||
172 (ARM_AM::getT2SOImmVal(ZImmVal) != -1) ||
173 (ARM_AM::getT2SOImmVal(~ZImmVal) != -1))
174 return 1;
175 return ST->hasV6T2Ops() ? 2 : 3;
Chandler Carruth664e3542013-01-07 01:37:14 +0000176 }
Duncan P. N. Exon Smith429d2602014-03-08 15:15:42 +0000177 // Thumb1.
178 if (SImmVal >= 0 && SImmVal < 256)
179 return 1;
180 if ((~ZImmVal < 256) || ARM_AM::isThumbImmShiftedVal(ZImmVal))
181 return 2;
182 // Load from constantpool.
183 return 3;
Chandler Carruth664e3542013-01-07 01:37:14 +0000184}
Renato Golin5e9d55e2013-01-29 23:31:38 +0000185
186unsigned ARMTTI::getCastInstrCost(unsigned Opcode, Type *Dst,
Juergen Ributzka3e752e72014-01-24 18:22:59 +0000187 Type *Src) const {
Renato Golin5e9d55e2013-01-29 23:31:38 +0000188 int ISD = TLI->InstructionOpcodeToISD(Opcode);
189 assert(ISD && "Invalid opcode");
190
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +0000191 // Single to/from double precision conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000192 static const CostTblEntry<MVT::SimpleValueType> NEONFltDblTbl[] = {
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +0000193 // Vector fptrunc/fpext conversions.
194 { ISD::FP_ROUND, MVT::v2f64, 2 },
195 { ISD::FP_EXTEND, MVT::v2f32, 2 },
196 { ISD::FP_EXTEND, MVT::v4f32, 4 }
197 };
198
199 if (Src->isVectorTy() && ST->hasNEON() && (ISD == ISD::FP_ROUND ||
200 ISD == ISD::FP_EXTEND)) {
201 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Src);
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000202 int Idx = CostTableLookup(NEONFltDblTbl, ISD, LT.second);
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +0000203 if (Idx != -1)
204 return LT.first * NEONFltDblTbl[Idx].Cost;
205 }
206
Renato Golin5e9d55e2013-01-29 23:31:38 +0000207 EVT SrcTy = TLI->getValueType(Src);
208 EVT DstTy = TLI->getValueType(Dst);
209
210 if (!SrcTy.isSimple() || !DstTy.isSimple())
211 return TargetTransformInfo::getCastInstrCost(Opcode, Dst, Src);
212
213 // Some arithmetic, load and store operations have specific instructions
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000214 // to cast up/down their types automatically at no extra cost.
215 // TODO: Get these tables to know at least what the related operations are.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000216 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
217 NEONVectorConversionTbl[] = {
Renato Golin5e9d55e2013-01-29 23:31:38 +0000218 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 0 },
219 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 0 },
220 { ISD::SIGN_EXTEND, MVT::v2i64, MVT::v2i32, 1 },
221 { ISD::ZERO_EXTEND, MVT::v2i64, MVT::v2i32, 1 },
222 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 0 },
223 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000224
Renato Golin227eb6f2013-03-19 08:15:38 +0000225 // The number of vmovl instructions for the extension.
226 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
227 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
228 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
229 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
230 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i8, 7 },
231 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i8, 7 },
232 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 6 },
233 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 6 },
234 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 6 },
235 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 6 },
236
Jim Grosbach563983c2013-04-21 23:47:41 +0000237 // Operations that we legalize using splitting.
238 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 6 },
239 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Arnold Schwaighofer90774f32013-03-12 21:19:22 +0000240
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000241 // Vector float <-> i32 conversions.
242 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
243 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Arnold Schwaighoferae0052f2013-03-18 22:47:09 +0000244
245 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i8, 3 },
246 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i8, 3 },
247 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i16, 2 },
248 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i16, 2 },
249 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i32, 1 },
250 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 1 },
251 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
252 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
253 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
254 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
255 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
256 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
257 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 },
258 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 },
259 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 },
260 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 },
261 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 8 },
262 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 8 },
263 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 4 },
264 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 4 },
265
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000266 { ISD::FP_TO_SINT, MVT::v4i32, MVT::v4f32, 1 },
267 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
Arnold Schwaighofer6c9c3a82013-03-18 22:47:06 +0000268 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 3 },
269 { ISD::FP_TO_UINT, MVT::v4i8, MVT::v4f32, 3 },
270 { ISD::FP_TO_SINT, MVT::v4i16, MVT::v4f32, 2 },
271 { ISD::FP_TO_UINT, MVT::v4i16, MVT::v4f32, 2 },
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000272
273 // Vector double <-> i32 conversions.
274 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
275 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
Arnold Schwaighoferae0052f2013-03-18 22:47:09 +0000276
277 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i8, 4 },
278 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 4 },
279 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i16, 3 },
280 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 3 },
281 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
282 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
283
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000284 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 2 },
Arnold Schwaighofer6c9c3a82013-03-18 22:47:06 +0000285 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f64, 2 },
286 { ISD::FP_TO_SINT, MVT::v8i16, MVT::v8f32, 4 },
287 { ISD::FP_TO_UINT, MVT::v8i16, MVT::v8f32, 4 },
288 { ISD::FP_TO_SINT, MVT::v16i16, MVT::v16f32, 8 },
289 { ISD::FP_TO_UINT, MVT::v16i16, MVT::v16f32, 8 }
Renato Golin5e9d55e2013-01-29 23:31:38 +0000290 };
291
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000292 if (SrcTy.isVector() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000293 int Idx = ConvertCostTableLookup(NEONVectorConversionTbl, ISD,
294 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Renato Golin5e9d55e2013-01-29 23:31:38 +0000295 if (Idx != -1)
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000296 return NEONVectorConversionTbl[Idx].Cost;
Renato Golin5e9d55e2013-01-29 23:31:38 +0000297 }
298
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000299 // Scalar float to integer conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000300 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
301 NEONFloatConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000302 { ISD::FP_TO_SINT, MVT::i1, MVT::f32, 2 },
303 { ISD::FP_TO_UINT, MVT::i1, MVT::f32, 2 },
304 { ISD::FP_TO_SINT, MVT::i1, MVT::f64, 2 },
305 { ISD::FP_TO_UINT, MVT::i1, MVT::f64, 2 },
306 { ISD::FP_TO_SINT, MVT::i8, MVT::f32, 2 },
307 { ISD::FP_TO_UINT, MVT::i8, MVT::f32, 2 },
308 { ISD::FP_TO_SINT, MVT::i8, MVT::f64, 2 },
309 { ISD::FP_TO_UINT, MVT::i8, MVT::f64, 2 },
310 { ISD::FP_TO_SINT, MVT::i16, MVT::f32, 2 },
311 { ISD::FP_TO_UINT, MVT::i16, MVT::f32, 2 },
312 { ISD::FP_TO_SINT, MVT::i16, MVT::f64, 2 },
313 { ISD::FP_TO_UINT, MVT::i16, MVT::f64, 2 },
314 { ISD::FP_TO_SINT, MVT::i32, MVT::f32, 2 },
315 { ISD::FP_TO_UINT, MVT::i32, MVT::f32, 2 },
316 { ISD::FP_TO_SINT, MVT::i32, MVT::f64, 2 },
317 { ISD::FP_TO_UINT, MVT::i32, MVT::f64, 2 },
318 { ISD::FP_TO_SINT, MVT::i64, MVT::f32, 10 },
319 { ISD::FP_TO_UINT, MVT::i64, MVT::f32, 10 },
320 { ISD::FP_TO_SINT, MVT::i64, MVT::f64, 10 },
321 { ISD::FP_TO_UINT, MVT::i64, MVT::f64, 10 }
322 };
323 if (SrcTy.isFloatingPoint() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000324 int Idx = ConvertCostTableLookup(NEONFloatConversionTbl, ISD,
325 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000326 if (Idx != -1)
327 return NEONFloatConversionTbl[Idx].Cost;
328 }
329
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000330 // Scalar integer to float conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000331 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
332 NEONIntegerConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000333 { ISD::SINT_TO_FP, MVT::f32, MVT::i1, 2 },
334 { ISD::UINT_TO_FP, MVT::f32, MVT::i1, 2 },
335 { ISD::SINT_TO_FP, MVT::f64, MVT::i1, 2 },
336 { ISD::UINT_TO_FP, MVT::f64, MVT::i1, 2 },
337 { ISD::SINT_TO_FP, MVT::f32, MVT::i8, 2 },
338 { ISD::UINT_TO_FP, MVT::f32, MVT::i8, 2 },
339 { ISD::SINT_TO_FP, MVT::f64, MVT::i8, 2 },
340 { ISD::UINT_TO_FP, MVT::f64, MVT::i8, 2 },
341 { ISD::SINT_TO_FP, MVT::f32, MVT::i16, 2 },
342 { ISD::UINT_TO_FP, MVT::f32, MVT::i16, 2 },
343 { ISD::SINT_TO_FP, MVT::f64, MVT::i16, 2 },
344 { ISD::UINT_TO_FP, MVT::f64, MVT::i16, 2 },
345 { ISD::SINT_TO_FP, MVT::f32, MVT::i32, 2 },
346 { ISD::UINT_TO_FP, MVT::f32, MVT::i32, 2 },
347 { ISD::SINT_TO_FP, MVT::f64, MVT::i32, 2 },
348 { ISD::UINT_TO_FP, MVT::f64, MVT::i32, 2 },
349 { ISD::SINT_TO_FP, MVT::f32, MVT::i64, 10 },
350 { ISD::UINT_TO_FP, MVT::f32, MVT::i64, 10 },
351 { ISD::SINT_TO_FP, MVT::f64, MVT::i64, 10 },
352 { ISD::UINT_TO_FP, MVT::f64, MVT::i64, 10 }
353 };
354
355 if (SrcTy.isInteger() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000356 int Idx = ConvertCostTableLookup(NEONIntegerConversionTbl, ISD,
357 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000358 if (Idx != -1)
359 return NEONIntegerConversionTbl[Idx].Cost;
360 }
361
362 // Scalar integer conversion costs.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000363 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
364 ARMIntegerConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000365 // i16 -> i64 requires two dependent operations.
366 { ISD::SIGN_EXTEND, MVT::i64, MVT::i16, 2 },
367
368 // Truncates on i64 are assumed to be free.
369 { ISD::TRUNCATE, MVT::i32, MVT::i64, 0 },
370 { ISD::TRUNCATE, MVT::i16, MVT::i64, 0 },
371 { ISD::TRUNCATE, MVT::i8, MVT::i64, 0 },
372 { ISD::TRUNCATE, MVT::i1, MVT::i64, 0 }
373 };
374
375 if (SrcTy.isInteger()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000376 int Idx = ConvertCostTableLookup(ARMIntegerConversionTbl, ISD,
377 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000378 if (Idx != -1)
379 return ARMIntegerConversionTbl[Idx].Cost;
380 }
381
Renato Golin5e9d55e2013-01-29 23:31:38 +0000382 return TargetTransformInfo::getCastInstrCost(Opcode, Dst, Src);
383}
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000384
385unsigned ARMTTI::getVectorInstrCost(unsigned Opcode, Type *ValTy,
386 unsigned Index) const {
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000387 // Penalize inserting into an D-subregister. We end up with a three times
388 // lower estimated throughput on swift.
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000389 if (ST->isSwift() &&
390 Opcode == Instruction::InsertElement &&
391 ValTy->isVectorTy() &&
392 ValTy->getScalarSizeInBits() <= 32)
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000393 return 3;
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000394
395 return TargetTransformInfo::getVectorInstrCost(Opcode, ValTy, Index);
396}
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000397
398unsigned ARMTTI::getCmpSelInstrCost(unsigned Opcode, Type *ValTy,
399 Type *CondTy) const {
400
401 int ISD = TLI->InstructionOpcodeToISD(Opcode);
402 // On NEON a a vector select gets lowered to vbsl.
403 if (ST->hasNEON() && ValTy->isVectorTy() && ISD == ISD::SELECT) {
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000404 // Lowering of some vector selects is currently far from perfect.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000405 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
406 NEONVectorSelectTbl[] = {
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000407 { ISD::SELECT, MVT::v16i1, MVT::v16i16, 2*16 + 1 + 3*1 + 4*1 },
408 { ISD::SELECT, MVT::v8i1, MVT::v8i32, 4*8 + 1*3 + 1*4 + 1*2 },
409 { ISD::SELECT, MVT::v16i1, MVT::v16i32, 4*16 + 1*6 + 1*8 + 1*4 },
410 { ISD::SELECT, MVT::v4i1, MVT::v4i64, 4*4 + 1*2 + 1 },
411 { ISD::SELECT, MVT::v8i1, MVT::v8i64, 50 },
412 { ISD::SELECT, MVT::v16i1, MVT::v16i64, 100 }
413 };
414
415 EVT SelCondTy = TLI->getValueType(CondTy);
416 EVT SelValTy = TLI->getValueType(ValTy);
Renato Golin0178a252013-08-02 17:10:04 +0000417 if (SelCondTy.isSimple() && SelValTy.isSimple()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000418 int Idx = ConvertCostTableLookup(NEONVectorSelectTbl, ISD,
419 SelCondTy.getSimpleVT(),
420 SelValTy.getSimpleVT());
Renato Golin0178a252013-08-02 17:10:04 +0000421 if (Idx != -1)
422 return NEONVectorSelectTbl[Idx].Cost;
423 }
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000424
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000425 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(ValTy);
426 return LT.first;
427 }
428
429 return TargetTransformInfo::getCmpSelInstrCost(Opcode, ValTy, CondTy);
430}
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000431
Arnold Schwaighofer9da9a432013-07-12 19:16:02 +0000432unsigned ARMTTI::getAddressComputationCost(Type *Ty, bool IsComplex) const {
Arnold Schwaighoferda2b3112013-07-12 19:16:04 +0000433 // Address computations in vectorized code with non-consecutive addresses will
434 // likely result in more instructions compared to scalar code where the
435 // computation can more often be merged into the index mode. The resulting
436 // extra micro-ops can significantly decrease throughput.
437 unsigned NumVectorInstToHideOverhead = 10;
438
439 if (Ty->isVectorTy() && IsComplex)
440 return NumVectorInstToHideOverhead;
441
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000442 // In many cases the address computation is not merged into the instruction
443 // addressing mode.
444 return 1;
445}
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000446
447unsigned ARMTTI::getShuffleCost(ShuffleKind Kind, Type *Tp, int Index,
448 Type *SubTp) const {
449 // We only handle costs of reverse shuffles for now.
450 if (Kind != SK_Reverse)
451 return TargetTransformInfo::getShuffleCost(Kind, Tp, Index, SubTp);
452
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000453 static const CostTblEntry<MVT::SimpleValueType> NEONShuffleTbl[] = {
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000454 // Reverse shuffle cost one instruction if we are shuffling within a double
455 // word (vrev) or two if we shuffle a quad word (vrev, vext).
456 { ISD::VECTOR_SHUFFLE, MVT::v2i32, 1 },
457 { ISD::VECTOR_SHUFFLE, MVT::v2f32, 1 },
458 { ISD::VECTOR_SHUFFLE, MVT::v2i64, 1 },
459 { ISD::VECTOR_SHUFFLE, MVT::v2f64, 1 },
460
461 { ISD::VECTOR_SHUFFLE, MVT::v4i32, 2 },
462 { ISD::VECTOR_SHUFFLE, MVT::v4f32, 2 },
463 { ISD::VECTOR_SHUFFLE, MVT::v8i16, 2 },
464 { ISD::VECTOR_SHUFFLE, MVT::v16i8, 2 }
465 };
466
467 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Tp);
468
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000469 int Idx = CostTableLookup(NEONShuffleTbl, ISD::VECTOR_SHUFFLE, LT.second);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000470 if (Idx == -1)
471 return TargetTransformInfo::getShuffleCost(Kind, Tp, Index, SubTp);
472
473 return LT.first * NEONShuffleTbl[Idx].Cost;
474}
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000475
Juergen Ributzka3e752e72014-01-24 18:22:59 +0000476unsigned ARMTTI::getArithmeticInstrCost(unsigned Opcode, Type *Ty,
477 OperandValueKind Op1Info,
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000478 OperandValueKind Op2Info) const {
479
480 int ISDOpcode = TLI->InstructionOpcodeToISD(Opcode);
481 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Ty);
482
483 const unsigned FunctionCallDivCost = 20;
484 const unsigned ReciprocalDivCost = 10;
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000485 static const CostTblEntry<MVT::SimpleValueType> CostTbl[] = {
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000486 // Division.
487 // These costs are somewhat random. Choose a cost of 20 to indicate that
488 // vectorizing devision (added function call) is going to be very expensive.
489 // Double registers types.
490 { ISD::SDIV, MVT::v1i64, 1 * FunctionCallDivCost},
491 { ISD::UDIV, MVT::v1i64, 1 * FunctionCallDivCost},
492 { ISD::SREM, MVT::v1i64, 1 * FunctionCallDivCost},
493 { ISD::UREM, MVT::v1i64, 1 * FunctionCallDivCost},
494 { ISD::SDIV, MVT::v2i32, 2 * FunctionCallDivCost},
495 { ISD::UDIV, MVT::v2i32, 2 * FunctionCallDivCost},
496 { ISD::SREM, MVT::v2i32, 2 * FunctionCallDivCost},
497 { ISD::UREM, MVT::v2i32, 2 * FunctionCallDivCost},
498 { ISD::SDIV, MVT::v4i16, ReciprocalDivCost},
499 { ISD::UDIV, MVT::v4i16, ReciprocalDivCost},
500 { ISD::SREM, MVT::v4i16, 4 * FunctionCallDivCost},
501 { ISD::UREM, MVT::v4i16, 4 * FunctionCallDivCost},
502 { ISD::SDIV, MVT::v8i8, ReciprocalDivCost},
503 { ISD::UDIV, MVT::v8i8, ReciprocalDivCost},
504 { ISD::SREM, MVT::v8i8, 8 * FunctionCallDivCost},
505 { ISD::UREM, MVT::v8i8, 8 * FunctionCallDivCost},
506 // Quad register types.
507 { ISD::SDIV, MVT::v2i64, 2 * FunctionCallDivCost},
508 { ISD::UDIV, MVT::v2i64, 2 * FunctionCallDivCost},
509 { ISD::SREM, MVT::v2i64, 2 * FunctionCallDivCost},
510 { ISD::UREM, MVT::v2i64, 2 * FunctionCallDivCost},
511 { ISD::SDIV, MVT::v4i32, 4 * FunctionCallDivCost},
512 { ISD::UDIV, MVT::v4i32, 4 * FunctionCallDivCost},
513 { ISD::SREM, MVT::v4i32, 4 * FunctionCallDivCost},
514 { ISD::UREM, MVT::v4i32, 4 * FunctionCallDivCost},
515 { ISD::SDIV, MVT::v8i16, 8 * FunctionCallDivCost},
516 { ISD::UDIV, MVT::v8i16, 8 * FunctionCallDivCost},
517 { ISD::SREM, MVT::v8i16, 8 * FunctionCallDivCost},
518 { ISD::UREM, MVT::v8i16, 8 * FunctionCallDivCost},
519 { ISD::SDIV, MVT::v16i8, 16 * FunctionCallDivCost},
520 { ISD::UDIV, MVT::v16i8, 16 * FunctionCallDivCost},
521 { ISD::SREM, MVT::v16i8, 16 * FunctionCallDivCost},
522 { ISD::UREM, MVT::v16i8, 16 * FunctionCallDivCost},
523 // Multiplication.
524 };
525
526 int Idx = -1;
527
528 if (ST->hasNEON())
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000529 Idx = CostTableLookup(CostTbl, ISDOpcode, LT.second);
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000530
531 if (Idx != -1)
532 return LT.first * CostTbl[Idx].Cost;
533
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000534 unsigned Cost =
535 TargetTransformInfo::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info);
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000536
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000537 // This is somewhat of a hack. The problem that we are facing is that SROA
538 // creates a sequence of shift, and, or instructions to construct values.
539 // These sequences are recognized by the ISel and have zero-cost. Not so for
540 // the vectorized code. Because we have support for v2i64 but not i64 those
Alp Tokercb402912014-01-24 17:20:08 +0000541 // sequences look particularly beneficial to vectorize.
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000542 // To work around this we increase the cost of v2i64 operations to make them
543 // seem less beneficial.
544 if (LT.second == MVT::v2i64 &&
545 Op2Info == TargetTransformInfo::OK_UniformConstantValue)
546 Cost += 4;
547
548 return Cost;
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000549}
550
Arnold Schwaighofer89ae2172013-10-29 01:33:57 +0000551unsigned ARMTTI::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
552 unsigned AddressSpace) const {
553 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Src);
554
555 if (Src->isVectorTy() && Alignment != 16 &&
556 Src->getVectorElementType()->isDoubleTy()) {
557 // Unaligned loads/stores are extremely inefficient.
558 // We need 4 uops for vst.1/vld.1 vs 1uop for vldr/vstr.
559 return LT.first * 4;
560 }
561 return LT.first;
562}