blob: c4a17f5ad255bf752cd21011e54e28123c99f378 [file] [log] [blame]
Sam Koltonf60ad582017-03-21 12:51:34 +00001//===-- SIPeepholeSDWA.cpp - Peephole optimization for SDWA instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file This pass tries to apply several peephole SDWA patterns.
11///
12/// E.g. original:
13/// V_LSHRREV_B32_e32 %vreg0, 16, %vreg1
14/// V_ADD_I32_e32 %vreg2, %vreg0, %vreg3
15/// V_LSHLREV_B32_e32 %vreg4, 16, %vreg2
16///
17/// Replace:
18/// V_ADD_I32_sdwa %vreg4, %vreg1, %vreg3
19/// dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:DWORD
20///
21//===----------------------------------------------------------------------===//
22
Sam Koltonf60ad582017-03-21 12:51:34 +000023#include "AMDGPU.h"
24#include "AMDGPUSubtarget.h"
25#include "SIDefines.h"
26#include "SIInstrInfo.h"
Sam Koltonf60ad582017-03-21 12:51:34 +000027#include "llvm/ADT/STLExtras.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000028#include "llvm/ADT/Statistic.h"
Sam Koltonf60ad582017-03-21 12:51:34 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include <unordered_map>
Sam Koltonebfdaf72017-05-18 12:12:03 +000032#include <unordered_set>
Sam Koltonf60ad582017-03-21 12:51:34 +000033
34using namespace llvm;
35
36#define DEBUG_TYPE "si-peephole-sdwa"
37
38STATISTIC(NumSDWAPatternsFound, "Number of SDWA patterns found.");
39STATISTIC(NumSDWAInstructionsPeepholed,
40 "Number of instruction converted to SDWA.");
41
42namespace {
43
44class SDWAOperand;
45
46class SIPeepholeSDWA : public MachineFunctionPass {
Sam Koltonebfdaf72017-05-18 12:12:03 +000047public:
48 typedef SmallVector<SDWAOperand *, 4> SDWAOperandsVector;
49
Sam Koltonf60ad582017-03-21 12:51:34 +000050private:
51 MachineRegisterInfo *MRI;
52 const SIRegisterInfo *TRI;
53 const SIInstrInfo *TII;
54
55 std::unordered_map<MachineInstr *, std::unique_ptr<SDWAOperand>> SDWAOperands;
Sam Koltonebfdaf72017-05-18 12:12:03 +000056 std::unordered_map<MachineInstr *, SDWAOperandsVector> PotentialMatches;
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000057 SmallVector<MachineInstr *, 8> ConvertedInstructions;
Sam Koltonf60ad582017-03-21 12:51:34 +000058
Sam Kolton27e0f8b2017-03-31 11:42:43 +000059 Optional<int64_t> foldToImm(const MachineOperand &Op) const;
60
Sam Koltonf60ad582017-03-21 12:51:34 +000061public:
62 static char ID;
63
Sam Koltonf60ad582017-03-21 12:51:34 +000064 SIPeepholeSDWA() : MachineFunctionPass(ID) {
65 initializeSIPeepholeSDWAPass(*PassRegistry::getPassRegistry());
66 }
67
68 bool runOnMachineFunction(MachineFunction &MF) override;
Sam Koltonaff83412017-04-12 09:36:05 +000069 void matchSDWAOperands(MachineFunction &MF);
Sam Koltonebfdaf72017-05-18 12:12:03 +000070 bool isConvertibleToSDWA(const MachineInstr &MI) const;
Sam Koltonf60ad582017-03-21 12:51:34 +000071 bool convertToSDWA(MachineInstr &MI, const SDWAOperandsVector &SDWAOperands);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000072 void legalizeScalarOperands(MachineInstr &MI) const;
Sam Koltonf60ad582017-03-21 12:51:34 +000073
74 StringRef getPassName() const override { return "SI Peephole SDWA"; }
75
76 void getAnalysisUsage(AnalysisUsage &AU) const override {
77 AU.setPreservesCFG();
78 MachineFunctionPass::getAnalysisUsage(AU);
79 }
80};
81
82class SDWAOperand {
83private:
84 MachineOperand *Target; // Operand that would be used in converted instruction
85 MachineOperand *Replaced; // Operand that would be replace by Target
86
87public:
88 SDWAOperand(MachineOperand *TargetOp, MachineOperand *ReplacedOp)
89 : Target(TargetOp), Replaced(ReplacedOp) {
90 assert(Target->isReg());
91 assert(Replaced->isReg());
92 }
93
94 virtual ~SDWAOperand() {}
95
96 virtual MachineInstr *potentialToConvert(const SIInstrInfo *TII) = 0;
97 virtual bool convertToSDWA(MachineInstr &MI, const SIInstrInfo *TII) = 0;
98
99 MachineOperand *getTargetOperand() const { return Target; }
100 MachineOperand *getReplacedOperand() const { return Replaced; }
101 MachineInstr *getParentInst() const { return Target->getParent(); }
102 MachineRegisterInfo *getMRI() const {
103 return &getParentInst()->getParent()->getParent()->getRegInfo();
104 }
105};
106
107using namespace AMDGPU::SDWA;
108
109class SDWASrcOperand : public SDWAOperand {
110private:
111 SdwaSel SrcSel;
112 bool Abs;
113 bool Neg;
114 bool Sext;
115
116public:
117 SDWASrcOperand(MachineOperand *TargetOp, MachineOperand *ReplacedOp,
118 SdwaSel SrcSel_ = DWORD, bool Abs_ = false, bool Neg_ = false,
119 bool Sext_ = false)
120 : SDWAOperand(TargetOp, ReplacedOp), SrcSel(SrcSel_), Abs(Abs_),
121 Neg(Neg_), Sext(Sext_) {}
122
123 virtual MachineInstr *potentialToConvert(const SIInstrInfo *TII) override;
124 virtual bool convertToSDWA(MachineInstr &MI, const SIInstrInfo *TII) override;
125
126 SdwaSel getSrcSel() const { return SrcSel; }
127 bool getAbs() const { return Abs; }
128 bool getNeg() const { return Neg; }
129 bool getSext() const { return Sext; }
130
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000131 uint64_t getSrcMods(const SIInstrInfo *TII,
132 const MachineOperand *SrcOp) const;
Sam Koltonf60ad582017-03-21 12:51:34 +0000133};
134
135class SDWADstOperand : public SDWAOperand {
136private:
137 SdwaSel DstSel;
138 DstUnused DstUn;
139
140public:
141 SDWADstOperand(MachineOperand *TargetOp, MachineOperand *ReplacedOp,
142 SdwaSel DstSel_ = DWORD, DstUnused DstUn_ = UNUSED_PAD)
143 : SDWAOperand(TargetOp, ReplacedOp), DstSel(DstSel_), DstUn(DstUn_) {}
144
145 virtual MachineInstr *potentialToConvert(const SIInstrInfo *TII) override;
146 virtual bool convertToSDWA(MachineInstr &MI, const SIInstrInfo *TII) override;
147
148 SdwaSel getDstSel() const { return DstSel; }
149 DstUnused getDstUnused() const { return DstUn; }
150};
151
152} // End anonymous namespace.
153
154INITIALIZE_PASS(SIPeepholeSDWA, DEBUG_TYPE, "SI Peephole SDWA", false, false)
155
156char SIPeepholeSDWA::ID = 0;
157
158char &llvm::SIPeepholeSDWAID = SIPeepholeSDWA::ID;
159
160FunctionPass *llvm::createSIPeepholeSDWAPass() {
161 return new SIPeepholeSDWA();
162}
163
164#ifndef NDEBUG
165
166static raw_ostream& operator<<(raw_ostream &OS, const SdwaSel &Sel) {
167 switch(Sel) {
168 case BYTE_0: OS << "BYTE_0"; break;
169 case BYTE_1: OS << "BYTE_1"; break;
170 case BYTE_2: OS << "BYTE_2"; break;
171 case BYTE_3: OS << "BYTE_3"; break;
172 case WORD_0: OS << "WORD_0"; break;
173 case WORD_1: OS << "WORD_1"; break;
174 case DWORD: OS << "DWORD"; break;
175 }
176 return OS;
177}
178
179static raw_ostream& operator<<(raw_ostream &OS, const DstUnused &Un) {
180 switch(Un) {
181 case UNUSED_PAD: OS << "UNUSED_PAD"; break;
182 case UNUSED_SEXT: OS << "UNUSED_SEXT"; break;
183 case UNUSED_PRESERVE: OS << "UNUSED_PRESERVE"; break;
184 }
185 return OS;
186}
187
188static raw_ostream& operator<<(raw_ostream &OS, const SDWASrcOperand &Src) {
189 OS << "SDWA src: " << *Src.getTargetOperand()
190 << " src_sel:" << Src.getSrcSel()
191 << " abs:" << Src.getAbs() << " neg:" << Src.getNeg()
192 << " sext:" << Src.getSext() << '\n';
193 return OS;
194}
195
196static raw_ostream& operator<<(raw_ostream &OS, const SDWADstOperand &Dst) {
197 OS << "SDWA dst: " << *Dst.getTargetOperand()
198 << " dst_sel:" << Dst.getDstSel()
199 << " dst_unused:" << Dst.getDstUnused() << '\n';
200 return OS;
201}
202
203#endif
204
Sam Koltonf60ad582017-03-21 12:51:34 +0000205static void copyRegOperand(MachineOperand &To, const MachineOperand &From) {
206 assert(To.isReg() && From.isReg());
207 To.setReg(From.getReg());
208 To.setSubReg(From.getSubReg());
209 To.setIsUndef(From.isUndef());
210 if (To.isUse()) {
211 To.setIsKill(From.isKill());
212 } else {
213 To.setIsDead(From.isDead());
214 }
215}
216
217static bool isSameReg(const MachineOperand &LHS, const MachineOperand &RHS) {
218 return LHS.isReg() &&
219 RHS.isReg() &&
220 LHS.getReg() == RHS.getReg() &&
221 LHS.getSubReg() == RHS.getSubReg();
222}
223
224static bool isSubregOf(const MachineOperand &SubReg,
225 const MachineOperand &SuperReg,
226 const TargetRegisterInfo *TRI) {
227
228 if (!SuperReg.isReg() || !SubReg.isReg())
229 return false;
230
231 if (isSameReg(SuperReg, SubReg))
232 return true;
233
234 if (SuperReg.getReg() != SubReg.getReg())
235 return false;
236
Sam Kolton9fa16962017-04-06 15:03:28 +0000237 LaneBitmask SuperMask = TRI->getSubRegIndexLaneMask(SuperReg.getSubReg());
238 LaneBitmask SubMask = TRI->getSubRegIndexLaneMask(SubReg.getSubReg());
239 SuperMask |= ~SubMask;
240 return SuperMask.all();
Sam Koltonf60ad582017-03-21 12:51:34 +0000241}
242
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000243uint64_t SDWASrcOperand::getSrcMods(const SIInstrInfo *TII,
244 const MachineOperand *SrcOp) const {
Sam Koltonf60ad582017-03-21 12:51:34 +0000245 uint64_t Mods = 0;
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000246 const auto *MI = SrcOp->getParent();
247 if (TII->getNamedOperand(*MI, AMDGPU::OpName::src0) == SrcOp) {
248 if (auto *Mod = TII->getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
249 Mods = Mod->getImm();
250 }
251 } else if (TII->getNamedOperand(*MI, AMDGPU::OpName::src1) == SrcOp) {
252 if (auto *Mod = TII->getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers)) {
253 Mods = Mod->getImm();
254 }
255 }
Sam Koltonf60ad582017-03-21 12:51:34 +0000256 if (Abs || Neg) {
257 assert(!Sext &&
258 "Float and integer src modifiers can't be set simulteniously");
259 Mods |= Abs ? SISrcMods::ABS : 0;
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000260 Mods ^= Neg ? SISrcMods::NEG : 0;
Sam Koltonf60ad582017-03-21 12:51:34 +0000261 } else if (Sext) {
262 Mods |= SISrcMods::SEXT;
263 }
264
265 return Mods;
266}
267
268MachineInstr *SDWASrcOperand::potentialToConvert(const SIInstrInfo *TII) {
269 // For SDWA src operand potential instruction is one that use register
270 // defined by parent instruction
271 MachineRegisterInfo *MRI = getMRI();
272 MachineOperand *Replaced = getReplacedOperand();
273 assert(Replaced->isReg());
274
275 MachineInstr *PotentialMI = nullptr;
276 for (MachineOperand &PotentialMO : MRI->use_operands(Replaced->getReg())) {
277 // If this is use of another subreg of dst reg then do nothing
278 if (!isSubregOf(*Replaced, PotentialMO, MRI->getTargetRegisterInfo()))
279 continue;
280
Sam Koltonaff83412017-04-12 09:36:05 +0000281 // If there exist use of superreg of dst then we should not combine this
282 // opernad
283 if (!isSameReg(PotentialMO, *Replaced))
Sam Koltonf60ad582017-03-21 12:51:34 +0000284 return nullptr;
285
286 // Check that PotentialMI is only instruction that uses dst reg
287 if (PotentialMI == nullptr) {
288 PotentialMI = PotentialMO.getParent();
289 } else if (PotentialMI != PotentialMO.getParent()) {
290 return nullptr;
291 }
292 }
293
294 return PotentialMI;
295}
296
297bool SDWASrcOperand::convertToSDWA(MachineInstr &MI, const SIInstrInfo *TII) {
298 // Find operand in instruction that matches source operand and replace it with
299 // target operand. Set corresponding src_sel
300
301 MachineOperand *Src = TII->getNamedOperand(MI, AMDGPU::OpName::src0);
302 MachineOperand *SrcSel = TII->getNamedOperand(MI, AMDGPU::OpName::src0_sel);
303 MachineOperand *SrcMods =
304 TII->getNamedOperand(MI, AMDGPU::OpName::src0_modifiers);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000305 assert(Src && (Src->isReg() || Src->isImm()));
Sam Koltonf60ad582017-03-21 12:51:34 +0000306 if (!isSameReg(*Src, *getReplacedOperand())) {
307 // If this is not src0 then it should be src1
308 Src = TII->getNamedOperand(MI, AMDGPU::OpName::src1);
309 SrcSel = TII->getNamedOperand(MI, AMDGPU::OpName::src1_sel);
310 SrcMods = TII->getNamedOperand(MI, AMDGPU::OpName::src1_modifiers);
311
312 assert(Src && Src->isReg());
313
314 if ((MI.getOpcode() == AMDGPU::V_MAC_F16_sdwa ||
315 MI.getOpcode() == AMDGPU::V_MAC_F32_sdwa) &&
316 !isSameReg(*Src, *getReplacedOperand())) {
317 // In case of v_mac_f16/32_sdwa this pass can try to apply src operand to
318 // src2. This is not allowed.
319 return false;
320 }
321
322 assert(isSameReg(*Src, *getReplacedOperand()) && SrcSel && SrcMods);
323 }
324 copyRegOperand(*Src, *getTargetOperand());
325 SrcSel->setImm(getSrcSel());
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000326 SrcMods->setImm(getSrcMods(TII, Src));
Sam Koltonf60ad582017-03-21 12:51:34 +0000327 getTargetOperand()->setIsKill(false);
328 return true;
329}
330
331MachineInstr *SDWADstOperand::potentialToConvert(const SIInstrInfo *TII) {
332 // For SDWA dst operand potential instruction is one that defines register
333 // that this operand uses
334 MachineRegisterInfo *MRI = getMRI();
335 MachineInstr *ParentMI = getParentInst();
336 MachineOperand *Replaced = getReplacedOperand();
337 assert(Replaced->isReg());
338
339 for (MachineOperand &PotentialMO : MRI->def_operands(Replaced->getReg())) {
340 if (!isSubregOf(*Replaced, PotentialMO, MRI->getTargetRegisterInfo()))
341 continue;
342
Sam Koltonaff83412017-04-12 09:36:05 +0000343 if (!isSameReg(*Replaced, PotentialMO))
Sam Koltonf60ad582017-03-21 12:51:34 +0000344 return nullptr;
345
346 // Check that ParentMI is the only instruction that uses replaced register
347 for (MachineOperand &UseMO : MRI->use_operands(PotentialMO.getReg())) {
348 if (isSubregOf(UseMO, PotentialMO, MRI->getTargetRegisterInfo()) &&
349 UseMO.getParent() != ParentMI) {
350 return nullptr;
351 }
352 }
353
354 // Due to SSA this should be onle def of replaced register, so return it
355 return PotentialMO.getParent();
356 }
357
358 return nullptr;
359}
360
361bool SDWADstOperand::convertToSDWA(MachineInstr &MI, const SIInstrInfo *TII) {
362 // Replace vdst operand in MI with target operand. Set dst_sel and dst_unused
363
364 if ((MI.getOpcode() == AMDGPU::V_MAC_F16_sdwa ||
365 MI.getOpcode() == AMDGPU::V_MAC_F32_sdwa) &&
366 getDstSel() != AMDGPU::SDWA::DWORD) {
367 // v_mac_f16/32_sdwa allow dst_sel to be equal only to DWORD
368 return false;
369 }
370
371 MachineOperand *Operand = TII->getNamedOperand(MI, AMDGPU::OpName::vdst);
372 assert(Operand &&
373 Operand->isReg() &&
374 isSameReg(*Operand, *getReplacedOperand()));
375 copyRegOperand(*Operand, *getTargetOperand());
376 MachineOperand *DstSel= TII->getNamedOperand(MI, AMDGPU::OpName::dst_sel);
377 assert(DstSel);
378 DstSel->setImm(getDstSel());
379 MachineOperand *DstUnused= TII->getNamedOperand(MI, AMDGPU::OpName::dst_unused);
380 assert(DstUnused);
381 DstUnused->setImm(getDstUnused());
382
383 // Remove original instruction because it would conflict with our new
384 // instruction by register definition
385 getParentInst()->eraseFromParent();
386 return true;
387}
388
Sam Kolton27e0f8b2017-03-31 11:42:43 +0000389Optional<int64_t> SIPeepholeSDWA::foldToImm(const MachineOperand &Op) const {
390 if (Op.isImm()) {
391 return Op.getImm();
392 }
393
394 // If this is not immediate then it can be copy of immediate value, e.g.:
395 // %vreg1<def> = S_MOV_B32 255;
396 if (Op.isReg()) {
397 for (const MachineOperand &Def : MRI->def_operands(Op.getReg())) {
398 if (!isSameReg(Op, Def))
399 continue;
400
401 const MachineInstr *DefInst = Def.getParent();
Sam Koltonaff83412017-04-12 09:36:05 +0000402 if (!TII->isFoldableCopy(*DefInst))
Sam Kolton27e0f8b2017-03-31 11:42:43 +0000403 return None;
404
405 const MachineOperand &Copied = DefInst->getOperand(1);
406 if (!Copied.isImm())
407 return None;
408
409 return Copied.getImm();
410 }
411 }
412
413 return None;
414}
415
Sam Koltonaff83412017-04-12 09:36:05 +0000416void SIPeepholeSDWA::matchSDWAOperands(MachineFunction &MF) {
417 for (MachineBasicBlock &MBB : MF) {
418 for (MachineInstr &MI : MBB) {
419 unsigned Opcode = MI.getOpcode();
420 switch (Opcode) {
421 case AMDGPU::V_LSHRREV_B32_e32:
422 case AMDGPU::V_ASHRREV_I32_e32:
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000423 case AMDGPU::V_LSHLREV_B32_e32:
424 case AMDGPU::V_LSHRREV_B32_e64:
425 case AMDGPU::V_ASHRREV_I32_e64:
426 case AMDGPU::V_LSHLREV_B32_e64: {
Sam Koltonaff83412017-04-12 09:36:05 +0000427 // from: v_lshrrev_b32_e32 v1, 16/24, v0
428 // to SDWA src:v0 src_sel:WORD_1/BYTE_3
Sam Koltonf60ad582017-03-21 12:51:34 +0000429
Sam Koltonaff83412017-04-12 09:36:05 +0000430 // from: v_ashrrev_i32_e32 v1, 16/24, v0
431 // to SDWA src:v0 src_sel:WORD_1/BYTE_3 sext:1
Sam Koltonf60ad582017-03-21 12:51:34 +0000432
Sam Koltonaff83412017-04-12 09:36:05 +0000433 // from: v_lshlrev_b32_e32 v1, 16/24, v0
434 // to SDWA dst:v1 dst_sel:WORD_1/BYTE_3 dst_unused:UNUSED_PAD
435 MachineOperand *Src0 = TII->getNamedOperand(MI, AMDGPU::OpName::src0);
436 auto Imm = foldToImm(*Src0);
437 if (!Imm)
438 break;
439
440 if (*Imm != 16 && *Imm != 24)
441 break;
442
443 MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1);
444 MachineOperand *Dst = TII->getNamedOperand(MI, AMDGPU::OpName::vdst);
445 if (TRI->isPhysicalRegister(Src1->getReg()) ||
446 TRI->isPhysicalRegister(Dst->getReg()))
447 break;
448
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000449 if (Opcode == AMDGPU::V_LSHLREV_B32_e32 ||
450 Opcode == AMDGPU::V_LSHLREV_B32_e64) {
Sam Koltonaff83412017-04-12 09:36:05 +0000451 auto SDWADst = make_unique<SDWADstOperand>(
452 Dst, Src1, *Imm == 16 ? WORD_1 : BYTE_3, UNUSED_PAD);
453 DEBUG(dbgs() << "Match: " << MI << "To: " << *SDWADst << '\n');
454 SDWAOperands[&MI] = std::move(SDWADst);
455 ++NumSDWAPatternsFound;
456 } else {
457 auto SDWASrc = make_unique<SDWASrcOperand>(
458 Src1, Dst, *Imm == 16 ? WORD_1 : BYTE_3, false, false,
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000459 Opcode != AMDGPU::V_LSHRREV_B32_e32 &&
460 Opcode != AMDGPU::V_LSHRREV_B32_e64);
Sam Koltonaff83412017-04-12 09:36:05 +0000461 DEBUG(dbgs() << "Match: " << MI << "To: " << *SDWASrc << '\n');
462 SDWAOperands[&MI] = std::move(SDWASrc);
463 ++NumSDWAPatternsFound;
464 }
Sam Koltonf60ad582017-03-21 12:51:34 +0000465 break;
Sam Koltonaff83412017-04-12 09:36:05 +0000466 }
Sam Koltonf60ad582017-03-21 12:51:34 +0000467
Sam Koltonaff83412017-04-12 09:36:05 +0000468 case AMDGPU::V_LSHRREV_B16_e32:
469 case AMDGPU::V_ASHRREV_I16_e32:
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000470 case AMDGPU::V_LSHLREV_B16_e32:
471 case AMDGPU::V_LSHRREV_B16_e64:
472 case AMDGPU::V_ASHRREV_I16_e64:
473 case AMDGPU::V_LSHLREV_B16_e64: {
Sam Koltonaff83412017-04-12 09:36:05 +0000474 // from: v_lshrrev_b16_e32 v1, 8, v0
475 // to SDWA src:v0 src_sel:BYTE_1
476
477 // from: v_ashrrev_i16_e32 v1, 8, v0
478 // to SDWA src:v0 src_sel:BYTE_1 sext:1
479
480 // from: v_lshlrev_b16_e32 v1, 8, v0
481 // to SDWA dst:v1 dst_sel:BYTE_1 dst_unused:UNUSED_PAD
482 MachineOperand *Src0 = TII->getNamedOperand(MI, AMDGPU::OpName::src0);
483 auto Imm = foldToImm(*Src0);
484 if (!Imm || *Imm != 8)
485 break;
486
487 MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1);
488 MachineOperand *Dst = TII->getNamedOperand(MI, AMDGPU::OpName::vdst);
489
490 if (TRI->isPhysicalRegister(Src1->getReg()) ||
491 TRI->isPhysicalRegister(Dst->getReg()))
492 break;
493
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000494 if (Opcode == AMDGPU::V_LSHLREV_B16_e32 ||
495 Opcode == AMDGPU::V_LSHLREV_B16_e64) {
Sam Koltonaff83412017-04-12 09:36:05 +0000496 auto SDWADst =
Sam Koltonebfdaf72017-05-18 12:12:03 +0000497 make_unique<SDWADstOperand>(Dst, Src1, BYTE_1, UNUSED_PAD);
Sam Koltonaff83412017-04-12 09:36:05 +0000498 DEBUG(dbgs() << "Match: " << MI << "To: " << *SDWADst << '\n');
499 SDWAOperands[&MI] = std::move(SDWADst);
500 ++NumSDWAPatternsFound;
501 } else {
502 auto SDWASrc = make_unique<SDWASrcOperand>(
503 Src1, Dst, BYTE_1, false, false,
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000504 Opcode != AMDGPU::V_LSHRREV_B16_e32 &&
505 Opcode != AMDGPU::V_LSHRREV_B16_e64);
Sam Koltonaff83412017-04-12 09:36:05 +0000506 DEBUG(dbgs() << "Match: " << MI << "To: " << *SDWASrc << '\n');
507 SDWAOperands[&MI] = std::move(SDWASrc);
508 ++NumSDWAPatternsFound;
509 }
Sam Koltonf60ad582017-03-21 12:51:34 +0000510 break;
Sam Koltonaff83412017-04-12 09:36:05 +0000511 }
Sam Koltonf60ad582017-03-21 12:51:34 +0000512
Sam Koltonaff83412017-04-12 09:36:05 +0000513 case AMDGPU::V_BFE_I32:
514 case AMDGPU::V_BFE_U32: {
515 // e.g.:
516 // from: v_bfe_u32 v1, v0, 8, 8
517 // to SDWA src:v0 src_sel:BYTE_1
Sam Koltonf60ad582017-03-21 12:51:34 +0000518
Sam Koltonaff83412017-04-12 09:36:05 +0000519 // offset | width | src_sel
520 // ------------------------
521 // 0 | 8 | BYTE_0
522 // 0 | 16 | WORD_0
523 // 0 | 32 | DWORD ?
524 // 8 | 8 | BYTE_1
525 // 16 | 8 | BYTE_2
526 // 16 | 16 | WORD_1
527 // 24 | 8 | BYTE_3
528
529 MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1);
530 auto Offset = foldToImm(*Src1);
531 if (!Offset)
532 break;
533
534 MachineOperand *Src2 = TII->getNamedOperand(MI, AMDGPU::OpName::src2);
535 auto Width = foldToImm(*Src2);
536 if (!Width)
537 break;
538
539 SdwaSel SrcSel = DWORD;
540
541 if (*Offset == 0 && *Width == 8)
542 SrcSel = BYTE_0;
543 else if (*Offset == 0 && *Width == 16)
544 SrcSel = WORD_0;
545 else if (*Offset == 0 && *Width == 32)
546 SrcSel = DWORD;
547 else if (*Offset == 8 && *Width == 8)
548 SrcSel = BYTE_1;
549 else if (*Offset == 16 && *Width == 8)
550 SrcSel = BYTE_2;
551 else if (*Offset == 16 && *Width == 16)
552 SrcSel = WORD_1;
553 else if (*Offset == 24 && *Width == 8)
554 SrcSel = BYTE_3;
555 else
556 break;
557
558 MachineOperand *Src0 = TII->getNamedOperand(MI, AMDGPU::OpName::src0);
559 MachineOperand *Dst = TII->getNamedOperand(MI, AMDGPU::OpName::vdst);
560
561 if (TRI->isPhysicalRegister(Src0->getReg()) ||
562 TRI->isPhysicalRegister(Dst->getReg()))
563 break;
564
Sam Koltonf60ad582017-03-21 12:51:34 +0000565 auto SDWASrc = make_unique<SDWASrcOperand>(
Sam Koltonaff83412017-04-12 09:36:05 +0000566 Src0, Dst, SrcSel, false, false,
567 Opcode == AMDGPU::V_BFE_U32 ? false : true);
Sam Koltonf60ad582017-03-21 12:51:34 +0000568 DEBUG(dbgs() << "Match: " << MI << "To: " << *SDWASrc << '\n');
569 SDWAOperands[&MI] = std::move(SDWASrc);
570 ++NumSDWAPatternsFound;
Sam Koltonaff83412017-04-12 09:36:05 +0000571 break;
Sam Koltonf60ad582017-03-21 12:51:34 +0000572 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000573 case AMDGPU::V_AND_B32_e32:
574 case AMDGPU::V_AND_B32_e64: {
Sam Koltonaff83412017-04-12 09:36:05 +0000575 // e.g.:
576 // from: v_and_b32_e32 v1, 0x0000ffff/0x000000ff, v0
577 // to SDWA src:v0 src_sel:WORD_0/BYTE_0
Sam Koltonf60ad582017-03-21 12:51:34 +0000578
Sam Koltonaff83412017-04-12 09:36:05 +0000579 MachineOperand *Src0 = TII->getNamedOperand(MI, AMDGPU::OpName::src0);
Sam Koltonaff83412017-04-12 09:36:05 +0000580 MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1);
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000581 auto ValSrc = Src1;
582 auto Imm = foldToImm(*Src0);
583
584 if (!Imm) {
585 Imm = foldToImm(*Src1);
586 ValSrc = Src0;
587 }
588
589 if (!Imm || (*Imm != 0x0000ffff && *Imm != 0x000000ff))
590 break;
591
Sam Koltonaff83412017-04-12 09:36:05 +0000592 MachineOperand *Dst = TII->getNamedOperand(MI, AMDGPU::OpName::vdst);
593
594 if (TRI->isPhysicalRegister(Src1->getReg()) ||
595 TRI->isPhysicalRegister(Dst->getReg()))
596 break;
Sam Koltonf60ad582017-03-21 12:51:34 +0000597
Sam Koltonf60ad582017-03-21 12:51:34 +0000598 auto SDWASrc = make_unique<SDWASrcOperand>(
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000599 ValSrc, Dst, *Imm == 0x0000ffff ? WORD_0 : BYTE_0);
Sam Koltonf60ad582017-03-21 12:51:34 +0000600 DEBUG(dbgs() << "Match: " << MI << "To: " << *SDWASrc << '\n');
601 SDWAOperands[&MI] = std::move(SDWASrc);
602 ++NumSDWAPatternsFound;
Sam Koltonaff83412017-04-12 09:36:05 +0000603 break;
Sam Koltonf60ad582017-03-21 12:51:34 +0000604 }
Sam Koltonaff83412017-04-12 09:36:05 +0000605 }
Sam Koltonf60ad582017-03-21 12:51:34 +0000606 }
607 }
608}
609
Sam Koltonebfdaf72017-05-18 12:12:03 +0000610bool SIPeepholeSDWA::isConvertibleToSDWA(const MachineInstr &MI) const {
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000611 // Check if this instruction has opcode that supports SDWA
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000612 unsigned Opc = MI.getOpcode();
613 if (AMDGPU::getSDWAOp(Opc) != -1)
614 return true;
615 int Opc32 = AMDGPU::getVOPe32(Opc);
616 if (Opc32 != -1 && AMDGPU::getSDWAOp(Opc32) != -1)
617 return !TII->hasModifiersSet(MI, AMDGPU::OpName::omod) &&
618 !TII->getNamedOperand(MI, AMDGPU::OpName::sdst);
619 return false;
Sam Koltonebfdaf72017-05-18 12:12:03 +0000620}
621
622bool SIPeepholeSDWA::convertToSDWA(MachineInstr &MI,
623 const SDWAOperandsVector &SDWAOperands) {
Sam Koltonf60ad582017-03-21 12:51:34 +0000624 // Convert to sdwa
625 int SDWAOpcode = AMDGPU::getSDWAOp(MI.getOpcode());
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000626 if (SDWAOpcode == -1)
627 SDWAOpcode = AMDGPU::getSDWAOp(AMDGPU::getVOPe32(MI.getOpcode()));
Sam Koltonf60ad582017-03-21 12:51:34 +0000628 assert(SDWAOpcode != -1);
629
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000630 // Copy dst, if it is present in original then should also be present in SDWA
631 MachineOperand *Dst = TII->getNamedOperand(MI, AMDGPU::OpName::vdst);
632 if (!Dst && !TII->isVOPC(MI))
633 return false;
634
Sam Koltonf60ad582017-03-21 12:51:34 +0000635 const MCInstrDesc &SDWADesc = TII->get(SDWAOpcode);
636
637 // Create SDWA version of instruction MI and initialize its operands
638 MachineInstrBuilder SDWAInst =
639 BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), SDWADesc);
640
Sam Koltonf60ad582017-03-21 12:51:34 +0000641 if (Dst) {
642 assert(AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::vdst) != -1);
643 SDWAInst.add(*Dst);
Sam Koltonf60ad582017-03-21 12:51:34 +0000644 }
645
646 // Copy src0, initialize src0_modifiers. All sdwa instructions has src0 and
647 // src0_modifiers (except for v_nop_sdwa, but it can't get here)
648 MachineOperand *Src0 = TII->getNamedOperand(MI, AMDGPU::OpName::src0);
649 assert(
650 Src0 &&
651 AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::src0) != -1 &&
652 AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::src0_modifiers) != -1);
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000653 if (auto *Mod = TII->getNamedOperand(MI, AMDGPU::OpName::src0_modifiers))
654 SDWAInst.addImm(Mod->getImm());
655 else
656 SDWAInst.addImm(0);
Sam Koltonf60ad582017-03-21 12:51:34 +0000657 SDWAInst.add(*Src0);
658
659 // Copy src1 if present, initialize src1_modifiers.
660 MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1);
661 if (Src1) {
662 assert(
663 AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::src1) != -1 &&
664 AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::src1_modifiers) != -1);
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000665 if (auto *Mod = TII->getNamedOperand(MI, AMDGPU::OpName::src1_modifiers))
666 SDWAInst.addImm(Mod->getImm());
667 else
668 SDWAInst.addImm(0);
Sam Koltonf60ad582017-03-21 12:51:34 +0000669 SDWAInst.add(*Src1);
Sam Koltonf60ad582017-03-21 12:51:34 +0000670 }
671
672 if (SDWAOpcode == AMDGPU::V_MAC_F16_sdwa ||
673 SDWAOpcode == AMDGPU::V_MAC_F32_sdwa) {
674 // v_mac_f16/32 has additional src2 operand tied to vdst
675 MachineOperand *Src2 = TII->getNamedOperand(MI, AMDGPU::OpName::src2);
676 assert(Src2);
677 SDWAInst.add(*Src2);
678 }
679
680 // Initialize clamp.
681 assert(AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::clamp) != -1);
682 SDWAInst.addImm(0);
683
684 // Initialize dst_sel and dst_unused if present
685 if (Dst) {
686 assert(
687 AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::dst_sel) != -1 &&
688 AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::dst_unused) != -1);
689 SDWAInst.addImm(AMDGPU::SDWA::SdwaSel::DWORD);
690 SDWAInst.addImm(AMDGPU::SDWA::DstUnused::UNUSED_PAD);
691 }
692
693 // Initialize src0_sel
694 assert(AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::src0_sel) != -1);
695 SDWAInst.addImm(AMDGPU::SDWA::SdwaSel::DWORD);
696
697
698 // Initialize src1_sel if present
699 if (Src1) {
700 assert(AMDGPU::getNamedOperandIdx(SDWAOpcode, AMDGPU::OpName::src1_sel) != -1);
701 SDWAInst.addImm(AMDGPU::SDWA::SdwaSel::DWORD);
702 }
703
704 // Apply all sdwa operand pattenrs
705 bool Converted = false;
706 for (auto &Operand : SDWAOperands) {
Sam Koltonebfdaf72017-05-18 12:12:03 +0000707 // There should be no intesection between SDWA operands and potential MIs
708 // e.g.:
709 // v_and_b32 v0, 0xff, v1 -> src:v1 sel:BYTE_0
710 // v_and_b32 v2, 0xff, v0 -> src:v0 sel:BYTE_0
711 // v_add_u32 v3, v4, v2
712 //
713 // In that example it is possible that we would fold 2nd instruction into 3rd
714 // (v_add_u32_sdwa) and then try to fold 1st instruction into 2nd (that was
715 // already destroyed). So if SDWAOperand is also a potential MI then do not
716 // apply it.
717 if (PotentialMatches.count(Operand->getParentInst()) == 0)
718 Converted |= Operand->convertToSDWA(*SDWAInst, TII);
Sam Koltonf60ad582017-03-21 12:51:34 +0000719 }
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000720 if (Converted) {
721 ConvertedInstructions.push_back(SDWAInst);
722 } else {
Sam Koltonf60ad582017-03-21 12:51:34 +0000723 SDWAInst->eraseFromParent();
724 return false;
725 }
726
727 DEBUG(dbgs() << "Convert instruction:" << MI
728 << "Into:" << *SDWAInst << '\n');
729 ++NumSDWAInstructionsPeepholed;
730
731 MI.eraseFromParent();
732 return true;
733}
734
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000735// If an instruction was converted to SDWA it should not have immediates or SGPR
736// operands. Copy its scalar operands into VGPRs.
737void SIPeepholeSDWA::legalizeScalarOperands(MachineInstr &MI) const {
738 const MCInstrDesc &Desc = TII->get(MI.getOpcode());
739 for (unsigned I = 0, E = MI.getNumExplicitOperands(); I != E; ++I) {
740 MachineOperand &Op = MI.getOperand(I);
741 if (!Op.isImm() && !(Op.isReg() && !TRI->isVGPR(*MRI, Op.getReg())))
742 continue;
743 if (Desc.OpInfo[I].RegClass == -1 ||
744 !TRI->hasVGPRs(TRI->getRegClass(Desc.OpInfo[I].RegClass)))
745 continue;
746 unsigned VGPR = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
747 auto Copy = BuildMI(*MI.getParent(), MI.getIterator(), MI.getDebugLoc(),
748 TII->get(AMDGPU::V_MOV_B32_e32), VGPR);
749 if (Op.isImm())
750 Copy.addImm(Op.getImm());
751 else if (Op.isReg())
752 Copy.addReg(Op.getReg(), Op.isKill() ? RegState::Kill : 0,
753 Op.getSubReg());
754 Op.ChangeToRegister(VGPR, false);
755 }
756}
757
Sam Koltonf60ad582017-03-21 12:51:34 +0000758bool SIPeepholeSDWA::runOnMachineFunction(MachineFunction &MF) {
759 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
760
761 if (!ST.hasSDWA() ||
762 !AMDGPU::isVI(ST)) { // TODO: Add support for SDWA on gfx9
763 return false;
764 }
765
766 MRI = &MF.getRegInfo();
767 TRI = ST.getRegisterInfo();
768 TII = ST.getInstrInfo();
Sam Koltonebfdaf72017-05-18 12:12:03 +0000769
770 // Find all SDWA operands in MF.
Sam Koltonaff83412017-04-12 09:36:05 +0000771 matchSDWAOperands(MF);
Sam Koltonf60ad582017-03-21 12:51:34 +0000772
Sam Koltonebfdaf72017-05-18 12:12:03 +0000773 for (const auto &OperandPair : SDWAOperands) {
774 const auto &Operand = OperandPair.second;
Sam Koltonaff83412017-04-12 09:36:05 +0000775 MachineInstr *PotentialMI = Operand->potentialToConvert(TII);
Sam Koltonebfdaf72017-05-18 12:12:03 +0000776 if (PotentialMI && isConvertibleToSDWA(*PotentialMI)) {
777 PotentialMatches[PotentialMI].push_back(Operand.get());
Sam Koltonf60ad582017-03-21 12:51:34 +0000778 }
779 }
Sam Koltonaff83412017-04-12 09:36:05 +0000780
781 for (auto &PotentialPair : PotentialMatches) {
782 MachineInstr &PotentialMI = *PotentialPair.first;
783 convertToSDWA(PotentialMI, PotentialPair.second);
784 }
785
Sam Koltonebfdaf72017-05-18 12:12:03 +0000786 PotentialMatches.clear();
Sam Koltonaff83412017-04-12 09:36:05 +0000787 SDWAOperands.clear();
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000788
789 while (!ConvertedInstructions.empty())
790 legalizeScalarOperands(*ConvertedInstructions.pop_back_val());
791
Sam Koltonf60ad582017-03-21 12:51:34 +0000792 return false;
793}