blob: 348ebe1e0d789939af15f2882e9d843562a29fae [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
40class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
41 InstSI <P.Outs32, P.Ins32, "", pattern>,
42 VOP <opName>,
43 SIMCInstr <opName#suffix, SIEncodingFamily.NONE>,
44 MnemonicAlias<opName#suffix, opName> {
45
46 let isPseudo = 1;
47 let isCodeGenOnly = 1;
48 let UseNamedOperandTable = 1;
49
50 string Mnemonic = opName;
51 string AsmOperands = P.Asm32;
52
53 let Size = 4;
54 let mayLoad = 0;
55 let mayStore = 0;
56 let hasSideEffects = 0;
57 let SubtargetPredicate = isGCN;
58
59 let VOP2 = 1;
60 let VALU = 1;
61 let Uses = [EXEC];
62
63 let AsmVariantName = AMDGPUAsmVariants.Default;
64
65 VOPProfile Pfl = P;
66}
67
68class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
69 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
70 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
71
72 let isPseudo = 0;
73 let isCodeGenOnly = 0;
74
75 // copy relevant pseudo op flags
76 let SubtargetPredicate = ps.SubtargetPredicate;
77 let AsmMatchConverter = ps.AsmMatchConverter;
78 let AsmVariantName = ps.AsmVariantName;
79 let Constraints = ps.Constraints;
80 let DisableEncoding = ps.DisableEncoding;
81 let TSFlags = ps.TSFlags;
82}
83
84class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
85 list<dag> ret = !if(P.HasModifiers,
86 [(set P.DstVT:$vdst,
87 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
88 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
89 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
90}
91
92multiclass VOP2Inst <string opName,
93 VOPProfile P,
94 SDPatternOperator node = null_frag,
95 string revOp = opName> {
96
97 def _e32 : VOP2_Pseudo <opName, P>,
98 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
99
100 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
101 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
102}
103
104multiclass VOP2bInst <string opName,
105 VOPProfile P,
106 SDPatternOperator node = null_frag,
107 string revOp = opName,
108 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
109
110 let SchedRW = [Write32Bit, WriteSALU] in {
111 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
112 def _e32 : VOP2_Pseudo <opName, P>,
113 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
114 }
115 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
116 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
117 }
118}
119
120multiclass VOP2eInst <string opName,
121 VOPProfile P,
122 SDPatternOperator node = null_frag,
123 string revOp = opName,
124 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
125
126 let SchedRW = [Write32Bit] in {
127 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
128 def _e32 : VOP2_Pseudo <opName, P>,
129 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
130 }
131 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
132 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
133 }
134}
135
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000136class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000137 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, f32kimm:$imm);
138 field string Asm32 = "$vdst, $src0, $src1, $imm";
139 field bit HasExt = 0;
140}
141
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000142def VOP_MADAK_F16 : VOP_MADAK <f16>;
143def VOP_MADAK_F32 : VOP_MADAK <f32>;
144
145class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000146 field dag Ins32 = (ins VCSrc_f32:$src0, f32kimm:$imm, VGPR_32:$src1);
147 field string Asm32 = "$vdst, $src0, $imm, $src1";
148 field bit HasExt = 0;
149}
150
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000151def VOP_MADMK_F16 : VOP_MADMK <f16>;
152def VOP_MADMK_F32 : VOP_MADMK <f32>;
153
154class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000155 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
156 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
157 HasModifiers, Src0Mod, Src1Mod, Src2Mod>.ret;
158 let InsDPP = (ins FP32InputMods:$src0_modifiers, Src0RC32:$src0,
159 FP32InputMods:$src1_modifiers, Src1RC32:$src1,
160 VGPR_32:$src2, // stub argument
161 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
162 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
163 let InsSDWA = (ins FP32InputMods:$src0_modifiers, Src0RC32:$src0,
164 FP32InputMods:$src1_modifiers, Src1RC32:$src1,
165 VGPR_32:$src2, // stub argument
166 clampmod:$clamp, dst_sel:$dst_sel, dst_unused:$dst_unused,
167 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000168 let Asm32 = getAsm32<1, 2, vt>.ret;
169 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
170 let AsmSDWA = getAsmSDWA<1, 2, HasModifiers, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000171 let HasSrc2 = 0;
172 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000173 let HasExt = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000174}
175
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000176def VOP_MAC_F16 : VOP_MAC <f16> {
177 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
178 // 'not a string initializer' error.
179 let Asm64 = getAsm64<1, 2, HasModifiers, f16>.ret;
180}
181
182def VOP_MAC_F32 : VOP_MAC <f32> {
183 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
184 // 'not a string initializer' error.
185 let Asm64 = getAsm64<1, 2, HasModifiers, f32>.ret;
186}
187
Valery Pykhtin355103f2016-09-23 09:08:07 +0000188// Write out to vcc or arbitrary SGPR.
189def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
190 let Asm32 = "$vdst, vcc, $src0, $src1";
191 let Asm64 = "$vdst, $sdst, $src0, $src1";
192 let Outs32 = (outs DstRC:$vdst);
193 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
194}
195
196// Write out to vcc or arbitrary SGPR and read in from vcc or
197// arbitrary SGPR.
198def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
199 // We use VCSrc_b32 to exclude literal constants, even though the
200 // encoding normally allows them since the implicit VCC use means
201 // using one would always violate the constant bus
202 // restriction. SGPRs are still allowed because it should
203 // technically be possible to use VCC again as src0.
204 let Src0RC32 = VCSrc_b32;
205 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
206 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
207 let Outs32 = (outs DstRC:$vdst);
208 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
209
210 // Suppress src2 implied by type since the 32-bit encoding uses an
211 // implicit VCC use.
212 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
213}
214
215// Read in from vcc or arbitrary SGPR
216def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
217 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
218 let Asm32 = "$vdst, $src0, $src1, vcc";
219 let Asm64 = "$vdst, $src0, $src1, $src2";
220 let Outs32 = (outs DstRC:$vdst);
221 let Outs64 = (outs DstRC:$vdst);
222
223 // Suppress src2 implied by type since the 32-bit encoding uses an
224 // implicit VCC use.
225 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
226}
227
228def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
229 let Outs32 = (outs SReg_32:$vdst);
230 let Outs64 = Outs32;
231 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
232 let Ins64 = Ins32;
233 let Asm32 = " $vdst, $src0, $src1";
234 let Asm64 = Asm32;
235}
236
237def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> {
238 let Outs32 = (outs VGPR_32:$vdst);
239 let Outs64 = Outs32;
240 let Ins32 = (ins SReg_32:$src0, SCSrc_b32:$src1);
241 let Ins64 = Ins32;
242 let Asm32 = " $vdst, $src0, $src1";
243 let Asm64 = Asm32;
244}
245
246//===----------------------------------------------------------------------===//
247// VOP2 Instructions
248//===----------------------------------------------------------------------===//
249
250let SubtargetPredicate = isGCN in {
251
252defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000253def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000254
255let isCommutable = 1 in {
256defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
257defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
258defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
259defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
260defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
261defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>;
262defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>;
263defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>;
264defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>;
265defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
266defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
267defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>;
268defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>;
269defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>;
270defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>;
271defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
272defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
273defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
274defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>;
275defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>;
276defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>;
277
278let Constraints = "$vdst = $src2", DisableEncoding="$src2",
279 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000280defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000281}
282
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000283def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000284
285// No patterns so that the scalar instructions are always selected.
286// The scalar versions will be replaced with vector when needed later.
287
288// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
289// but the VI instructions behave the same as the SI versions.
290defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32>;
291defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32>;
292defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32">;
293defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1>;
294defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1>;
295defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32">;
296} // End isCommutable = 1
297
298// These are special and do not read the exec mask.
299let isConvergent = 1, Uses = []<Register> in {
300def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
301 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">;
302
303def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">;
304} // End isConvergent = 1
305
306defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_I32_I32_I32>;
307defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_I32_I32_I32>;
308defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_lo>;
309defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_hi>;
310defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_F32_F32_I32, AMDGPUldexp>;
311defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_I32_F32_I32>; // TODO: set "Uses = dst"
312defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_I32_F32_F32>;
313defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_I32_F32_F32>;
314defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_I32_F32_F32, int_SI_packf16>;
315defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_I32_I32_I32>;
316defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_I32_I32_I32>;
317
318} // End SubtargetPredicate = isGCN
319
320
321// These instructions only exist on SI and CI
322let SubtargetPredicate = isSICI in {
323
324defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
325defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
326
327let isCommutable = 1 in {
328defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
329defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
330defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
331defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
332} // End isCommutable = 1
333
334} // End let SubtargetPredicate = SICI
335
336let SubtargetPredicate = isVI in {
337
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000338def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000339defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
340defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
341defm V_ASHRREV_B16 : VOP2Inst <"v_ashrrev_b16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000342defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000343
344let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000345defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
346defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000347defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000348defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
349def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000350defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
351defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000352defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000353defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000354defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
355defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000356defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
357defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
358defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
359defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000360
361let Constraints = "$vdst = $src2", DisableEncoding="$src2",
362 isConvertibleToThreeAddress = 1 in {
363defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
364}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000365} // End isCommutable = 1
366
367} // End SubtargetPredicate = isVI
368
Tom Stellard115a6152016-11-10 16:02:37 +0000369// Note: 16-bit instructions produce a 0 result in the high 16-bits.
370multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
371
372def : Pat<
373 (op i16:$src0, i16:$src1),
374 (inst $src0, $src1)
375>;
376
377def : Pat<
378 (i32 (zext (op i16:$src0, i16:$src1))),
379 (inst $src0, $src1)
380>;
381
382def : Pat<
383 (i64 (zext (op i16:$src0, i16:$src1))),
384 (REG_SEQUENCE VReg_64,
385 (inst $src0, $src1), sub0,
386 (V_MOV_B32_e32 (i32 0)), sub1)
387>;
388
389}
390
391multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
392
393def : Pat<
394 (op i16:$src0, i32:$src1),
395 (inst $src1, $src0)
396>;
397
398def : Pat<
399 (i32 (zext (op i16:$src0, i32:$src1))),
400 (inst $src1, $src0)
401>;
402
403
404def : Pat<
405 (i64 (zext (op i16:$src0, i32:$src1))),
406 (REG_SEQUENCE VReg_64,
407 (inst $src1, $src0), sub0,
408 (V_MOV_B32_e32 (i32 0)), sub1)
409>;
410}
411
412class ZExt_i16_i1_Pat <SDNode ext> : Pat <
413 (i16 (ext i1:$src)),
414 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
415>;
416
417let Predicates = [isVI] in {
418
419defm : Arithmetic_i16_Pats<add, V_ADD_U16_e32>;
420defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e32>;
421defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e32>;
422defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e32>;
423defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e32>;
424defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e32>;
425defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e32>;
426
Tom Stellard01e65d22016-11-18 13:53:34 +0000427def : Pat <
428 (and i16:$src0, i16:$src1),
429 (V_AND_B32_e32 $src0, $src1)
430>;
431
432def : Pat <
433 (or i16:$src0, i16:$src1),
434 (V_OR_B32_e32 $src0, $src1)
435>;
436
437def : Pat <
438 (xor i16:$src0, i16:$src1),
439 (V_XOR_B32_e32 $src0, $src1)
440>;
Tom Stellard115a6152016-11-10 16:02:37 +0000441
442defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e32>;
443defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e32>;
444defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_B16_e32>;
445
446def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000447def : ZExt_i16_i1_Pat<anyext>;
448
Tom Stellardd23de362016-11-15 21:25:56 +0000449def : Pat <
450 (i16 (sext i1:$src)),
451 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
452>;
453
Tom Stellard115a6152016-11-10 16:02:37 +0000454} // End Predicates = [isVI]
455
Valery Pykhtin355103f2016-09-23 09:08:07 +0000456//===----------------------------------------------------------------------===//
457// SI
458//===----------------------------------------------------------------------===//
459
460let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
461
462multiclass VOP2_Real_si <bits<6> op> {
463 def _si :
464 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
465 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
466}
467
468multiclass VOP2_Real_MADK_si <bits<6> op> {
469 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
470 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
471}
472
473multiclass VOP2_Real_e32_si <bits<6> op> {
474 def _e32_si :
475 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
476 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
477}
478
479multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
480 def _e64_si :
481 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
482 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
483}
484
485multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
486 def _e64_si :
487 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
488 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
489}
490
491} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
492
493defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
494defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
495defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
496defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
497defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
498defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
499defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
500defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
501defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
502defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
503defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
504defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
505defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
506defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
507defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
508defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
509defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
510defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
511defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
512defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
513defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
514defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
515defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
516defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
517defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
518defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
519defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
520defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
521defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
522defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
523defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
524
525defm V_READLANE_B32 : VOP2_Real_si <0x01>;
526defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
527
528defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
529defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
530defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
531defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
532defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
533defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
534
535defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
536defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
537defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
538defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
539defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
540defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
541defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
542defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
543defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
544defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
545defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
546
547
548//===----------------------------------------------------------------------===//
549// VI
550//===----------------------------------------------------------------------===//
551
552class VOP2_SDWA <bits<6> op, VOP2_Pseudo ps, VOPProfile P = ps.Pfl> :
553 VOP_SDWA <ps.OpName, P> {
554 let Defs = ps.Defs;
555 let Uses = ps.Uses;
556 let SchedRW = ps.SchedRW;
557 let hasSideEffects = ps.hasSideEffects;
558 let AsmMatchConverter = "cvtSdwaVOP2";
559
560 bits<8> vdst;
561 bits<8> src1;
562 let Inst{8-0} = 0xf9; // sdwa
563 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
564 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
565 let Inst{30-25} = op;
566 let Inst{31} = 0x0; // encoding
567}
568
569class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, VOPProfile P = ps.Pfl> :
570 VOP_DPP <ps.OpName, P> {
571 let Defs = ps.Defs;
572 let Uses = ps.Uses;
573 let SchedRW = ps.SchedRW;
574 let hasSideEffects = ps.hasSideEffects;
575
576 bits<8> vdst;
577 bits<8> src1;
578 let Inst{8-0} = 0xfa; //dpp
579 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
580 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
581 let Inst{30-25} = op;
582 let Inst{31} = 0x0; //encoding
583}
584
585let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
586
587multiclass VOP32_Real_vi <bits<10> op> {
588 def _vi :
589 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
590 VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>;
591}
592
593multiclass VOP2_Real_MADK_vi <bits<6> op> {
594 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
595 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
596}
597
598multiclass VOP2_Real_e32_vi <bits<6> op> {
599 def _e32_vi :
600 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
601 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
602}
603
604multiclass VOP2_Real_e64_vi <bits<10> op> {
605 def _e64_vi :
606 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
607 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
608}
609
610multiclass VOP2be_Real_e32e64_vi <bits<6> op> : VOP2_Real_e32_vi<op> {
611 def _e64_vi :
612 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
613 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
614}
615
616multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
617 VOP2_Real_e32_vi<op>,
618 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
619
620} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
621
622multiclass VOP2_Real_e32e64_vi <bits<6> op> :
623 Base_VOP2_Real_e32e64_vi<op> {
624 // for now left sdwa/dpp only for asm/dasm
625 // TODO: add corresponding pseudo
626 def _sdwa : VOP2_SDWA<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
627 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
628}
629
630defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>;
631defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
632defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
633defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
634defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
635defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
636defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
637defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
638defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
639defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
640defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
641defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
642defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
643defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
644defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
645defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
646defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
647defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
648defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
649defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
650defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
651defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
652defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
653defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
654defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
655defm V_ADD_I32 : VOP2be_Real_e32e64_vi <0x19>;
656defm V_SUB_I32 : VOP2be_Real_e32e64_vi <0x1a>;
657defm V_SUBREV_I32 : VOP2be_Real_e32e64_vi <0x1b>;
658defm V_ADDC_U32 : VOP2be_Real_e32e64_vi <0x1c>;
659defm V_SUBB_U32 : VOP2be_Real_e32e64_vi <0x1d>;
660defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi <0x1e>;
661
662defm V_READLANE_B32 : VOP32_Real_vi <0x289>;
663defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>;
664
665defm V_BFM_B32 : VOP2_Real_e64_vi <0x293>;
666defm V_BCNT_U32_B32 : VOP2_Real_e64_vi <0x28b>;
667defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64_vi <0x28c>;
668defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64_vi <0x28d>;
669defm V_LDEXP_F32 : VOP2_Real_e64_vi <0x288>;
670defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64_vi <0x1f0>;
671defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64_vi <0x294>;
672defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64_vi <0x295>;
673defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64_vi <0x296>;
674defm V_CVT_PK_U16_U32 : VOP2_Real_e64_vi <0x297>;
675defm V_CVT_PK_I16_I32 : VOP2_Real_e64_vi <0x298>;
676
677defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
678defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
679defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
680defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
681defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
682defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
683defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
684defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
685defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
686defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
687defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
688defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
689defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
690defm V_ASHRREV_B16 : VOP2_Real_e32e64_vi <0x2c>;
691defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
692defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
693defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
694defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
695defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
696defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
697defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
698
699let SubtargetPredicate = isVI in {
700
701// Aliases to simplify matching of floating-point instructions that
702// are VOP2 on SI and VOP3 on VI.
703class SI2_VI3Alias <string name, Instruction inst> : InstAlias <
704 name#" $dst, $src0, $src1",
705 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0)
706>, PredicateControl {
707 let UseInstAsmMatchConverter = 0;
708 let AsmVariantName = AMDGPUAsmVariants.VOP3;
709}
710
711def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
712def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
713def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
714def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
715def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
716
717} // End SubtargetPredicate = isVI