blob: de3ff0733043800a1044b585021410947402366f [file] [log] [blame]
Matt Arsenaultdf90c022013-10-15 23:44:45 +00001//===-- SIInstrInfo.h - SI Instruction Info Interface -----------*- C++ -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition for SIInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#ifndef SIINSTRINFO_H
17#define SIINSTRINFO_H
18
19#include "AMDGPUInstrInfo.h"
20#include "SIRegisterInfo.h"
21
22namespace llvm {
23
24class SIInstrInfo : public AMDGPUInstrInfo {
25private:
26 const SIRegisterInfo RI;
27
Tom Stellard81d871d2013-11-13 23:36:50 +000028 MachineInstrBuilder buildIndirectIndexLoop(MachineBasicBlock &MBB,
29 MachineBasicBlock::iterator I,
30 unsigned OffsetVGPR,
31 unsigned MovRelOp,
32 unsigned Dst,
33 unsigned Src0) const;
34 // If you add or remove instructions from this function, you will
35
Tom Stellard75aadc22012-12-11 21:25:42 +000036public:
37 explicit SIInstrInfo(AMDGPUTargetMachine &tm);
38
39 const SIRegisterInfo &getRegisterInfo() const;
40
41 virtual void copyPhysReg(MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator MI, DebugLoc DL,
43 unsigned DestReg, unsigned SrcReg,
44 bool KillSrc) const;
45
Tom Stellardc149dc02013-11-27 21:23:35 +000046 void storeRegToStackSlot(MachineBasicBlock &MBB,
47 MachineBasicBlock::iterator MI,
48 unsigned SrcReg, bool isKill, int FrameIndex,
49 const TargetRegisterClass *RC,
50 const TargetRegisterInfo *TRI) const;
51
52 void loadRegFromStackSlot(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator MI,
54 unsigned DestReg, int FrameIndex,
55 const TargetRegisterClass *RC,
56 const TargetRegisterInfo *TRI) const;
57
Christian Konig3c145802013-03-27 09:12:59 +000058 unsigned commuteOpcode(unsigned Opcode) const;
59
Christian Konig76edd4f2013-02-26 17:52:29 +000060 virtual MachineInstr *commuteInstruction(MachineInstr *MI,
61 bool NewMI=false) const;
62
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +000063 virtual unsigned getIEQOpcode() const {
64 llvm_unreachable("Unimplemented");
65 }
66
Tom Stellard26a3b672013-10-22 18:19:10 +000067 MachineInstr *buildMovInstr(MachineBasicBlock *MBB,
68 MachineBasicBlock::iterator I,
69 unsigned DstReg, unsigned SrcReg) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000070 virtual bool isMov(unsigned Opcode) const;
71
72 virtual bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000073 bool isDS(uint16_t Opcode) const;
Tom Stellard16a9a202013-08-14 23:24:17 +000074 int isMIMG(uint16_t Opcode) const;
Michel Danzer20680b12013-08-16 16:19:24 +000075 int isSMRD(uint16_t Opcode) const;
Tom Stellard93fabce2013-10-10 17:11:55 +000076 bool isVOP1(uint16_t Opcode) const;
77 bool isVOP2(uint16_t Opcode) const;
78 bool isVOP3(uint16_t Opcode) const;
79 bool isVOPC(uint16_t Opcode) const;
80 bool isInlineConstant(const MachineOperand &MO) const;
81 bool isLiteralConstant(const MachineOperand &MO) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000082
Tom Stellard93fabce2013-10-10 17:11:55 +000083 virtual bool verifyInstruction(const MachineInstr *MI,
84 StringRef &ErrInfo) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000085
Tom Stellard82166022013-11-13 23:36:37 +000086 bool isSALUInstr(const MachineInstr &MI) const;
Matt Arsenaultf14032a2013-11-15 22:02:28 +000087 static unsigned getVALUOp(const MachineInstr &MI);
Tom Stellard82166022013-11-13 23:36:37 +000088 bool isSALUOpSupportedOnVALU(const MachineInstr &MI) const;
89
90 /// \brief Return the correct register class for \p OpNo. For target-specific
91 /// instructions, this will return the register class that has been defined
92 /// in tablegen. For generic instructions, like REG_SEQUENCE it will return
93 /// the register class of its machine operand.
94 /// to infer the correct register class base on the other operands.
95 const TargetRegisterClass *getOpRegClass(const MachineInstr &MI,
96 unsigned OpNo) const;\
97
98 /// \returns true if it is legal for the operand at index \p OpNo
99 /// to read a VGPR.
100 bool canReadVGPR(const MachineInstr &MI, unsigned OpNo) const;
101
102 /// \brief Legalize the \p OpIndex operand of this instruction by inserting
103 /// a MOV. For example:
104 /// ADD_I32_e32 VGPR0, 15
105 /// to
106 /// MOV VGPR1, 15
107 /// ADD_I32_e32 VGPR0, VGPR1
108 ///
109 /// If the operand being legalized is a register, then a COPY will be used
110 /// instead of MOV.
111 void legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const;
112
113 /// \brief Legalize all operands in this instruction. This function may
114 /// create new instruction and insert them before \p MI.
115 void legalizeOperands(MachineInstr *MI) const;
116
117 /// \brief Replace this instruction's opcode with the equivalent VALU
118 /// opcode. This function will also move the users of \p MI to the
119 /// VALU if necessary.
120 void moveToVALU(MachineInstr &MI) const;
121
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000122 virtual unsigned calculateIndirectAddress(unsigned RegIndex,
123 unsigned Channel) const;
124
Tom Stellard26a3b672013-10-22 18:19:10 +0000125 virtual const TargetRegisterClass *getIndirectAddrRegClass() const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000126
127 virtual MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
128 MachineBasicBlock::iterator I,
129 unsigned ValueReg,
130 unsigned Address,
131 unsigned OffsetReg) const;
132
133 virtual MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
134 MachineBasicBlock::iterator I,
135 unsigned ValueReg,
136 unsigned Address,
137 unsigned OffsetReg) const;
Tom Stellard81d871d2013-11-13 23:36:50 +0000138 void reserveIndirectRegisters(BitVector &Reserved,
139 const MachineFunction &MF) const;
140
141 void LoadM0(MachineInstr *MoveRel, MachineBasicBlock::iterator I,
142 unsigned SavReg, unsigned IndexReg) const;
143};
Tom Stellard75aadc22012-12-11 21:25:42 +0000144
Christian Konigf741fbf2013-02-26 17:52:42 +0000145namespace AMDGPU {
146
147 int getVOPe64(uint16_t Opcode);
Christian Konig3c145802013-03-27 09:12:59 +0000148 int getCommuteRev(uint16_t Opcode);
149 int getCommuteOrig(uint16_t Opcode);
Christian Konigf741fbf2013-02-26 17:52:42 +0000150
151} // End namespace AMDGPU
152
Tom Stellard75aadc22012-12-11 21:25:42 +0000153} // End namespace llvm
154
155namespace SIInstrFlags {
156 enum Flags {
157 // First 4 bits are the instruction encoding
Tom Stellard1c822a82013-02-07 19:39:45 +0000158 VM_CNT = 1 << 0,
159 EXP_CNT = 1 << 1,
160 LGKM_CNT = 1 << 2
Tom Stellard75aadc22012-12-11 21:25:42 +0000161 };
162}
163
164#endif //SIINSTRINFO_H