| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 1 | //===- IA64InstrInfo.td - Describe the IA64 Instruction Set -----*- C++ -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file was developed by Duraid Madina and is distributed under the | 
|  | 6 | // University of Illinois Open Source License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the IA64 instruction set, defining the instructions, and | 
|  | 11 | // properties of the instructions which are needed for code generation, machine | 
|  | 12 | // code emission, and analysis. | 
|  | 13 | // | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 |  | 
|  | 16 | include "IA64InstrFormats.td" | 
|  | 17 |  | 
| Duraid Madina | a8de8a5 | 2005-12-22 06:38:38 +0000 | [diff] [blame] | 18 | //===----------------------------------------------------------------------===// | 
|  | 19 | // IA-64 specific DAG Nodes. | 
|  | 20 | // | 
|  | 21 |  | 
|  | 22 | def IA64getfd : SDNode<"IA64ISD::GETFD", SDTFPToIntOp, []>; | 
|  | 23 |  | 
| Duraid Madina | f54c939 | 2006-01-20 20:24:31 +0000 | [diff] [blame] | 24 | def SDT_IA64RetFlag : SDTypeProfile<0, 0, []>; | 
|  | 25 | def retflag         : SDNode<"IA64ISD::RET_FLAG", SDT_IA64RetFlag, | 
|  | 26 | [SDNPHasChain, SDNPOptInFlag]>; | 
|  | 27 |  | 
| Duraid Madina | a8de8a5 | 2005-12-22 06:38:38 +0000 | [diff] [blame] | 28 | //===--------- | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 29 | // Instruction types | 
|  | 30 |  | 
|  | 31 | class isA { bit A=1; } // I or M unit | 
|  | 32 | class isM { bit M=1; } // M unit | 
|  | 33 | class isI { bit I=1; } // I unit | 
|  | 34 | class isB { bit B=1; } // B unit | 
|  | 35 | class isF { bit F=1; } // F unit | 
|  | 36 | class isLX { bit LX=1; } // I/B | 
|  | 37 |  | 
|  | 38 | //===--------- | 
| Duraid Madina | a8de8a5 | 2005-12-22 06:38:38 +0000 | [diff] [blame] | 39 |  | 
| Duraid Madina | c252f33 | 2005-10-29 04:13:40 +0000 | [diff] [blame] | 40 | def u2imm : Operand<i8>; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 41 | def u6imm : Operand<i8>; | 
| Duraid Madina | b484f7c | 2005-04-07 12:32:24 +0000 | [diff] [blame] | 42 | def s8imm : Operand<i8> { | 
|  | 43 | let PrintMethod = "printS8ImmOperand"; | 
|  | 44 | } | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 45 | def s14imm  : Operand<i64> { | 
| Duraid Madina | b484f7c | 2005-04-07 12:32:24 +0000 | [diff] [blame] | 46 | let PrintMethod = "printS14ImmOperand"; | 
|  | 47 | } | 
| Duraid Madina | a743e00 | 2005-12-22 03:56:03 +0000 | [diff] [blame] | 48 | def s22imm  : Operand<i64> { | 
| Duraid Madina | fb43ef7 | 2005-04-11 05:55:56 +0000 | [diff] [blame] | 49 | let PrintMethod = "printS22ImmOperand"; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 50 | } | 
|  | 51 | def u64imm  : Operand<i64> { | 
|  | 52 | let PrintMethod = "printU64ImmOperand"; | 
|  | 53 | } | 
| Duraid Madina | 0a7c2b9 | 2005-04-14 10:08:01 +0000 | [diff] [blame] | 54 | def s64imm  : Operand<i64> { | 
|  | 55 | let PrintMethod = "printS64ImmOperand"; | 
|  | 56 | } | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 57 |  | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 58 | let PrintMethod = "printGlobalOperand" in | 
|  | 59 | def globaladdress : Operand<i64>; | 
|  | 60 |  | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 61 | // the asmprinter needs to know about calls | 
|  | 62 | let PrintMethod = "printCallOperand" in | 
|  | 63 | def calltarget : Operand<i64>; | 
|  | 64 |  | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 65 | /* new daggy action!!! */ | 
|  | 66 |  | 
| Duraid Madina | c252f33 | 2005-10-29 04:13:40 +0000 | [diff] [blame] | 67 | def is32ones : PatLeaf<(i64 imm), [{ | 
|  | 68 | // is32ones predicate - True if the immediate is 0x00000000FFFFFFFF | 
|  | 69 | // Used to create ZXT4s appropriately | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 70 | uint64_t v = (uint64_t)N->getValue(); | 
| Duraid Madina | c252f33 | 2005-10-29 04:13:40 +0000 | [diff] [blame] | 71 | return (v == 0x00000000FFFFFFFFLL); | 
|  | 72 | }]>; | 
|  | 73 |  | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 74 | // isMIXable predicates - True if the immediate is | 
|  | 75 | // 0xFF00FF00FF00FF00, 0x00FF00FF00FF00FF | 
|  | 76 | // etc, through 0x00000000FFFFFFFF | 
|  | 77 | // Used to test for the suitability of mix* | 
|  | 78 | def isMIX1Lable: PatLeaf<(i64 imm), [{ | 
|  | 79 | return((uint64_t)N->getValue()==0xFF00FF00FF00FF00LL); | 
|  | 80 | }]>; | 
|  | 81 | def isMIX1Rable: PatLeaf<(i64 imm), [{ | 
|  | 82 | return((uint64_t)N->getValue()==0x00FF00FF00FF00FFLL); | 
|  | 83 | }]>; | 
|  | 84 | def isMIX2Lable: PatLeaf<(i64 imm), [{ | 
|  | 85 | return((uint64_t)N->getValue()==0xFFFF0000FFFF0000LL); | 
|  | 86 | }]>; | 
|  | 87 | def isMIX2Rable: PatLeaf<(i64 imm), [{ | 
|  | 88 | return((uint64_t)N->getValue()==0x0000FFFF0000FFFFLL); | 
|  | 89 | }]>; | 
|  | 90 | def isMIX4Lable: PatLeaf<(i64 imm), [{ | 
|  | 91 | return((uint64_t)N->getValue()==0xFFFFFFFF00000000LL); | 
|  | 92 | }]>; | 
|  | 93 | def isMIX4Rable: PatLeaf<(i64 imm), [{ | 
|  | 94 | return((uint64_t)N->getValue()==0x00000000FFFFFFFFLL); | 
|  | 95 | }]>; | 
|  | 96 |  | 
| Duraid Madina | c252f33 | 2005-10-29 04:13:40 +0000 | [diff] [blame] | 97 | def isSHLADDimm: PatLeaf<(i64 imm), [{ | 
|  | 98 | // isSHLADDimm predicate - True if the immediate is exactly 1, 2, 3 or 4 | 
|  | 99 | // - 0 is *not* okay. | 
|  | 100 | // Used to create shladd instructions appropriately | 
|  | 101 | int64_t v = (int64_t)N->getValue(); | 
|  | 102 | return (v >= 1 && v <= 4); | 
|  | 103 | }]>; | 
|  | 104 |  | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 105 | def immSExt14  : PatLeaf<(i64 imm), [{ | 
|  | 106 | // immSExt14 predicate - True if the immediate fits in a 14-bit sign extended | 
|  | 107 | // field.  Used by instructions like 'adds'. | 
|  | 108 | int64_t v = (int64_t)N->getValue(); | 
|  | 109 | return (v <= 8191 && v >= -8192); | 
|  | 110 | }]>; | 
|  | 111 |  | 
| Duraid Madina | 0010a92 | 2006-02-11 07:32:15 +0000 | [diff] [blame] | 112 | // imm64 predicate - True if the immediate fits in a 64-bit | 
|  | 113 | // field - i.e., true. used to keep movl happy | 
|  | 114 | def imm64  : PatLeaf<(i64 imm)>; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 115 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 116 | def ADD  : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 117 | "add $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 118 | [(set GR:$dst, (add GR:$src1, GR:$src2))]>, isA; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 119 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 120 | def ADD1 : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 121 | "add $dst = $src1, $src2, 1", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 122 | [(set GR:$dst, (add (add GR:$src1, GR:$src2), 1))]>, isA; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 123 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 124 | def ADDS : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, s14imm:$imm), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 125 | "adds $dst = $imm, $src1", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 126 | [(set GR:$dst, (add GR:$src1, immSExt14:$imm))]>, isA; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 127 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 128 | def MOVL : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins s64imm:$imm), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 129 | "movl $dst = $imm", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 130 | [(set GR:$dst, imm64:$imm)]>, isLX; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 131 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 132 | def ADDL_GA : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, globaladdress:$imm), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 133 | "addl $dst = $imm, $src1", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 134 | []>, isA; | 
| Duraid Madina | a743e00 | 2005-12-22 03:56:03 +0000 | [diff] [blame] | 135 |  | 
|  | 136 | // hmm | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 137 | def ADDL_EA : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, calltarget:$imm), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 138 | "addl $dst = $imm, $src1", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 139 | []>, isA; | 
| Duraid Madina | a743e00 | 2005-12-22 03:56:03 +0000 | [diff] [blame] | 140 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 141 | def SUB  : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 142 | "sub $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 143 | [(set GR:$dst, (sub GR:$src1, GR:$src2))]>, isA; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 144 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 145 | def SUB1 : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 146 | "sub $dst = $src1, $src2, 1", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 147 | [(set GR:$dst, (add (sub GR: $src1, GR:$src2), -1))]>, isA; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 148 |  | 
|  | 149 | let isTwoAddress = 1 in { | 
|  | 150 | def TPCADDIMM22 : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 151 | (outs GR:$dst), (ins GR:$src1, s22imm:$imm, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 152 | "($qp) add $dst = $imm, $dst">, isA; | 
| Duraid Madina | 9a8fb20 | 2006-01-20 03:40:25 +0000 | [diff] [blame] | 153 | def TPCADDS : AForm_DAG<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 154 | (outs GR:$dst), (ins GR:$src1, s14imm:$imm, PR:$qp), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 155 | "($qp) adds $dst = $imm, $dst", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 156 | []>, isA; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 157 | def TPCMPIMM8NE : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 158 | (outs PR:$dst), (ins PR:$src1, s22imm:$imm, GR:$src2, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 159 | "($qp) cmp.ne $dst , p0 = $imm, $src2">, isA; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 160 | } | 
|  | 161 |  | 
|  | 162 | // zero extend a bool (predicate reg) into an integer reg | 
|  | 163 | def ZXTb : Pat<(zext PR:$src), | 
|  | 164 | (TPCADDIMM22 (ADDS r0, 0), 1, PR:$src)>; | 
| Chris Lattner | cc43c3f | 2007-05-05 22:17:00 +0000 | [diff] [blame] | 165 | def AXTb : Pat<(anyext PR:$src), | 
|  | 166 | (TPCADDIMM22 (ADDS r0, 0), 1, PR:$src)>; | 
| Duraid Madina | a284b66 | 2005-11-01 01:29:55 +0000 | [diff] [blame] | 167 |  | 
|  | 168 | // normal sign/zero-extends | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 169 | def SXT1 : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src), "sxt1 $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 170 | [(set GR:$dst, (sext_inreg GR:$src, i8))]>, isI; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 171 | def ZXT1 : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src), "zxt1 $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 172 | [(set GR:$dst, (and GR:$src, 255))]>, isI; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 173 | def SXT2 : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src), "sxt2 $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 174 | [(set GR:$dst, (sext_inreg GR:$src, i16))]>, isI; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 175 | def ZXT2 : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src), "zxt2 $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 176 | [(set GR:$dst, (and GR:$src, 65535))]>, isI; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 177 | def SXT4 : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src), "sxt4 $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 178 | [(set GR:$dst, (sext_inreg GR:$src, i32))]>, isI; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 179 | def ZXT4 : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src), "zxt4 $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 180 | [(set GR:$dst, (and GR:$src, is32ones))]>, isI; | 
| Duraid Madina | c252f33 | 2005-10-29 04:13:40 +0000 | [diff] [blame] | 181 |  | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 182 | // fixme: shrs vs shru? | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 183 | def MIX1L : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 184 | "mix1.l $dst = $src1, $src2", | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 185 | [(set GR:$dst, (or (and GR:$src1, isMIX1Lable), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 186 | (and (srl GR:$src2, (i64 8)), isMIX1Lable)))]>, isI; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 187 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 188 | def MIX2L : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 189 | "mix2.l $dst = $src1, $src2", | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 190 | [(set GR:$dst, (or (and GR:$src1, isMIX2Lable), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 191 | (and (srl GR:$src2, (i64 16)), isMIX2Lable)))]>, isI; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 192 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 193 | def MIX4L : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 194 | "mix4.l $dst = $src1, $src2", | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 195 | [(set GR:$dst, (or (and GR:$src1, isMIX4Lable), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 196 | (and (srl GR:$src2, (i64 32)), isMIX4Lable)))]>, isI; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 197 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 198 | def MIX1R : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 199 | "mix1.r $dst = $src1, $src2", | 
| Chris Lattner | c54cddd | 2005-12-05 02:34:29 +0000 | [diff] [blame] | 200 | [(set GR:$dst, (or (and (shl GR:$src1, (i64 8)), isMIX1Rable), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 201 | (and GR:$src2, isMIX1Rable)))]>, isI; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 202 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 203 | def MIX2R : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 204 | "mix2.r $dst = $src1, $src2", | 
| Chris Lattner | c54cddd | 2005-12-05 02:34:29 +0000 | [diff] [blame] | 205 | [(set GR:$dst, (or (and (shl GR:$src1, (i64 16)), isMIX2Rable), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 206 | (and GR:$src2, isMIX2Rable)))]>, isI; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 207 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 208 | def MIX4R : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 209 | "mix4.r $dst = $src1, $src2", | 
| Chris Lattner | c54cddd | 2005-12-05 02:34:29 +0000 | [diff] [blame] | 210 | [(set GR:$dst, (or (and (shl GR:$src1, (i64 32)), isMIX4Rable), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 211 | (and GR:$src2, isMIX4Rable)))]>, isI; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 212 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 213 | def GETFSIGD : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins FP:$src), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 214 | "getf.sig $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 215 | []>, isM; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 216 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 217 | def SETFSIGD : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins GR:$src), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 218 | "setf.sig $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 219 | []>, isM; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 220 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 221 | def XMALD : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 222 | "xma.l $dst = $src1, $src2, $src3", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 223 | []>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 224 | def XMAHD : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 225 | "xma.h $dst = $src1, $src2, $src3", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 226 | []>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 227 | def XMAHUD : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 228 | "xma.hu $dst = $src1, $src2, $src3", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 229 | []>, isF; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 230 |  | 
|  | 231 | // pseudocode for integer multiplication | 
|  | 232 | def : Pat<(mul GR:$src1, GR:$src2), | 
|  | 233 | (GETFSIGD (XMALD (SETFSIGD GR:$src1), (SETFSIGD GR:$src2), F0))>; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 234 | def : Pat<(mulhs GR:$src1, GR:$src2), | 
|  | 235 | (GETFSIGD (XMAHD (SETFSIGD GR:$src1), (SETFSIGD GR:$src2), F0))>; | 
|  | 236 | def : Pat<(mulhu GR:$src1, GR:$src2), | 
|  | 237 | (GETFSIGD (XMAHUD (SETFSIGD GR:$src1), (SETFSIGD GR:$src2), F0))>; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 238 |  | 
|  | 239 | // TODO: addp4 (addp4 dst = src, r0 is a 32-bit add) | 
|  | 240 | // has imm form, too | 
|  | 241 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 242 | // def ADDS : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, s14imm:$imm), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 243 | //   "adds $dst = $imm, $src1">; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 244 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 245 | def AND   : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 246 | "and $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 247 | [(set GR:$dst, (and GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 248 | def ANDCM : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 249 | "andcm $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 250 | [(set GR:$dst, (and GR:$src1, (not GR:$src2)))]>, isA; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 251 | // TODO: and/andcm/or/xor/add/sub/shift immediate forms | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 252 | def OR    : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 253 | "or $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 254 | [(set GR:$dst, (or GR:$src1, GR:$src2))]>, isA; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 255 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 256 | def pOR   : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 257 | "($qp) or $dst = $src1, $src2">, isA; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 258 |  | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 259 | // the following are all a bit unfortunate: we throw away the complement | 
|  | 260 | // of the compare! | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 261 | def CMPEQ : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 262 | "cmp.eq $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 263 | [(set PR:$dst, (seteq GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 264 | def CMPGT : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 265 | "cmp.gt $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 266 | [(set PR:$dst, (setgt GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 267 | def CMPGE : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 268 | "cmp.ge $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 269 | [(set PR:$dst, (setge GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 270 | def CMPLT : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 271 | "cmp.lt $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 272 | [(set PR:$dst, (setlt GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 273 | def CMPLE : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 274 | "cmp.le $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 275 | [(set PR:$dst, (setle GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 276 | def CMPNE : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 277 | "cmp.ne $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 278 | [(set PR:$dst, (setne GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 279 | def CMPLTU: AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 280 | "cmp.ltu $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 281 | [(set PR:$dst, (setult GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 282 | def CMPGTU: AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 283 | "cmp.gtu $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 284 | [(set PR:$dst, (setugt GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 285 | def CMPLEU: AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 286 | "cmp.leu $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 287 | [(set PR:$dst, (setule GR:$src1, GR:$src2))]>, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 288 | def CMPGEU: AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 289 | "cmp.geu $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 290 | [(set PR:$dst, (setuge GR:$src1, GR:$src2))]>, isA; | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 291 |  | 
| Duraid Madina | 88fc69f | 2005-10-31 01:42:11 +0000 | [diff] [blame] | 292 | // and we do the whole thing again for FP compares! | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 293 | def FCMPEQ : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 294 | "fcmp.eq $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 295 | [(set PR:$dst, (seteq FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 296 | def FCMPGT : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 297 | "fcmp.gt $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 298 | [(set PR:$dst, (setgt FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 299 | def FCMPGE : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 300 | "fcmp.ge $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 301 | [(set PR:$dst, (setge FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 302 | def FCMPLT : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 303 | "fcmp.lt $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 304 | [(set PR:$dst, (setlt FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 305 | def FCMPLE : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 306 | "fcmp.le $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 307 | [(set PR:$dst, (setle FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 308 | def FCMPNE : AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 309 | "fcmp.neq $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 310 | [(set PR:$dst, (setne FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 311 | def FCMPLTU: AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 24cdf57 | 2006-11-26 04:34:26 +0000 | [diff] [blame] | 312 | "fcmp.lt $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 313 | [(set PR:$dst, (setult FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 314 | def FCMPGTU: AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 24cdf57 | 2006-11-26 04:34:26 +0000 | [diff] [blame] | 315 | "fcmp.gt $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 316 | [(set PR:$dst, (setugt FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 317 | def FCMPLEU: AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 24cdf57 | 2006-11-26 04:34:26 +0000 | [diff] [blame] | 318 | "fcmp.le $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 319 | [(set PR:$dst, (setule FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 320 | def FCMPGEU: AForm_DAG<0x03, 0x0b, (outs PR:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 24cdf57 | 2006-11-26 04:34:26 +0000 | [diff] [blame] | 321 | "fcmp.ge $dst, p0 = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 322 | [(set PR:$dst, (setuge FP:$src1, FP:$src2))]>, isF; | 
| Duraid Madina | 88fc69f | 2005-10-31 01:42:11 +0000 | [diff] [blame] | 323 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 324 | def PCMPEQUNCR0R0 : AForm<0x03, 0x0b, (outs PR:$dst), (ins PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 325 | "($qp) cmp.eq.unc $dst, p0 = r0, r0">, isA; | 
| Duraid Madina | 7ac646e | 2005-11-04 00:57:56 +0000 | [diff] [blame] | 326 |  | 
|  | 327 | def : Pat<(trunc GR:$src),  // truncate i64 to i1 | 
|  | 328 | (CMPNE GR:$src, r0)>; // $src!=0? If so, PR:$dst=true | 
|  | 329 |  | 
|  | 330 | let isTwoAddress=1 in { | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 331 | def TPCMPEQR0R0 : AForm<0x03, 0x0b, (outs PR:$dst), (ins PR:$bogus, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 332 | "($qp) cmp.eq $dst, p0 = r0, r0">, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 333 | def TPCMPNER0R0 : AForm<0x03, 0x0b, (outs PR:$dst), (ins PR:$bogus, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 334 | "($qp) cmp.ne $dst, p0 = r0, r0">, isA; | 
| Duraid Madina | 7ac646e | 2005-11-04 00:57:56 +0000 | [diff] [blame] | 335 | } | 
|  | 336 |  | 
|  | 337 | /* our pseudocode for OR on predicates is: | 
|  | 338 | pC = pA OR pB | 
|  | 339 | ------------- | 
|  | 340 | (pA) cmp.eq.unc pC,p0 = r0,r0  // pC = pA | 
|  | 341 | ;; | 
|  | 342 | (pB) cmp.eq pC,p0 = r0,r0 // if (pB) pC = 1 */ | 
|  | 343 |  | 
|  | 344 | def bOR   : Pat<(or PR:$src1, PR:$src2), | 
|  | 345 | (TPCMPEQR0R0 (PCMPEQUNCR0R0 PR:$src1), PR:$src2)>; | 
|  | 346 |  | 
|  | 347 | /* our pseudocode for AND on predicates is: | 
|  | 348 | * | 
|  | 349 | (pA) cmp.eq.unc pC,p0 = r0,r0   // pC = pA | 
|  | 350 | cmp.eq pTemp,p0 = r0,r0    // pTemp = NOT pB | 
|  | 351 | ;; | 
|  | 352 | (pB) cmp.ne pTemp,p0 = r0,r0 | 
|  | 353 | ;; | 
|  | 354 | (pTemp)cmp.ne pC,p0 = r0,r0    // if (NOT pB) pC = 0  */ | 
|  | 355 |  | 
|  | 356 | def bAND  : Pat<(and PR:$src1, PR:$src2), | 
|  | 357 | ( TPCMPNER0R0 (PCMPEQUNCR0R0 PR:$src1), | 
|  | 358 | (TPCMPNER0R0 (CMPEQ r0, r0), PR:$src2) )>; | 
|  | 359 |  | 
|  | 360 | /* one possible routine for XOR on predicates is: | 
|  | 361 |  | 
|  | 362 | // Compute px = py ^ pz | 
|  | 363 | // using sum of products: px = (py & !pz) | (pz & !py) | 
|  | 364 | // Uses 5 instructions in 3 cycles. | 
|  | 365 | // cycle 1 | 
|  | 366 | (pz)    cmp.eq.unc      px = r0, r0     // px = pz | 
|  | 367 | (py)    cmp.eq.unc      pt = r0, r0     // pt = py | 
|  | 368 | ;; | 
|  | 369 | // cycle 2 | 
|  | 370 | (pt)    cmp.ne.and      px = r0, r0     // px = px & !pt (px = pz & !pt) | 
|  | 371 | (pz)    cmp.ne.and      pt = r0, r0     // pt = pt & !pz | 
|  | 372 | ;; | 
|  | 373 | } { .mmi | 
|  | 374 | // cycle 3 | 
|  | 375 | (pt)    cmp.eq.or       px = r0, r0     // px = px | pt | 
|  | 376 |  | 
|  | 377 | *** Another, which we use here, requires one scratch GR. it is: | 
|  | 378 |  | 
|  | 379 | mov             rt = 0          // initialize rt off critical path | 
|  | 380 | ;; | 
|  | 381 |  | 
|  | 382 | // cycle 1 | 
|  | 383 | (pz)    cmp.eq.unc      px = r0, r0     // px = pz | 
|  | 384 | (pz)    mov             rt = 1          // rt = pz | 
|  | 385 | ;; | 
|  | 386 | // cycle 2 | 
|  | 387 | (py)    cmp.ne          px = 1, rt      // if (py) px = !pz | 
|  | 388 |  | 
|  | 389 | .. these routines kindly provided by Jim Hull | 
|  | 390 | */ | 
|  | 391 |  | 
|  | 392 | def bXOR  : Pat<(xor PR:$src1, PR:$src2), | 
|  | 393 | (TPCMPIMM8NE (PCMPEQUNCR0R0 PR:$src2), 1, | 
| Duraid Madina | 550d8ec | 2006-01-19 15:18:56 +0000 | [diff] [blame] | 394 | (TPCADDS (ADDS r0, 0), 1, PR:$src2), | 
| Duraid Madina | 7ac646e | 2005-11-04 00:57:56 +0000 | [diff] [blame] | 395 | PR:$src1)>; | 
|  | 396 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 397 | def XOR   : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 398 | "xor $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 399 | [(set GR:$dst, (xor GR:$src1, GR:$src2))]>, isA; | 
| Duraid Madina | 7ac646e | 2005-11-04 00:57:56 +0000 | [diff] [blame] | 400 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 401 | def SHLADD: AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1,s64imm:$imm,GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 402 | "shladd $dst = $src1, $imm, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 403 | [(set GR:$dst, (add GR:$src2, (shl GR:$src1, isSHLADDimm:$imm)))]>, isA; | 
| Duraid Madina | 7ac646e | 2005-11-04 00:57:56 +0000 | [diff] [blame] | 404 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 405 | def SHL   : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 406 | "shl $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 407 | [(set GR:$dst, (shl GR:$src1, GR:$src2))]>, isI; | 
| Duraid Madina | 7ac646e | 2005-11-04 00:57:56 +0000 | [diff] [blame] | 408 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 409 | def SHRU  : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 410 | "shr.u $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 411 | [(set GR:$dst, (srl GR:$src1, GR:$src2))]>, isI; | 
| Duraid Madina | 7ac646e | 2005-11-04 00:57:56 +0000 | [diff] [blame] | 412 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 413 | def SHRS  : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 414 | "shr $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 415 | [(set GR:$dst, (sra GR:$src1, GR:$src2))]>, isI; | 
| Duraid Madina | 7ac646e | 2005-11-04 00:57:56 +0000 | [diff] [blame] | 416 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 417 | def MOV : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src), "mov $dst = $src">, isA; | 
|  | 418 | def FMOV : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 419 | "mov $dst = $src">, isF; // XXX: there _is_ no fmov | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 420 | def PMOV : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 421 | "($qp) mov $dst = $src">, isA; | 
| Duraid Madina | 17decbb | 2005-11-02 02:37:18 +0000 | [diff] [blame] | 422 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 423 | def SPILL_ALL_PREDICATES_TO_GR : AForm<0x03, 0x0b, (outs GR:$dst), (ins), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 424 | "mov $dst = pr">, isI; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 425 | def FILL_ALL_PREDICATES_FROM_GR : AForm<0x03, 0x0b, (outs), (ins GR:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 426 | "mov pr = $src">, isI; | 
| Duraid Madina | 17decbb | 2005-11-02 02:37:18 +0000 | [diff] [blame] | 427 |  | 
|  | 428 | let isTwoAddress = 1 in { | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 429 | def CMOV : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src2, GR:$src, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 430 | "($qp) mov $dst = $src">, isA; | 
| Duraid Madina | 17decbb | 2005-11-02 02:37:18 +0000 | [diff] [blame] | 431 | } | 
|  | 432 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 433 | def PFMOV : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 434 | "($qp) mov $dst = $src">, isF; | 
| Duraid Madina | 17decbb | 2005-11-02 02:37:18 +0000 | [diff] [blame] | 435 |  | 
|  | 436 | let isTwoAddress = 1 in { | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 437 | def CFMOV : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src2, FP:$src, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 438 | "($qp) mov $dst = $src">, isF; | 
| Duraid Madina | 17decbb | 2005-11-02 02:37:18 +0000 | [diff] [blame] | 439 | } | 
|  | 440 |  | 
| Duraid Madina | 17decbb | 2005-11-02 02:37:18 +0000 | [diff] [blame] | 441 | def SELECTINT : Pat<(select PR:$which, GR:$src1, GR:$src2), | 
|  | 442 | (CMOV (MOV GR:$src2), GR:$src1, PR:$which)>; // note order! | 
| Duraid Madina | 76034f9 | 2005-11-14 01:17:30 +0000 | [diff] [blame] | 443 | def SELECTFP : Pat<(select PR:$which, FP:$src1, FP:$src2), | 
|  | 444 | (CFMOV (FMOV FP:$src2), FP:$src1, PR:$which)>; // note order! | 
| Duraid Madina | 0d5d08b | 2006-01-11 01:21:12 +0000 | [diff] [blame] | 445 | // TODO: can do this faster, w/o using any integer regs (see pattern isel) | 
| Duraid Madina | c712fd6 | 2006-01-11 01:38:07 +0000 | [diff] [blame] | 446 | def SELECTBOOL : Pat<(select PR:$which, PR:$src1, PR:$src2), // note order! | 
|  | 447 | (CMPNE (CMOV | 
|  | 448 | (MOV (TPCADDIMM22 (ADDS r0, 0), 1, PR:$src2)), | 
|  | 449 | (TPCADDIMM22 (ADDS r0, 0), 1, PR:$src1), PR:$which), r0)>; | 
| Duraid Madina | 17decbb | 2005-11-02 02:37:18 +0000 | [diff] [blame] | 450 |  | 
|  | 451 | // load constants of various sizes // FIXME: prettyprint -ve constants | 
|  | 452 | def : Pat<(i64 immSExt14:$imm), (ADDS r0, immSExt14:$imm)>; | 
| Chris Lattner | 674660f | 2005-11-03 05:45:34 +0000 | [diff] [blame] | 453 | def : Pat<(i1 -1), (CMPEQ r0, r0)>; // TODO: this should just be a ref to p0 | 
| Duraid Madina | f0f22a5 | 2005-11-03 10:09:32 +0000 | [diff] [blame] | 454 | def : Pat<(i1  0), (CMPNE r0, r0)>; // TODO: any instruction actually *using* | 
|  | 455 | //       this predicate should be killed! | 
| Duraid Madina | 17decbb | 2005-11-02 02:37:18 +0000 | [diff] [blame] | 456 |  | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 457 | // TODO: support postincrement (reg, imm9) loads+stores - this needs more | 
|  | 458 | // tablegen support | 
|  | 459 |  | 
| Evan Cheng | 6e68381 | 2007-12-12 23:12:09 +0000 | [diff] [blame^] | 460 | let isImplicitDef = 1 in { | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 461 | def IDEF : PseudoInstIA64<(outs variable_ops), (ins), "// IDEF">; | 
| Duraid Madina | 88fc69f | 2005-10-31 01:42:11 +0000 | [diff] [blame] | 462 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 463 | def IDEF_GR_D : PseudoInstIA64_DAG<(outs GR:$reg), (ins), "// $reg = IDEF", | 
| Duraid Madina | 88fc69f | 2005-10-31 01:42:11 +0000 | [diff] [blame] | 464 | [(set GR:$reg, (undef))]>; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 465 | def IDEF_FP_D : PseudoInstIA64_DAG<(outs FP:$reg), (ins), "// $reg = IDEF", | 
| Duraid Madina | 88fc69f | 2005-10-31 01:42:11 +0000 | [diff] [blame] | 466 | [(set FP:$reg, (undef))]>; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 467 | def IDEF_PR_D : PseudoInstIA64_DAG<(outs PR:$reg), (ins), "// $reg = IDEF", | 
| Duraid Madina | 88fc69f | 2005-10-31 01:42:11 +0000 | [diff] [blame] | 468 | [(set PR:$reg, (undef))]>; | 
| Evan Cheng | 6e68381 | 2007-12-12 23:12:09 +0000 | [diff] [blame^] | 469 | } | 
| Duraid Madina | 88fc69f | 2005-10-31 01:42:11 +0000 | [diff] [blame] | 470 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 471 | def IUSE : PseudoInstIA64<(outs), (ins variable_ops), "// IUSE">; | 
|  | 472 | def ADJUSTCALLSTACKUP : PseudoInstIA64<(outs), (ins variable_ops), | 
| Chris Lattner | 3e0335c | 2005-08-19 00:47:42 +0000 | [diff] [blame] | 473 | "// ADJUSTCALLSTACKUP">; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 474 | def ADJUSTCALLSTACKDOWN : PseudoInstIA64<(outs), (ins variable_ops), | 
| Chris Lattner | 3e0335c | 2005-08-19 00:47:42 +0000 | [diff] [blame] | 475 | "// ADJUSTCALLSTACKDOWN">; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 476 | def PSEUDO_ALLOC : PseudoInstIA64<(outs), (ins GR:$foo), "// PSEUDO_ALLOC">; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 477 |  | 
|  | 478 | def ALLOC : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 479 | (outs GR:$dst), (ins i8imm:$inputs, i8imm:$locals, i8imm:$outputs, i8imm:$rotating), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 480 | "alloc $dst = ar.pfs,$inputs,$locals,$outputs,$rotating">, isM; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 481 |  | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 482 | let isTwoAddress = 1 in { | 
|  | 483 | def TCMPNE : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 484 | (outs PR:$dst), (ins PR:$src2, GR:$src3, GR:$src4), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 485 | "cmp.ne $dst, p0 = $src3, $src4">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 486 |  | 
|  | 487 | def TPCMPEQOR : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 488 | (outs PR:$dst), (ins PR:$src2, GR:$src3, GR:$src4, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 489 | "($qp) cmp.eq.or $dst, p0 = $src3, $src4">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 490 |  | 
|  | 491 | def TPCMPNE : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 492 | (outs PR:$dst), (ins PR:$src2, GR:$src3, GR:$src4, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 493 | "($qp) cmp.ne $dst, p0 = $src3, $src4">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 494 |  | 
|  | 495 | def TPCMPEQ : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 496 | (outs PR:$dst), (ins PR:$src2, GR:$src3, GR:$src4, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 497 | "($qp) cmp.eq $dst, p0 = $src3, $src4">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 498 | } | 
|  | 499 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 500 | def MOVSIMM14 : AForm<0x03, 0x0b, (outs GR:$dst), (ins s14imm:$imm), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 501 | "mov $dst = $imm">, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 502 | def MOVSIMM22 : AForm<0x03, 0x0b, (outs GR:$dst), (ins s22imm:$imm), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 503 | "mov $dst = $imm">, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 504 | def MOVLIMM64 : AForm<0x03, 0x0b, (outs GR:$dst), (ins s64imm:$imm), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 505 | "movl $dst = $imm">, isLX; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 506 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 507 | def SHLI : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, u6imm:$imm), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 508 | "shl $dst = $src1, $imm">, isI; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 509 | def SHRUI : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, u6imm:$imm), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 510 | "shr.u $dst = $src1, $imm">, isI; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 511 | def SHRSI : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, u6imm:$imm), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 512 | "shr $dst = $src1, $imm">, isI; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 513 |  | 
| Duraid Madina | c090ac1 | 2006-01-26 09:08:31 +0000 | [diff] [blame] | 514 | def EXTRU : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 515 | (outs GR:$dst), (ins GR:$src1, u6imm:$imm1, u6imm:$imm2), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 516 | "extr.u $dst = $src1, $imm1, $imm2">, isI; | 
| Duraid Madina | 41ff502 | 2005-04-08 10:01:48 +0000 | [diff] [blame] | 517 |  | 
| Duraid Madina | c090ac1 | 2006-01-26 09:08:31 +0000 | [diff] [blame] | 518 | def DEPZ : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 519 | (outs GR:$dst), (ins GR:$src1, u6imm:$imm1, u6imm:$imm2), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 520 | "dep.z $dst = $src1, $imm1, $imm2">, isI; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 521 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 522 | def PCMPEQOR : AForm<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 523 | "($qp) cmp.eq.or $dst, p0 = $src1, $src2">, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 524 | def PCMPEQUNC : AForm<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 525 | "($qp) cmp.eq.unc $dst, p0 = $src1, $src2">, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 526 | def PCMPNE : AForm<0x03, 0x0b, (outs PR:$dst), (ins GR:$src1, GR:$src2, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 527 | "($qp) cmp.ne $dst, p0 = $src1, $src2">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 528 |  | 
|  | 529 | // two destinations! | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 530 | def BCMPEQ : AForm<0x03, 0x0b, (outs PR:$dst1, PR:$dst2), (ins GR:$src1, GR:$src2), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 531 | "cmp.eq $dst1, dst2 = $src1, $src2">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 532 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 533 | def ADDIMM14 : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, s14imm:$imm), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 534 | "adds $dst = $imm, $src1">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 535 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 536 | def ADDIMM22 : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, s22imm:$imm), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 537 | "add $dst = $imm, $src1">, isA; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 538 | def CADDIMM22 : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$src1, s22imm:$imm, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 539 | "($qp) add $dst = $imm, $src1">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 540 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 541 | def SUBIMM8 : AForm<0x03, 0x0b, (outs GR:$dst), (ins s8imm:$imm, GR:$src2), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 542 | "sub $dst = $imm, $src2">, isA; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 543 |  | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 544 | let isStore = 1 in { | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 545 | def ST1 : AForm<0x03, 0x0b, (outs), (ins GR:$dstPtr, GR:$value), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 546 | "st1 [$dstPtr] = $value">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 547 | def ST2 : AForm<0x03, 0x0b, (outs), (ins GR:$dstPtr, GR:$value), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 548 | "st2 [$dstPtr] = $value">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 549 | def ST4 : AForm<0x03, 0x0b, (outs), (ins GR:$dstPtr, GR:$value), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 550 | "st4 [$dstPtr] = $value">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 551 | def ST8 : AForm<0x03, 0x0b, (outs), (ins GR:$dstPtr, GR:$value), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 552 | "st8 [$dstPtr] = $value">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 553 | def STF4 : AForm<0x03, 0x0b, (outs), (ins GR:$dstPtr, FP:$value), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 554 | "stfs [$dstPtr] = $value">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 555 | def STF8 : AForm<0x03, 0x0b, (outs), (ins GR:$dstPtr, FP:$value), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 556 | "stfd [$dstPtr] = $value">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 557 | def STF_SPILL : AForm<0x03, 0x0b, (outs), (ins GR:$dstPtr, FP:$value), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 558 | "stf.spill [$dstPtr] = $value">, isM; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 559 | } | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 560 |  | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 561 | let isLoad = 1 in { | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 562 | def LD1 : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$srcPtr), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 563 | "ld1 $dst = [$srcPtr]">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 564 | def LD2 : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$srcPtr), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 565 | "ld2 $dst = [$srcPtr]">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 566 | def LD4 : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$srcPtr), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 567 | "ld4 $dst = [$srcPtr]">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 568 | def LD8 : AForm<0x03, 0x0b, (outs GR:$dst), (ins GR:$srcPtr), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 569 | "ld8 $dst = [$srcPtr]">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 570 | def LDF4 : AForm<0x03, 0x0b, (outs FP:$dst), (ins GR:$srcPtr), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 571 | "ldfs $dst = [$srcPtr]">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 572 | def LDF8 : AForm<0x03, 0x0b, (outs FP:$dst), (ins GR:$srcPtr), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 573 | "ldfd $dst = [$srcPtr]">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 574 | def LDF_FILL : AForm<0x03, 0x0b, (outs FP:$dst), (ins GR:$srcPtr), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 575 | "ldf.fill $dst = [$srcPtr]">, isM; | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 576 | } | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 577 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 578 | def POPCNT : AForm_DAG<0x03, 0x0b, (outs GR:$dst), (ins GR:$src), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 579 | "popcnt $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 580 | [(set GR:$dst, (ctpop GR:$src))]>, isI; | 
| Duraid Madina | 25163d8 | 2005-05-11 05:16:09 +0000 | [diff] [blame] | 581 |  | 
| Duraid Madina | 7abaf90 | 2005-10-29 16:08:30 +0000 | [diff] [blame] | 582 | // some FP stuff:  // TODO: single-precision stuff? | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 583 | def FADD : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 584 | "fadd $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 585 | [(set FP:$dst, (fadd FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 586 | def FADDS: AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 587 | "fadd.s $dst = $src1, $src2">, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 588 | def FSUB : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 589 | "fsub $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 590 | [(set FP:$dst, (fsub FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 591 | def FMPY : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 592 | "fmpy $dst = $src1, $src2", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 593 | [(set FP:$dst, (fmul FP:$src1, FP:$src2))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 594 | def FMA : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 595 | "fma $dst = $src1, $src2, $src3", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 596 | [(set FP:$dst, (fadd (fmul FP:$src1, FP:$src2), FP:$src3))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 597 | def FMS : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 598 | "fms $dst = $src1, $src2, $src3", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 599 | [(set FP:$dst, (fsub (fmul FP:$src1, FP:$src2), FP:$src3))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 600 | def FNMA : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 601 | "fnma $dst = $src1, $src2, $src3", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 602 | [(set FP:$dst, (fneg (fadd (fmul FP:$src1, FP:$src2), FP:$src3)))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 603 | def FABS : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 604 | "fabs $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 605 | [(set FP:$dst, (fabs FP:$src))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 606 | def FNEG : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 607 | "fneg $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 608 | [(set FP:$dst, (fneg FP:$src))]>, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 609 | def FNEGABS : AForm_DAG<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 610 | "fnegabs $dst = $src", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 611 | [(set FP:$dst, (fneg (fabs FP:$src)))]>, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 612 |  | 
| Duraid Madina | ba18777 | 2006-01-16 06:33:38 +0000 | [diff] [blame] | 613 | let isTwoAddress=1 in { | 
|  | 614 | def TCFMAS1 : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 615 | (outs FP:$dst), (ins FP:$bogussrc, FP:$src1, FP:$src2, FP:$src3, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 616 | "($qp) fma.s1 $dst = $src1, $src2, $src3">, isF; | 
| Duraid Madina | ba18777 | 2006-01-16 06:33:38 +0000 | [diff] [blame] | 617 | def TCFMADS0 : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 618 | (outs FP:$dst), (ins FP:$bogussrc, FP:$src1, FP:$src2, FP:$src3, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 619 | "($qp) fma.d.s0 $dst = $src1, $src2, $src3">, isF; | 
| Duraid Madina | ba18777 | 2006-01-16 06:33:38 +0000 | [diff] [blame] | 620 | } | 
|  | 621 |  | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 622 | def CFMAS1 : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 623 | (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 624 | "($qp) fma.s1 $dst = $src1, $src2, $src3">, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 625 | def CFNMAS1 : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 626 | (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 627 | "($qp) fnma.s1 $dst = $src1, $src2, $src3">, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 628 |  | 
| Duraid Madina | ba18777 | 2006-01-16 06:33:38 +0000 | [diff] [blame] | 629 | def CFMADS1 : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 630 | (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 631 | "($qp) fma.d.s1 $dst = $src1, $src2, $src3">, isF; | 
| Duraid Madina | ba18777 | 2006-01-16 06:33:38 +0000 | [diff] [blame] | 632 | def CFMADS0 : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 633 | (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 634 | "($qp) fma.d.s0 $dst = $src1, $src2, $src3">, isF; | 
| Duraid Madina | ba18777 | 2006-01-16 06:33:38 +0000 | [diff] [blame] | 635 | def CFNMADS1 : AForm<0x03, 0x0b, | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 636 | (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3, PR:$qp), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 637 | "($qp) fnma.d.s1 $dst = $src1, $src2, $src3">, isF; | 
| Duraid Madina | ba18777 | 2006-01-16 06:33:38 +0000 | [diff] [blame] | 638 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 639 | def FRCPAS0 : AForm<0x03, 0x0b, (outs FP:$dstFR, PR:$dstPR), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 640 | "frcpa.s0 $dstFR, $dstPR = $src1, $src2">, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 641 | def FRCPAS1 : AForm<0x03, 0x0b, (outs FP:$dstFR, PR:$dstPR), (ins FP:$src1, FP:$src2), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 642 | "frcpa.s1 $dstFR, $dstPR = $src1, $src2">, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 643 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 644 | def XMAL : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src1, FP:$src2, FP:$src3), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 645 | "xma.l $dst = $src1, $src2, $src3">, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 646 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 647 | def FCVTXF : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 648 | "fcvt.xf $dst = $src">, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 649 | def FCVTXUF : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 650 | "fcvt.xuf $dst = $src">, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 651 | def FCVTXUFS1 : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 652 | "fcvt.xuf.s1 $dst = $src">, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 653 | def FCVTFX : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 654 | "fcvt.fx $dst = $src">, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 655 | def FCVTFXU : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 656 | "fcvt.fxu $dst = $src">, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 657 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 658 | def FCVTFXTRUNC : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 659 | "fcvt.fx.trunc $dst = $src">, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 660 | def FCVTFXUTRUNC : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 661 | "fcvt.fxu.trunc $dst = $src">, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 662 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 663 | def FCVTFXTRUNCS1 : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 664 | "fcvt.fx.trunc.s1 $dst = $src">, isF; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 665 | def FCVTFXUTRUNCS1 : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 666 | "fcvt.fxu.trunc.s1 $dst = $src">, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 667 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 668 | def FNORMD : AForm<0x03, 0x0b, (outs FP:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 669 | "fnorm.d $dst = $src">, isF; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 670 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 671 | def GETFD : AForm<0x03, 0x0b, (outs GR:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 672 | "getf.d $dst = $src">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 673 | def SETFD : AForm<0x03, 0x0b, (outs FP:$dst), (ins GR:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 674 | "setf.d $dst = $src">, isM; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 675 |  | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 676 | def GETFSIG : AForm<0x03, 0x0b, (outs GR:$dst), (ins FP:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 677 | "getf.sig $dst = $src">, isM; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 678 | def SETFSIG : AForm<0x03, 0x0b, (outs FP:$dst), (ins GR:$src), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 679 | "setf.sig $dst = $src">, isM; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 680 |  | 
| Duraid Madina | 6c912bf | 2005-11-01 03:07:25 +0000 | [diff] [blame] | 681 | // these four FP<->int conversion patterns need checking/cleaning | 
|  | 682 | def SINT_TO_FP : Pat<(sint_to_fp GR:$src), | 
|  | 683 | (FNORMD (FCVTXF (SETFSIG GR:$src)))>; | 
|  | 684 | def UINT_TO_FP : Pat<(uint_to_fp GR:$src), | 
|  | 685 | (FNORMD (FCVTXUF (SETFSIG GR:$src)))>; | 
| Duraid Madina | b81b613 | 2005-11-01 03:32:15 +0000 | [diff] [blame] | 686 | def FP_TO_SINT : Pat<(i64 (fp_to_sint FP:$src)), | 
| Duraid Madina | 6c912bf | 2005-11-01 03:07:25 +0000 | [diff] [blame] | 687 | (GETFSIG (FCVTFXTRUNC FP:$src))>; | 
| Duraid Madina | b81b613 | 2005-11-01 03:32:15 +0000 | [diff] [blame] | 688 | def FP_TO_UINT : Pat<(i64 (fp_to_uint FP:$src)), | 
| Duraid Madina | 6c912bf | 2005-11-01 03:07:25 +0000 | [diff] [blame] | 689 | (GETFSIG (FCVTFXUTRUNC FP:$src))>; | 
| Duraid Madina | b81b613 | 2005-11-01 03:32:15 +0000 | [diff] [blame] | 690 |  | 
| Duraid Madina | 6c912bf | 2005-11-01 03:07:25 +0000 | [diff] [blame] | 691 |  | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 692 | let isTerminator = 1, isBranch = 1 in { | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 693 | def BRL_NOTCALL : RawForm<0x03, 0xb0, (outs), (ins i64imm:$dst), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 694 | "(p0) brl.cond.sptk $dst">, isB; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 695 | def BRLCOND_NOTCALL : RawForm<0x03, 0xb0, (outs), (ins PR:$qp, i64imm:$dst), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 696 | "($qp) brl.cond.sptk $dst">, isB; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 697 | def BRCOND_NOTCALL : RawForm<0x03, 0xb0, (outs), (ins PR:$qp, GR:$dst), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 698 | "($qp) br.cond.sptk $dst">, isB; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 699 | } | 
|  | 700 |  | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 701 | let isCall = 1, /* isTerminator = 1, isBranch = 1, */ | 
| Chris Lattner | 6b91767 | 2005-04-12 15:12:19 +0000 | [diff] [blame] | 702 | Uses = [out0,out1,out2,out3,out4,out5,out6,out7], | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 703 | // all calls clobber non-callee-saved registers, and for now, they are these: | 
|  | 704 | Defs = [r2,r3,r8,r9,r10,r11,r14,r15,r16,r17,r18,r19,r20,r21,r22,r23,r24, | 
|  | 705 | r25,r26,r27,r28,r29,r30,r31, | 
|  | 706 | p6,p7,p8,p9,p10,p11,p12,p13,p14,p15, | 
|  | 707 | F6,F7,F8,F9,F10,F11,F12,F13,F14,F15, | 
|  | 708 | F32,F33,F34,F35,F36,F37,F38,F39,F40,F41,F42,F43,F44,F45,F46,F47,F48,F49, | 
|  | 709 | F50,F51,F52,F53,F54,F55,F56, | 
|  | 710 | F57,F58,F59,F60,F61,F62,F63,F64,F65,F66,F67,F68,F69,F70,F71,F72,F73,F74, | 
|  | 711 | F75,F76,F77,F78,F79,F80,F81, | 
|  | 712 | F82,F83,F84,F85,F86,F87,F88,F89,F90,F91,F92,F93,F94,F95,F96,F97,F98,F99, | 
|  | 713 | F100,F101,F102,F103,F104,F105, | 
|  | 714 | F106,F107,F108,F109,F110,F111,F112,F113,F114,F115,F116,F117,F118,F119, | 
|  | 715 | F120,F121,F122,F123,F124,F125,F126,F127, | 
|  | 716 | out0,out1,out2,out3,out4,out5,out6,out7] in { | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 717 | // old pattern call | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 718 | def BRCALL: RawForm<0x03, 0xb0, (outs), (ins calltarget:$dst), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 719 | "br.call.sptk rp = $dst">, isB;   // FIXME: teach llvm about branch regs? | 
| Duraid Madina | f221c26 | 2005-10-28 17:46:35 +0000 | [diff] [blame] | 720 | // new daggy stuff! | 
| Duraid Madina | a743e00 | 2005-12-22 03:56:03 +0000 | [diff] [blame] | 721 |  | 
|  | 722 | // calls a globaladdress | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 723 | def BRCALL_IPREL_GA : RawForm<0x03, 0xb0, (outs), (ins calltarget:$dst), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 724 | "br.call.sptk rp = $dst">, isB;       // FIXME: teach llvm about branch regs? | 
| Duraid Madina | a743e00 | 2005-12-22 03:56:03 +0000 | [diff] [blame] | 725 | // calls an externalsymbol | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 726 | def BRCALL_IPREL_ES : RawForm<0x03, 0xb0, (outs), (ins calltarget:$dst), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 727 | "br.call.sptk rp = $dst">, isB;       // FIXME: teach llvm about branch regs? | 
| Duraid Madina | a743e00 | 2005-12-22 03:56:03 +0000 | [diff] [blame] | 728 | // calls through a function descriptor | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 729 | def BRCALL_INDIRECT : RawForm<0x03, 0xb0, (outs), (ins GR:$branchreg), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 730 | "br.call.sptk rp = $branchreg">, isB; // FIXME: teach llvm about branch regs? | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 731 | def BRLCOND_CALL : RawForm<0x03, 0xb0, (outs), (ins PR:$qp, i64imm:$dst), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 732 | "($qp) brl.cond.call.sptk $dst">, isB; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 733 | def BRCOND_CALL : RawForm<0x03, 0xb0, (outs), (ins PR:$qp, GR:$dst), | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 734 | "($qp) br.cond.call.sptk $dst">, isB; | 
| Duraid Madina | 91ed0a1 | 2005-03-17 18:17:03 +0000 | [diff] [blame] | 735 | } | 
|  | 736 |  | 
| Duraid Madina | f54c939 | 2006-01-20 20:24:31 +0000 | [diff] [blame] | 737 | // Return branch: | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 738 | let isTerminator = 1, isReturn = 1 in | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 739 | def RET : AForm_DAG<0x03, 0x0b, (outs), (ins), | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 740 | "br.ret.sptk.many rp", | 
| Duraid Madina | 5005b01 | 2006-03-08 06:18:46 +0000 | [diff] [blame] | 741 | [(retflag)]>, isB; // return | 
| Duraid Madina | f54c939 | 2006-01-20 20:24:31 +0000 | [diff] [blame] | 742 | def : Pat<(ret), (RET)>; | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 743 |  | 
|  | 744 | // the evil stop bit of despair | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 745 | def STOP : PseudoInstIA64<(outs), (ins variable_ops), ";;">; | 
| Duraid Madina | 5ea06a9 | 2006-01-25 02:23:38 +0000 | [diff] [blame] | 746 |  |