blob: 2aaa56e02dd972a9d5b45560528899ea1695545b [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
64// 60 Entry Unified Scheduler
65def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
66 SKLPort5, SKLPort6, SKLPort7]> {
67 let BufferSize=60;
68}
69
70// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
71// cycles after the memory operand.
72def : ReadAdvance<ReadAfterLd, 5>;
73
74// Many SchedWrites are defined in pairs with and without a folded load.
75// Instructions with folded loads are usually micro-fused, so they only appear
76// as two micro-ops when queued in the reservation station.
77// This multiclass defines the resource usage for variants with and without
78// folded loads.
79multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
80 ProcResourceKind ExePort,
81 int Lat> {
82 // Register variant is using a single cycle on ExePort.
83 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
84
85 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
86 // latency.
87 def : WriteRes<SchedRW.Folded, [SKLPort23, ExePort]> {
88 let Latency = !add(Lat, 5);
89 }
90}
91
92// A folded store needs a cycle on port 4 for the store data, but it does not
93// need an extra port 2/3 cycle to recompute the address.
94def : WriteRes<WriteRMW, [SKLPort4]>;
95
96// Arithmetic.
97defm : SKLWriteResPair<WriteALU, SKLPort0156, 1>; // Simple integer ALU op.
98defm : SKLWriteResPair<WriteIMul, SKLPort1, 3>; // Integer multiplication.
99def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
100def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
101def : WriteRes<WriteIDiv, [SKLPort0, SKLDivider]> { // Integer division.
102 let Latency = 25;
103 let ResourceCycles = [1, 10];
104}
105def : WriteRes<WriteIDivLd, [SKLPort23, SKLPort0, SKLDivider]> {
106 let Latency = 29;
107 let ResourceCycles = [1, 1, 10];
108}
109
110def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
111
112// Integer shifts and rotates.
113defm : SKLWriteResPair<WriteShift, SKLPort06, 1>;
114
115// Loads, stores, and moves, not folded with other operations.
116def : WriteRes<WriteLoad, [SKLPort23]> { let Latency = 5; }
117def : WriteRes<WriteStore, [SKLPort237, SKLPort4]>;
118def : WriteRes<WriteMove, [SKLPort0156]>;
119
120// Idioms that clear a register, like xorps %xmm0, %xmm0.
121// These can often bypass execution ports completely.
122def : WriteRes<WriteZero, []>;
123
124// Branches don't produce values, so they have no latency, but they still
125// consume resources. Indirect branches can fold loads.
126defm : SKLWriteResPair<WriteJump, SKLPort06, 1>;
127
128// Floating point. This covers both scalar and vector operations.
129defm : SKLWriteResPair<WriteFAdd, SKLPort1, 3>; // Floating point add/sub/compare.
130defm : SKLWriteResPair<WriteFMul, SKLPort0, 5>; // Floating point multiplication.
131defm : SKLWriteResPair<WriteFDiv, SKLPort0, 12>; // 10-14 cycles. // Floating point division.
132defm : SKLWriteResPair<WriteFSqrt, SKLPort0, 15>; // Floating point square root.
133defm : SKLWriteResPair<WriteFRcp, SKLPort0, 5>; // Floating point reciprocal estimate.
134defm : SKLWriteResPair<WriteFRsqrt, SKLPort0, 5>; // Floating point reciprocal square root estimate.
135// defm WriteFMA : X86SchedWritePair; // Fused Multiply Add.
136defm : SKLWriteResPair<WriteFShuffle, SKLPort5, 1>; // Floating point vector shuffles.
137defm : SKLWriteResPair<WriteFBlend, SKLPort015, 1>; // Floating point vector blends.
138def : WriteRes<WriteFVarBlend, [SKLPort5]> { // Fp vector variable blends.
139 let Latency = 2;
140 let ResourceCycles = [2];
141}
142def : WriteRes<WriteFVarBlendLd, [SKLPort5, SKLPort23]> {
143 let Latency = 6;
144 let ResourceCycles = [2, 1];
145}
146
147// FMA Scheduling helper class.
148// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
149
150// Vector integer operations.
151defm : SKLWriteResPair<WriteVecALU, SKLPort15, 1>; // Vector integer ALU op, no logicals.
152defm : SKLWriteResPair<WriteVecShift, SKLPort0, 1>; // Vector integer shifts.
153defm : SKLWriteResPair<WriteVecIMul, SKLPort0, 5>; // Vector integer multiply.
154defm : SKLWriteResPair<WriteShuffle, SKLPort5, 1>; // Vector shuffles.
155defm : SKLWriteResPair<WriteBlend, SKLPort15, 1>; // Vector blends.
156
157def : WriteRes<WriteVarBlend, [SKLPort5]> { // Vector variable blends.
158 let Latency = 2;
159 let ResourceCycles = [2];
160}
161def : WriteRes<WriteVarBlendLd, [SKLPort5, SKLPort23]> {
162 let Latency = 6;
163 let ResourceCycles = [2, 1];
164}
165
166def : WriteRes<WriteMPSAD, [SKLPort0, SKLPort5]> { // Vector MPSAD.
167 let Latency = 6;
168 let ResourceCycles = [1, 2];
169}
170def : WriteRes<WriteMPSADLd, [SKLPort23, SKLPort0, SKLPort5]> {
171 let Latency = 6;
172 let ResourceCycles = [1, 1, 2];
173}
174
175// Vector bitwise operations.
176// These are often used on both floating point and integer vectors.
177defm : SKLWriteResPair<WriteVecLogic, SKLPort015, 1>; // Vector and/or/xor.
178
179// Conversion between integer and float.
180defm : SKLWriteResPair<WriteCvtF2I, SKLPort1, 3>; // Float -> Integer.
181defm : SKLWriteResPair<WriteCvtI2F, SKLPort1, 4>; // Integer -> Float.
182defm : SKLWriteResPair<WriteCvtF2F, SKLPort1, 3>; // Float -> Float size conversion.
183
184// Strings instructions.
185// Packed Compare Implicit Length Strings, Return Mask
186// String instructions.
187def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
188 let Latency = 10;
189 let ResourceCycles = [3];
190}
191def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
192 let Latency = 10;
193 let ResourceCycles = [3, 1];
194}
195// Packed Compare Explicit Length Strings, Return Mask
196def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort16, SKLPort5]> {
197 let Latency = 10;
198 let ResourceCycles = [3, 2, 4];
199}
200def : WriteRes<WritePCmpEStrMLd, [SKLPort05, SKLPort16, SKLPort23]> {
201 let Latency = 10;
202 let ResourceCycles = [6, 2, 1];
203}
204 // Packed Compare Implicit Length Strings, Return Index
205def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
206 let Latency = 11;
207 let ResourceCycles = [3];
208}
209def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
210 let Latency = 11;
211 let ResourceCycles = [3, 1];
212}
213// Packed Compare Explicit Length Strings, Return Index
214def : WriteRes<WritePCmpEStrI, [SKLPort05, SKLPort16]> {
215 let Latency = 11;
216 let ResourceCycles = [6, 2];
217}
218def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort16, SKLPort5, SKLPort23]> {
219 let Latency = 11;
220 let ResourceCycles = [3, 2, 2, 1];
221}
222
223// AES instructions.
224def : WriteRes<WriteAESDecEnc, [SKLPort5]> { // Decryption, encryption.
225 let Latency = 7;
226 let ResourceCycles = [1];
227}
228def : WriteRes<WriteAESDecEncLd, [SKLPort5, SKLPort23]> {
229 let Latency = 7;
230 let ResourceCycles = [1, 1];
231}
232def : WriteRes<WriteAESIMC, [SKLPort5]> { // InvMixColumn.
233 let Latency = 14;
234 let ResourceCycles = [2];
235}
236def : WriteRes<WriteAESIMCLd, [SKLPort5, SKLPort23]> {
237 let Latency = 14;
238 let ResourceCycles = [2, 1];
239}
240def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5]> { // Key Generation.
241 let Latency = 10;
242 let ResourceCycles = [2, 8];
243}
244def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23]> {
245 let Latency = 10;
246 let ResourceCycles = [2, 7, 1];
247}
248
249// Carry-less multiplication instructions.
250def : WriteRes<WriteCLMul, [SKLPort0, SKLPort5]> {
251 let Latency = 7;
252 let ResourceCycles = [2, 1];
253}
254def : WriteRes<WriteCLMulLd, [SKLPort0, SKLPort5, SKLPort23]> {
255 let Latency = 7;
256 let ResourceCycles = [2, 1, 1];
257}
258
259// Catch-all for expensive system instructions.
260def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
261
262// AVX2.
263defm : SKLWriteResPair<WriteFShuffle256, SKLPort5, 3>; // Fp 256-bit width vector shuffles.
264defm : SKLWriteResPair<WriteShuffle256, SKLPort5, 3>; // 256-bit width vector shuffles.
265def : WriteRes<WriteVarVecShift, [SKLPort0, SKLPort5]> { // Variable vector shifts.
266 let Latency = 2;
267 let ResourceCycles = [2, 1];
268}
269def : WriteRes<WriteVarVecShiftLd, [SKLPort0, SKLPort5, SKLPort23]> {
270 let Latency = 6;
271 let ResourceCycles = [2, 1, 1];
272}
273
274// Old microcoded instructions that nobody use.
275def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
276
277// Fence instructions.
278def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
279
280// Nop, not very useful expect it provides a model for nops!
281def : WriteRes<WriteNop, []>;
282
283////////////////////////////////////////////////////////////////////////////////
284// Horizontal add/sub instructions.
285////////////////////////////////////////////////////////////////////////////////
286// HADD, HSUB PS/PD
287// x,x / v,v,v.
288def : WriteRes<WriteFHAdd, [SKLPort1]> {
289 let Latency = 3;
290}
291
292// x,m / v,v,m.
293def : WriteRes<WriteFHAddLd, [SKLPort1, SKLPort23]> {
294 let Latency = 7;
295 let ResourceCycles = [1, 1];
296}
297
298// PHADD|PHSUB (S) W/D.
299// v <- v,v.
300def : WriteRes<WritePHAdd, [SKLPort15]>;
301
302// v <- v,m.
303def : WriteRes<WritePHAddLd, [SKLPort15, SKLPort23]> {
304 let Latency = 5;
305 let ResourceCycles = [1, 1];
306}
307
308// Remaining instrs.
309
310def SKLWriteResGroup0 : SchedWriteRes<[SKLPort23]> {
311 let Latency = 1;
312 let NumMicroOps = 1;
313 let ResourceCycles = [1];
314}
315def: InstRW<[SKLWriteResGroup0], (instregex "LDDQUrm")>;
316def: InstRW<[SKLWriteResGroup0], (instregex "LD_F32m")>;
317def: InstRW<[SKLWriteResGroup0], (instregex "LD_F64m")>;
318def: InstRW<[SKLWriteResGroup0], (instregex "LD_F80m")>;
319def: InstRW<[SKLWriteResGroup0], (instregex "MMX_MOVD64from64rm")>;
320def: InstRW<[SKLWriteResGroup0], (instregex "MMX_MOVD64rm")>;
321def: InstRW<[SKLWriteResGroup0], (instregex "MMX_MOVD64to64rm")>;
322def: InstRW<[SKLWriteResGroup0], (instregex "MMX_MOVQ64rm")>;
323def: InstRW<[SKLWriteResGroup0], (instregex "MOV(16|32|64)rm")>;
324def: InstRW<[SKLWriteResGroup0], (instregex "MOV64toPQIrm")>;
325def: InstRW<[SKLWriteResGroup0], (instregex "MOV8rm")>;
326def: InstRW<[SKLWriteResGroup0], (instregex "MOVAPDrm")>;
327def: InstRW<[SKLWriteResGroup0], (instregex "MOVAPSrm")>;
328def: InstRW<[SKLWriteResGroup0], (instregex "MOVDDUPrm")>;
329def: InstRW<[SKLWriteResGroup0], (instregex "MOVDI2PDIrm")>;
330def: InstRW<[SKLWriteResGroup0], (instregex "MOVDQArm")>;
331def: InstRW<[SKLWriteResGroup0], (instregex "MOVDQUrm")>;
332def: InstRW<[SKLWriteResGroup0], (instregex "MOVNTDQArm")>;
333def: InstRW<[SKLWriteResGroup0], (instregex "MOVSHDUPrm")>;
334def: InstRW<[SKLWriteResGroup0], (instregex "MOVSLDUPrm")>;
335def: InstRW<[SKLWriteResGroup0], (instregex "MOVSSrm")>;
336def: InstRW<[SKLWriteResGroup0], (instregex "MOVSX(16|32|64)rm16")>;
337def: InstRW<[SKLWriteResGroup0], (instregex "MOVSX(16|32|64)rm32")>;
338def: InstRW<[SKLWriteResGroup0], (instregex "MOVSX(16|32|64)rm8")>;
339def: InstRW<[SKLWriteResGroup0], (instregex "MOVUPDrm")>;
340def: InstRW<[SKLWriteResGroup0], (instregex "MOVUPSrm")>;
341def: InstRW<[SKLWriteResGroup0], (instregex "MOVZX(16|32|64)rm16")>;
342def: InstRW<[SKLWriteResGroup0], (instregex "MOVZX(16|32|64)rm8")>;
343def: InstRW<[SKLWriteResGroup0], (instregex "PREFETCHNTA")>;
344def: InstRW<[SKLWriteResGroup0], (instregex "PREFETCHT0")>;
345def: InstRW<[SKLWriteResGroup0], (instregex "PREFETCHT1")>;
346def: InstRW<[SKLWriteResGroup0], (instregex "PREFETCHT2")>;
347def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTF128")>;
348def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTI128")>;
349def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTSDYrm")>;
350def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTSSYrm")>;
351def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTSSrm")>;
352def: InstRW<[SKLWriteResGroup0], (instregex "VLDDQUYrm")>;
353def: InstRW<[SKLWriteResGroup0], (instregex "VLDDQUrm")>;
354def: InstRW<[SKLWriteResGroup0], (instregex "VMOV64toPQIrm")>;
355def: InstRW<[SKLWriteResGroup0], (instregex "VMOVAPDYrm")>;
356def: InstRW<[SKLWriteResGroup0], (instregex "VMOVAPDrm")>;
357def: InstRW<[SKLWriteResGroup0], (instregex "VMOVAPSYrm")>;
358def: InstRW<[SKLWriteResGroup0], (instregex "VMOVAPSrm")>;
359def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDDUPYrm")>;
360def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDDUPrm")>;
361def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDI2PDIrm")>;
362def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDQAYrm")>;
363def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDQArm")>;
364def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDQUYrm")>;
365def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDQUrm")>;
366def: InstRW<[SKLWriteResGroup0], (instregex "VMOVNTDQAYrm")>;
367def: InstRW<[SKLWriteResGroup0], (instregex "VMOVNTDQArm")>;
368def: InstRW<[SKLWriteResGroup0], (instregex "VMOVQI2PQIrm")>;
369def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSDrm")>;
370def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSHDUPYrm")>;
371def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSHDUPrm")>;
372def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSLDUPYrm")>;
373def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSLDUPrm")>;
374def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSSrm")>;
375def: InstRW<[SKLWriteResGroup0], (instregex "VMOVUPDYrm")>;
376def: InstRW<[SKLWriteResGroup0], (instregex "VMOVUPDrm")>;
377def: InstRW<[SKLWriteResGroup0], (instregex "VMOVUPSYrm")>;
378def: InstRW<[SKLWriteResGroup0], (instregex "VMOVUPSrm")>;
379def: InstRW<[SKLWriteResGroup0], (instregex "VPBROADCASTDYrm")>;
380def: InstRW<[SKLWriteResGroup0], (instregex "VPBROADCASTDrm")>;
381def: InstRW<[SKLWriteResGroup0], (instregex "VPBROADCASTQYrm")>;
382def: InstRW<[SKLWriteResGroup0], (instregex "VPBROADCASTQrm")>;
383
384def SKLWriteResGroup1 : SchedWriteRes<[SKLPort4,SKLPort237]> {
385 let Latency = 1;
386 let NumMicroOps = 2;
387 let ResourceCycles = [1,1];
388}
389def: InstRW<[SKLWriteResGroup1], (instregex "FBSTPm")>;
390def: InstRW<[SKLWriteResGroup1], (instregex "MMX_MOVD64from64rm")>;
391def: InstRW<[SKLWriteResGroup1], (instregex "MMX_MOVD64mr")>;
392def: InstRW<[SKLWriteResGroup1], (instregex "MMX_MOVNTQmr")>;
393def: InstRW<[SKLWriteResGroup1], (instregex "MMX_MOVQ64mr")>;
394def: InstRW<[SKLWriteResGroup1], (instregex "MOV(16|32|64)mr")>;
395def: InstRW<[SKLWriteResGroup1], (instregex "MOV8mi")>;
396def: InstRW<[SKLWriteResGroup1], (instregex "MOV8mr")>;
397def: InstRW<[SKLWriteResGroup1], (instregex "MOVAPDmr")>;
398def: InstRW<[SKLWriteResGroup1], (instregex "MOVAPSmr")>;
399def: InstRW<[SKLWriteResGroup1], (instregex "MOVDQAmr")>;
400def: InstRW<[SKLWriteResGroup1], (instregex "MOVDQUmr")>;
401def: InstRW<[SKLWriteResGroup1], (instregex "MOVHPDmr")>;
402def: InstRW<[SKLWriteResGroup1], (instregex "MOVHPSmr")>;
403def: InstRW<[SKLWriteResGroup1], (instregex "MOVLPDmr")>;
404def: InstRW<[SKLWriteResGroup1], (instregex "MOVLPSmr")>;
405def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTDQmr")>;
406def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTI_64mr")>;
407def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTImr")>;
408def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTPDmr")>;
409def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTPSmr")>;
410def: InstRW<[SKLWriteResGroup1], (instregex "MOVPDI2DImr")>;
411def: InstRW<[SKLWriteResGroup1], (instregex "MOVPQI2QImr")>;
412def: InstRW<[SKLWriteResGroup1], (instregex "MOVPQIto64mr")>;
413def: InstRW<[SKLWriteResGroup1], (instregex "MOVSSmr")>;
414def: InstRW<[SKLWriteResGroup1], (instregex "MOVUPDmr")>;
415def: InstRW<[SKLWriteResGroup1], (instregex "MOVUPSmr")>;
416def: InstRW<[SKLWriteResGroup1], (instregex "ST_FP32m")>;
417def: InstRW<[SKLWriteResGroup1], (instregex "ST_FP64m")>;
418def: InstRW<[SKLWriteResGroup1], (instregex "ST_FP80m")>;
419def: InstRW<[SKLWriteResGroup1], (instregex "VEXTRACTF128mr")>;
420def: InstRW<[SKLWriteResGroup1], (instregex "VEXTRACTI128mr")>;
421def: InstRW<[SKLWriteResGroup1], (instregex "VMOVAPDYmr")>;
422def: InstRW<[SKLWriteResGroup1], (instregex "VMOVAPDmr")>;
423def: InstRW<[SKLWriteResGroup1], (instregex "VMOVAPSYmr")>;
424def: InstRW<[SKLWriteResGroup1], (instregex "VMOVAPSmr")>;
425def: InstRW<[SKLWriteResGroup1], (instregex "VMOVDQAYmr")>;
426def: InstRW<[SKLWriteResGroup1], (instregex "VMOVDQAmr")>;
427def: InstRW<[SKLWriteResGroup1], (instregex "VMOVDQUYmr")>;
428def: InstRW<[SKLWriteResGroup1], (instregex "VMOVDQUmr")>;
429def: InstRW<[SKLWriteResGroup1], (instregex "VMOVHPDmr")>;
430def: InstRW<[SKLWriteResGroup1], (instregex "VMOVHPSmr")>;
431def: InstRW<[SKLWriteResGroup1], (instregex "VMOVLPDmr")>;
432def: InstRW<[SKLWriteResGroup1], (instregex "VMOVLPSmr")>;
433def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTDQYmr")>;
434def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTDQmr")>;
435def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTPDYmr")>;
436def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTPDmr")>;
437def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTPSYmr")>;
438def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTPSmr")>;
439def: InstRW<[SKLWriteResGroup1], (instregex "VMOVPDI2DImr")>;
440def: InstRW<[SKLWriteResGroup1], (instregex "VMOVPQI2QImr")>;
441def: InstRW<[SKLWriteResGroup1], (instregex "VMOVPQIto64mr")>;
442def: InstRW<[SKLWriteResGroup1], (instregex "VMOVSDmr")>;
443def: InstRW<[SKLWriteResGroup1], (instregex "VMOVSSmr")>;
444def: InstRW<[SKLWriteResGroup1], (instregex "VMOVUPDYmr")>;
445def: InstRW<[SKLWriteResGroup1], (instregex "VMOVUPDmr")>;
446def: InstRW<[SKLWriteResGroup1], (instregex "VMOVUPSYmr")>;
447def: InstRW<[SKLWriteResGroup1], (instregex "VMOVUPSmr")>;
448def: InstRW<[SKLWriteResGroup1], (instregex "VMPTRSTm")>;
449
450def SKLWriteResGroup2 : SchedWriteRes<[SKLPort0]> {
451 let Latency = 1;
452 let NumMicroOps = 1;
453 let ResourceCycles = [1];
454}
455def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PADDSBirr")>;
456def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PADDSWirr")>;
457def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PADDUSBirr")>;
458def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PADDUSWirr")>;
459def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PAVGBirr")>;
460def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PAVGWirr")>;
461def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPEQBirr")>;
462def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPEQDirr")>;
463def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPEQWirr")>;
464def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPGTBirr")>;
465def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPGTDirr")>;
466def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPGTWirr")>;
467def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PMAXSWirr")>;
468def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PMAXUBirr")>;
469def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PMINSWirr")>;
470def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PMINUBirr")>;
471def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLDri")>;
472def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLDrr")>;
473def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLQri")>;
474def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLQrr")>;
475def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLWri")>;
476def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLWrr")>;
477def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRADri")>;
478def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRADrr")>;
479def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRAWri")>;
480def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRAWrr")>;
481def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLDri")>;
482def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLDrr")>;
483def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLQri")>;
484def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLQrr")>;
485def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLWri")>;
486def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLWrr")>;
487def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSUBSBirr")>;
488def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSUBSWirr")>;
489def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSUBUSBirr")>;
490def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSUBUSWirr")>;
491
492def SKLWriteResGroup3 : SchedWriteRes<[SKLPort1]> {
493 let Latency = 1;
494 let NumMicroOps = 1;
495 let ResourceCycles = [1];
496}
497def: InstRW<[SKLWriteResGroup3], (instregex "MMX_MASKMOVQ64")>;
498def: InstRW<[SKLWriteResGroup3], (instregex "PABSBrr")>;
499def: InstRW<[SKLWriteResGroup3], (instregex "PABSDrr")>;
500def: InstRW<[SKLWriteResGroup3], (instregex "PABSWrr")>;
501def: InstRW<[SKLWriteResGroup3], (instregex "PADDSBrr")>;
502def: InstRW<[SKLWriteResGroup3], (instregex "PADDSWrr")>;
503def: InstRW<[SKLWriteResGroup3], (instregex "PADDUSBrr")>;
504def: InstRW<[SKLWriteResGroup3], (instregex "PADDUSWrr")>;
505def: InstRW<[SKLWriteResGroup3], (instregex "PAVGBrr")>;
506def: InstRW<[SKLWriteResGroup3], (instregex "PAVGWrr")>;
507def: InstRW<[SKLWriteResGroup3], (instregex "PCMPEQBrr")>;
508def: InstRW<[SKLWriteResGroup3], (instregex "PCMPEQDrr")>;
509def: InstRW<[SKLWriteResGroup3], (instregex "PCMPEQQrr")>;
510def: InstRW<[SKLWriteResGroup3], (instregex "PCMPEQWrr")>;
511def: InstRW<[SKLWriteResGroup3], (instregex "PCMPGTBrr")>;
512def: InstRW<[SKLWriteResGroup3], (instregex "PCMPGTDrr")>;
513def: InstRW<[SKLWriteResGroup3], (instregex "PCMPGTWrr")>;
514def: InstRW<[SKLWriteResGroup3], (instregex "PMAXSBrr")>;
515def: InstRW<[SKLWriteResGroup3], (instregex "PMAXSDrr")>;
516def: InstRW<[SKLWriteResGroup3], (instregex "PMAXSWrr")>;
517def: InstRW<[SKLWriteResGroup3], (instregex "PMAXUBrr")>;
518def: InstRW<[SKLWriteResGroup3], (instregex "PMAXUDrr")>;
519def: InstRW<[SKLWriteResGroup3], (instregex "PMAXUWrr")>;
520def: InstRW<[SKLWriteResGroup3], (instregex "PMINSBrr")>;
521def: InstRW<[SKLWriteResGroup3], (instregex "PMINSDrr")>;
522def: InstRW<[SKLWriteResGroup3], (instregex "PMINSWrr")>;
523def: InstRW<[SKLWriteResGroup3], (instregex "PMINUBrr")>;
524def: InstRW<[SKLWriteResGroup3], (instregex "PMINUDrr")>;
525def: InstRW<[SKLWriteResGroup3], (instregex "PMINUWrr")>;
526def: InstRW<[SKLWriteResGroup3], (instregex "PSIGNBrr128")>;
527def: InstRW<[SKLWriteResGroup3], (instregex "PSIGNDrr128")>;
528def: InstRW<[SKLWriteResGroup3], (instregex "PSIGNWrr128")>;
529def: InstRW<[SKLWriteResGroup3], (instregex "PSLLDri")>;
530def: InstRW<[SKLWriteResGroup3], (instregex "PSLLQri")>;
531def: InstRW<[SKLWriteResGroup3], (instregex "PSLLWri")>;
532def: InstRW<[SKLWriteResGroup3], (instregex "PSRADri")>;
533def: InstRW<[SKLWriteResGroup3], (instregex "PSRAWri")>;
534def: InstRW<[SKLWriteResGroup3], (instregex "PSRLDri")>;
535def: InstRW<[SKLWriteResGroup3], (instregex "PSRLQri")>;
536def: InstRW<[SKLWriteResGroup3], (instregex "PSRLWri")>;
537def: InstRW<[SKLWriteResGroup3], (instregex "PSUBSBrr")>;
538def: InstRW<[SKLWriteResGroup3], (instregex "PSUBSWrr")>;
539def: InstRW<[SKLWriteResGroup3], (instregex "PSUBUSBrr")>;
540def: InstRW<[SKLWriteResGroup3], (instregex "PSUBUSWrr")>;
541def: InstRW<[SKLWriteResGroup3], (instregex "VPABSBYrr")>;
542def: InstRW<[SKLWriteResGroup3], (instregex "VPABSBrr")>;
543def: InstRW<[SKLWriteResGroup3], (instregex "VPABSDYrr")>;
544def: InstRW<[SKLWriteResGroup3], (instregex "VPABSDrr")>;
545def: InstRW<[SKLWriteResGroup3], (instregex "VPABSWYrr")>;
546def: InstRW<[SKLWriteResGroup3], (instregex "VPABSWrr")>;
547def: InstRW<[SKLWriteResGroup3], (instregex "VPADDSBYrr")>;
548def: InstRW<[SKLWriteResGroup3], (instregex "VPADDSBrr")>;
549def: InstRW<[SKLWriteResGroup3], (instregex "VPADDSWYrr")>;
550def: InstRW<[SKLWriteResGroup3], (instregex "VPADDSWrr")>;
551def: InstRW<[SKLWriteResGroup3], (instregex "VPADDUSBYrr")>;
552def: InstRW<[SKLWriteResGroup3], (instregex "VPADDUSBrr")>;
553def: InstRW<[SKLWriteResGroup3], (instregex "VPADDUSWYrr")>;
554def: InstRW<[SKLWriteResGroup3], (instregex "VPADDUSWrr")>;
555def: InstRW<[SKLWriteResGroup3], (instregex "VPAVGBYrr")>;
556def: InstRW<[SKLWriteResGroup3], (instregex "VPAVGBrr")>;
557def: InstRW<[SKLWriteResGroup3], (instregex "VPAVGWYrr")>;
558def: InstRW<[SKLWriteResGroup3], (instregex "VPAVGWrr")>;
559def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQBYrr")>;
560def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQBrr")>;
561def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQDYrr")>;
562def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQDrr")>;
563def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQQYrr")>;
564def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQQrr")>;
565def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQWYrr")>;
566def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQWrr")>;
567def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTBYrr")>;
568def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTBrr")>;
569def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTDYrr")>;
570def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTDrr")>;
571def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTWYrr")>;
572def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTWrr")>;
573def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSBYrr")>;
574def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSBrr")>;
575def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSDYrr")>;
576def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSDrr")>;
577def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSWYrr")>;
578def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSWrr")>;
579def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUBYrr")>;
580def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUBrr")>;
581def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUDYrr")>;
582def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUDrr")>;
583def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUWYrr")>;
584def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUWrr")>;
585def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSBYrr")>;
586def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSBrr")>;
587def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSDYrr")>;
588def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSDrr")>;
589def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSWYrr")>;
590def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSWrr")>;
591def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUBYrr")>;
592def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUBrr")>;
593def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUDYrr")>;
594def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUDrr")>;
595def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUWYrr")>;
596def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUWrr")>;
597def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNBYrr256")>;
598def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNBrr128")>;
599def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNDYrr256")>;
600def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNDrr128")>;
601def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNWYrr256")>;
602def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNWrr128")>;
603def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLDYri")>;
604def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLDri")>;
605def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLQYri")>;
606def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLQri")>;
607def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLVDYrr")>;
608def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLVDrr")>;
609def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLVQYrr")>;
610def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLVQrr")>;
611def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLWYri")>;
612def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLWri")>;
613def: InstRW<[SKLWriteResGroup3], (instregex "VPSRADYri")>;
614def: InstRW<[SKLWriteResGroup3], (instregex "VPSRADri")>;
615def: InstRW<[SKLWriteResGroup3], (instregex "VPSRAVDYrr")>;
616def: InstRW<[SKLWriteResGroup3], (instregex "VPSRAVDrr")>;
617def: InstRW<[SKLWriteResGroup3], (instregex "VPSRAWYri")>;
618def: InstRW<[SKLWriteResGroup3], (instregex "VPSRAWri")>;
619def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLDYri")>;
620def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLDri")>;
621def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLQYri")>;
622def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLQri")>;
623def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLVDYrr")>;
624def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLVDrr")>;
625def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLVQYrr")>;
626def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLVQrr")>;
627def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLWYri")>;
628def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLWri")>;
629def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBSBYrr")>;
630def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBSBrr")>;
631def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBSWYrr")>;
632def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBSWrr")>;
633def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBUSBYrr")>;
634def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBUSBrr")>;
635def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBUSWYrr")>;
636def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBUSWrr")>;
637
638def SKLWriteResGroup4 : SchedWriteRes<[SKLPort5]> {
639 let Latency = 1;
640 let NumMicroOps = 1;
641 let ResourceCycles = [1];
642}
643def: InstRW<[SKLWriteResGroup4], (instregex "COMP_FST0r")>;
644def: InstRW<[SKLWriteResGroup4], (instregex "COM_FST0r")>;
645def: InstRW<[SKLWriteResGroup4], (instregex "FINCSTP")>;
646def: InstRW<[SKLWriteResGroup4], (instregex "FNOP")>;
647def: InstRW<[SKLWriteResGroup4], (instregex "INSERTPSrr")>;
648def: InstRW<[SKLWriteResGroup4], (instregex "MMX_MOVD64rr")>;
649def: InstRW<[SKLWriteResGroup4], (instregex "MMX_MOVD64to64rr")>;
650def: InstRW<[SKLWriteResGroup4], (instregex "MMX_MOVQ64rr(_REV?)")>;
651def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PABSBrr64")>;
652def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PABSDrr64")>;
653def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PABSWrr64")>;
654def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PADDBirr")>;
655def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PADDDirr")>;
656def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PADDQirr")>;
657def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PADDWirr")>;
658def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PALIGNR64irr")>;
659def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PANDNirr")>;
660def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PANDirr")>;
661def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PORirr")>;
662def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSHUFBrr64")>;
663def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSHUFWri")>;
664def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSIGNBrr64")>;
665def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSIGNDrr64")>;
666def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSIGNWrr64")>;
667def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSUBBirr")>;
668def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSUBDirr")>;
669def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSUBQirr")>;
670def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSUBWirr")>;
671def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKHBWirr")>;
672def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKHDQirr")>;
673def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKHWDirr")>;
674def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKLBWirr")>;
675def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKLDQirr")>;
676def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKLWDirr")>;
677def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PXORirr")>;
678def: InstRW<[SKLWriteResGroup4], (instregex "MOV64toPQIrr")>;
679def: InstRW<[SKLWriteResGroup4], (instregex "MOVDDUPrr")>;
680def: InstRW<[SKLWriteResGroup4], (instregex "MOVDI2PDIrr")>;
681def: InstRW<[SKLWriteResGroup4], (instregex "MOVHLPSrr")>;
682def: InstRW<[SKLWriteResGroup4], (instregex "MOVLHPSrr")>;
683def: InstRW<[SKLWriteResGroup4], (instregex "MOVSDrr(_REV?)")>;
684def: InstRW<[SKLWriteResGroup4], (instregex "MOVSHDUPrr")>;
685def: InstRW<[SKLWriteResGroup4], (instregex "MOVSLDUPrr")>;
686def: InstRW<[SKLWriteResGroup4], (instregex "MOVUPDrr(_REV?)")>;
687def: InstRW<[SKLWriteResGroup4], (instregex "MOVUPSrr(_REV?)")>;
688def: InstRW<[SKLWriteResGroup4], (instregex "PACKSSDWrr")>;
689def: InstRW<[SKLWriteResGroup4], (instregex "PACKSSWBrr")>;
690def: InstRW<[SKLWriteResGroup4], (instregex "PACKUSDWrr")>;
691def: InstRW<[SKLWriteResGroup4], (instregex "PACKUSWBrr")>;
692def: InstRW<[SKLWriteResGroup4], (instregex "PALIGNRrri")>;
693def: InstRW<[SKLWriteResGroup4], (instregex "PBLENDWrri")>;
694def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXBDrr")>;
695def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXBQrr")>;
696def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXBWrr")>;
697def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXDQrr")>;
698def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXWDrr")>;
699def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXWQrr")>;
700def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXBDrr")>;
701def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXBQrr")>;
702def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXBWrr")>;
703def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXDQrr")>;
704def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXWDrr")>;
705def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXWQrr")>;
706def: InstRW<[SKLWriteResGroup4], (instregex "PSHUFBrr")>;
707def: InstRW<[SKLWriteResGroup4], (instregex "PSHUFDri")>;
708def: InstRW<[SKLWriteResGroup4], (instregex "PSHUFHWri")>;
709def: InstRW<[SKLWriteResGroup4], (instregex "PSHUFLWri")>;
710def: InstRW<[SKLWriteResGroup4], (instregex "PSLLDQri")>;
711def: InstRW<[SKLWriteResGroup4], (instregex "PSRLDQri")>;
712def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKHBWrr")>;
713def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKHDQrr")>;
714def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKHQDQrr")>;
715def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKHWDrr")>;
716def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKLBWrr")>;
717def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKLDQrr")>;
718def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKLQDQrr")>;
719def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKLWDrr")>;
720def: InstRW<[SKLWriteResGroup4], (instregex "SHUFPDrri")>;
721def: InstRW<[SKLWriteResGroup4], (instregex "SHUFPSrri")>;
722def: InstRW<[SKLWriteResGroup4], (instregex "UCOM_FPr")>;
723def: InstRW<[SKLWriteResGroup4], (instregex "UCOM_Fr")>;
724def: InstRW<[SKLWriteResGroup4], (instregex "UNPCKHPDrr")>;
725def: InstRW<[SKLWriteResGroup4], (instregex "UNPCKHPSrr")>;
726def: InstRW<[SKLWriteResGroup4], (instregex "UNPCKLPDrr")>;
727def: InstRW<[SKLWriteResGroup4], (instregex "UNPCKLPSrr")>;
728def: InstRW<[SKLWriteResGroup4], (instregex "VBROADCASTSSrr")>;
729def: InstRW<[SKLWriteResGroup4], (instregex "VINSERTPSrr")>;
730def: InstRW<[SKLWriteResGroup4], (instregex "VMOV64toPQIrr")>;
731def: InstRW<[SKLWriteResGroup4], (instregex "VMOVDDUPYrr")>;
732def: InstRW<[SKLWriteResGroup4], (instregex "VMOVDDUPrr")>;
733def: InstRW<[SKLWriteResGroup4], (instregex "VMOVDI2PDIrr")>;
734def: InstRW<[SKLWriteResGroup4], (instregex "VMOVHLPSrr")>;
735def: InstRW<[SKLWriteResGroup4], (instregex "VMOVLHPSrr")>;
736def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSDrr(_REV?)")>;
737def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSHDUPYrr")>;
738def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSHDUPrr")>;
739def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSLDUPYrr")>;
740def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSLDUPrr")>;
741def: InstRW<[SKLWriteResGroup4], (instregex "VMOVUPDYrr(_REV?)")>;
742def: InstRW<[SKLWriteResGroup4], (instregex "VMOVUPDrr(_REV?)")>;
743def: InstRW<[SKLWriteResGroup4], (instregex "VMOVUPSYrr(_REV?)")>;
744def: InstRW<[SKLWriteResGroup4], (instregex "VMOVUPSrr(_REV?)")>;
745def: InstRW<[SKLWriteResGroup4], (instregex "VPACKSSDWYrr")>;
746def: InstRW<[SKLWriteResGroup4], (instregex "VPACKSSDWrr")>;
747def: InstRW<[SKLWriteResGroup4], (instregex "VPACKSSWBYrr")>;
748def: InstRW<[SKLWriteResGroup4], (instregex "VPACKSSWBrr")>;
749def: InstRW<[SKLWriteResGroup4], (instregex "VPACKUSDWYrr")>;
750def: InstRW<[SKLWriteResGroup4], (instregex "VPACKUSDWrr")>;
751def: InstRW<[SKLWriteResGroup4], (instregex "VPACKUSWBYrr")>;
752def: InstRW<[SKLWriteResGroup4], (instregex "VPACKUSWBrr")>;
753def: InstRW<[SKLWriteResGroup4], (instregex "VPALIGNRYrri")>;
754def: InstRW<[SKLWriteResGroup4], (instregex "VPALIGNRrri")>;
755def: InstRW<[SKLWriteResGroup4], (instregex "VPBLENDWYrri")>;
756def: InstRW<[SKLWriteResGroup4], (instregex "VPBLENDWrri")>;
757def: InstRW<[SKLWriteResGroup4], (instregex "VPBROADCASTDrr")>;
758def: InstRW<[SKLWriteResGroup4], (instregex "VPBROADCASTQrr")>;
759def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPDYri")>;
760def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPDYrr")>;
761def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPDri")>;
762def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPDrr")>;
763def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPSYri")>;
764def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPSYrr")>;
765def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPSri")>;
766def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPSrr")>;
767def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXBDrr")>;
768def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXBQrr")>;
769def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXBWrr")>;
770def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXDQrr")>;
771def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXWDrr")>;
772def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXWQrr")>;
773def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXBDrr")>;
774def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXBQrr")>;
775def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXBWrr")>;
776def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXDQrr")>;
777def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXWDrr")>;
778def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXWQrr")>;
779def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFBYrr")>;
780def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFBrr")>;
781def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFDYri")>;
782def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFDri")>;
783def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFHWYri")>;
784def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFHWri")>;
785def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFLWYri")>;
786def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFLWri")>;
787def: InstRW<[SKLWriteResGroup4], (instregex "VPSLLDQYri")>;
788def: InstRW<[SKLWriteResGroup4], (instregex "VPSLLDQri")>;
789def: InstRW<[SKLWriteResGroup4], (instregex "VPSRLDQYri")>;
790def: InstRW<[SKLWriteResGroup4], (instregex "VPSRLDQri")>;
791def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHBWYrr")>;
792def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHBWrr")>;
793def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHDQYrr")>;
794def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHDQrr")>;
795def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHQDQYrr")>;
796def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHQDQrr")>;
797def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHWDYrr")>;
798def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHWDrr")>;
799def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLBWYrr")>;
800def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLBWrr")>;
801def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLDQYrr")>;
802def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLDQrr")>;
803def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLQDQYrr")>;
804def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLQDQrr")>;
805def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLWDYrr")>;
806def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLWDrr")>;
807def: InstRW<[SKLWriteResGroup4], (instregex "VSHUFPDYrri")>;
808def: InstRW<[SKLWriteResGroup4], (instregex "VSHUFPDrri")>;
809def: InstRW<[SKLWriteResGroup4], (instregex "VSHUFPSYrri")>;
810def: InstRW<[SKLWriteResGroup4], (instregex "VSHUFPSrri")>;
811def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKHPDYrr")>;
812def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKHPDrr")>;
813def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKHPSYrr")>;
814def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKHPSrr")>;
815def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKLPDYrr")>;
816def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKLPDrr")>;
817def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKLPSYrr")>;
818def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKLPSrr")>;
819
820def SKLWriteResGroup5 : SchedWriteRes<[SKLPort6]> {
821 let Latency = 1;
822 let NumMicroOps = 1;
823 let ResourceCycles = [1];
824}
825def: InstRW<[SKLWriteResGroup5], (instregex "ADC(16|32|64)ri8")>;
826def: InstRW<[SKLWriteResGroup5], (instregex "ADC(16|32|64)rr(_REV?)")>;
827def: InstRW<[SKLWriteResGroup5], (instregex "ADC8rr(_REV?)")>;
828def: InstRW<[SKLWriteResGroup5], (instregex "ADCX32rr")>;
829def: InstRW<[SKLWriteResGroup5], (instregex "ADCX64rr")>;
830def: InstRW<[SKLWriteResGroup5], (instregex "ADOX32rr")>;
831def: InstRW<[SKLWriteResGroup5], (instregex "ADOX64rr")>;
832def: InstRW<[SKLWriteResGroup5], (instregex "BT(16|32|64)ri8")>;
833def: InstRW<[SKLWriteResGroup5], (instregex "BT(16|32|64)rr")>;
834def: InstRW<[SKLWriteResGroup5], (instregex "BTC(16|32|64)ri8")>;
835def: InstRW<[SKLWriteResGroup5], (instregex "BTC(16|32|64)rr")>;
836def: InstRW<[SKLWriteResGroup5], (instregex "BTR(16|32|64)ri8")>;
837def: InstRW<[SKLWriteResGroup5], (instregex "BTR(16|32|64)rr")>;
838def: InstRW<[SKLWriteResGroup5], (instregex "BTS(16|32|64)ri8")>;
839def: InstRW<[SKLWriteResGroup5], (instregex "BTS(16|32|64)rr")>;
840def: InstRW<[SKLWriteResGroup5], (instregex "CDQ")>;
841def: InstRW<[SKLWriteResGroup5], (instregex "CLAC")>;
842def: InstRW<[SKLWriteResGroup5], (instregex "CMOVAE(16|32|64)rr")>;
843def: InstRW<[SKLWriteResGroup5], (instregex "CMOVB(16|32|64)rr")>;
844def: InstRW<[SKLWriteResGroup5], (instregex "CMOVE(16|32|64)rr")>;
845def: InstRW<[SKLWriteResGroup5], (instregex "CMOVG(16|32|64)rr")>;
846def: InstRW<[SKLWriteResGroup5], (instregex "CMOVGE(16|32|64)rr")>;
847def: InstRW<[SKLWriteResGroup5], (instregex "CMOVL(16|32|64)rr")>;
848def: InstRW<[SKLWriteResGroup5], (instregex "CMOVLE(16|32|64)rr")>;
849def: InstRW<[SKLWriteResGroup5], (instregex "CMOVNE(16|32|64)rr")>;
850def: InstRW<[SKLWriteResGroup5], (instregex "CMOVNO(16|32|64)rr")>;
851def: InstRW<[SKLWriteResGroup5], (instregex "CMOVNP(16|32|64)rr")>;
852def: InstRW<[SKLWriteResGroup5], (instregex "CMOVNS(16|32|64)rr")>;
853def: InstRW<[SKLWriteResGroup5], (instregex "CMOVO(16|32|64)rr")>;
854def: InstRW<[SKLWriteResGroup5], (instregex "CMOVP(16|32|64)rr")>;
855def: InstRW<[SKLWriteResGroup5], (instregex "CMOVS(16|32|64)rr")>;
856def: InstRW<[SKLWriteResGroup5], (instregex "CQO")>;
857def: InstRW<[SKLWriteResGroup5], (instregex "JAE_1")>;
858def: InstRW<[SKLWriteResGroup5], (instregex "JAE_4")>;
859def: InstRW<[SKLWriteResGroup5], (instregex "JA_1")>;
860def: InstRW<[SKLWriteResGroup5], (instregex "JA_4")>;
861def: InstRW<[SKLWriteResGroup5], (instregex "JBE_1")>;
862def: InstRW<[SKLWriteResGroup5], (instregex "JBE_4")>;
863def: InstRW<[SKLWriteResGroup5], (instregex "JB_1")>;
864def: InstRW<[SKLWriteResGroup5], (instregex "JB_4")>;
865def: InstRW<[SKLWriteResGroup5], (instregex "JE_1")>;
866def: InstRW<[SKLWriteResGroup5], (instregex "JE_4")>;
867def: InstRW<[SKLWriteResGroup5], (instregex "JGE_1")>;
868def: InstRW<[SKLWriteResGroup5], (instregex "JGE_4")>;
869def: InstRW<[SKLWriteResGroup5], (instregex "JG_1")>;
870def: InstRW<[SKLWriteResGroup5], (instregex "JG_4")>;
871def: InstRW<[SKLWriteResGroup5], (instregex "JLE_1")>;
872def: InstRW<[SKLWriteResGroup5], (instregex "JLE_4")>;
873def: InstRW<[SKLWriteResGroup5], (instregex "JL_1")>;
874def: InstRW<[SKLWriteResGroup5], (instregex "JL_4")>;
875def: InstRW<[SKLWriteResGroup5], (instregex "JMP(16|32|64)r")>;
876def: InstRW<[SKLWriteResGroup5], (instregex "JMP_1")>;
877def: InstRW<[SKLWriteResGroup5], (instregex "JMP_4")>;
878def: InstRW<[SKLWriteResGroup5], (instregex "JNE_1")>;
879def: InstRW<[SKLWriteResGroup5], (instregex "JNE_4")>;
880def: InstRW<[SKLWriteResGroup5], (instregex "JNO_1")>;
881def: InstRW<[SKLWriteResGroup5], (instregex "JNO_4")>;
882def: InstRW<[SKLWriteResGroup5], (instregex "JNP_1")>;
883def: InstRW<[SKLWriteResGroup5], (instregex "JNP_4")>;
884def: InstRW<[SKLWriteResGroup5], (instregex "JNS_1")>;
885def: InstRW<[SKLWriteResGroup5], (instregex "JNS_4")>;
886def: InstRW<[SKLWriteResGroup5], (instregex "JO_1")>;
887def: InstRW<[SKLWriteResGroup5], (instregex "JO_4")>;
888def: InstRW<[SKLWriteResGroup5], (instregex "JP_1")>;
889def: InstRW<[SKLWriteResGroup5], (instregex "JP_4")>;
890def: InstRW<[SKLWriteResGroup5], (instregex "JS_1")>;
891def: InstRW<[SKLWriteResGroup5], (instregex "JS_4")>;
892def: InstRW<[SKLWriteResGroup5], (instregex "RORX32ri")>;
893def: InstRW<[SKLWriteResGroup5], (instregex "RORX64ri")>;
894def: InstRW<[SKLWriteResGroup5], (instregex "SAR(16|32|64)r1")>;
895def: InstRW<[SKLWriteResGroup5], (instregex "SAR(16|32|64)ri")>;
896def: InstRW<[SKLWriteResGroup5], (instregex "SAR8r1")>;
897def: InstRW<[SKLWriteResGroup5], (instregex "SAR8ri")>;
898def: InstRW<[SKLWriteResGroup5], (instregex "SARX32rr")>;
899def: InstRW<[SKLWriteResGroup5], (instregex "SARX64rr")>;
900def: InstRW<[SKLWriteResGroup5], (instregex "SBB(16|32|64)ri8")>;
901def: InstRW<[SKLWriteResGroup5], (instregex "SBB(16|32|64)rr(_REV?)")>;
902def: InstRW<[SKLWriteResGroup5], (instregex "SBB8rr(_REV?)")>;
903def: InstRW<[SKLWriteResGroup5], (instregex "SETAEr")>;
904def: InstRW<[SKLWriteResGroup5], (instregex "SETBr")>;
905def: InstRW<[SKLWriteResGroup5], (instregex "SETEr")>;
906def: InstRW<[SKLWriteResGroup5], (instregex "SETGEr")>;
907def: InstRW<[SKLWriteResGroup5], (instregex "SETGr")>;
908def: InstRW<[SKLWriteResGroup5], (instregex "SETLEr")>;
909def: InstRW<[SKLWriteResGroup5], (instregex "SETLr")>;
910def: InstRW<[SKLWriteResGroup5], (instregex "SETNEr")>;
911def: InstRW<[SKLWriteResGroup5], (instregex "SETNOr")>;
912def: InstRW<[SKLWriteResGroup5], (instregex "SETNPr")>;
913def: InstRW<[SKLWriteResGroup5], (instregex "SETNSr")>;
914def: InstRW<[SKLWriteResGroup5], (instregex "SETOr")>;
915def: InstRW<[SKLWriteResGroup5], (instregex "SETPr")>;
916def: InstRW<[SKLWriteResGroup5], (instregex "SETSr")>;
917def: InstRW<[SKLWriteResGroup5], (instregex "SHL(16|32|64)r1")>;
918def: InstRW<[SKLWriteResGroup5], (instregex "SHL(16|32|64)ri")>;
919def: InstRW<[SKLWriteResGroup5], (instregex "SHL8r1")>;
920def: InstRW<[SKLWriteResGroup5], (instregex "SHL8ri")>;
921def: InstRW<[SKLWriteResGroup5], (instregex "SHLX32rr")>;
922def: InstRW<[SKLWriteResGroup5], (instregex "SHLX64rr")>;
923def: InstRW<[SKLWriteResGroup5], (instregex "SHR(16|32|64)r1")>;
924def: InstRW<[SKLWriteResGroup5], (instregex "SHR(16|32|64)ri")>;
925def: InstRW<[SKLWriteResGroup5], (instregex "SHR8r1")>;
926def: InstRW<[SKLWriteResGroup5], (instregex "SHR8ri")>;
927def: InstRW<[SKLWriteResGroup5], (instregex "SHRX32rr")>;
928def: InstRW<[SKLWriteResGroup5], (instregex "SHRX64rr")>;
929def: InstRW<[SKLWriteResGroup5], (instregex "STAC")>;
930
931def SKLWriteResGroup6 : SchedWriteRes<[SKLPort15]> {
932 let Latency = 1;
933 let NumMicroOps = 1;
934 let ResourceCycles = [1];
935}
936def: InstRW<[SKLWriteResGroup6], (instregex "ANDN32rr")>;
937def: InstRW<[SKLWriteResGroup6], (instregex "ANDN64rr")>;
938def: InstRW<[SKLWriteResGroup6], (instregex "ANDNPDrr")>;
939def: InstRW<[SKLWriteResGroup6], (instregex "ANDNPSrr")>;
940def: InstRW<[SKLWriteResGroup6], (instregex "ANDPDrr")>;
941def: InstRW<[SKLWriteResGroup6], (instregex "ANDPSrr")>;
942def: InstRW<[SKLWriteResGroup6], (instregex "BLENDPDrri")>;
943def: InstRW<[SKLWriteResGroup6], (instregex "BLENDPSrri")>;
944def: InstRW<[SKLWriteResGroup6], (instregex "BLSI32rr")>;
945def: InstRW<[SKLWriteResGroup6], (instregex "BLSI64rr")>;
946def: InstRW<[SKLWriteResGroup6], (instregex "BLSMSK32rr")>;
947def: InstRW<[SKLWriteResGroup6], (instregex "BLSMSK64rr")>;
948def: InstRW<[SKLWriteResGroup6], (instregex "BLSR32rr")>;
949def: InstRW<[SKLWriteResGroup6], (instregex "BLSR64rr")>;
950def: InstRW<[SKLWriteResGroup6], (instregex "BZHI32rr")>;
951def: InstRW<[SKLWriteResGroup6], (instregex "BZHI64rr")>;
952def: InstRW<[SKLWriteResGroup6], (instregex "LEA(16|32|64)r")>;
953def: InstRW<[SKLWriteResGroup6], (instregex "MMX_MOVD64from64rr")>;
954def: InstRW<[SKLWriteResGroup6], (instregex "MOVAPDrr(_REV?)")>;
955def: InstRW<[SKLWriteResGroup6], (instregex "MOVAPSrr(_REV?)")>;
956def: InstRW<[SKLWriteResGroup6], (instregex "MOVDQArr(_REV?)")>;
957def: InstRW<[SKLWriteResGroup6], (instregex "MOVDQUrr(_REV?)")>;
958def: InstRW<[SKLWriteResGroup6], (instregex "MOVPQI2QIrr")>;
959def: InstRW<[SKLWriteResGroup6], (instregex "MOVSSrr(_REV?)")>;
960def: InstRW<[SKLWriteResGroup6], (instregex "ORPDrr")>;
961def: InstRW<[SKLWriteResGroup6], (instregex "ORPSrr")>;
962def: InstRW<[SKLWriteResGroup6], (instregex "PADDBrr")>;
963def: InstRW<[SKLWriteResGroup6], (instregex "PADDDrr")>;
964def: InstRW<[SKLWriteResGroup6], (instregex "PADDQrr")>;
965def: InstRW<[SKLWriteResGroup6], (instregex "PADDWrr")>;
966def: InstRW<[SKLWriteResGroup6], (instregex "PANDNrr")>;
967def: InstRW<[SKLWriteResGroup6], (instregex "PANDrr")>;
968def: InstRW<[SKLWriteResGroup6], (instregex "PORrr")>;
969def: InstRW<[SKLWriteResGroup6], (instregex "PSUBBrr")>;
970def: InstRW<[SKLWriteResGroup6], (instregex "PSUBDrr")>;
971def: InstRW<[SKLWriteResGroup6], (instregex "PSUBQrr")>;
972def: InstRW<[SKLWriteResGroup6], (instregex "PSUBWrr")>;
973def: InstRW<[SKLWriteResGroup6], (instregex "PXORrr")>;
974def: InstRW<[SKLWriteResGroup6], (instregex "VANDNPDYrr")>;
975def: InstRW<[SKLWriteResGroup6], (instregex "VANDNPDrr")>;
976def: InstRW<[SKLWriteResGroup6], (instregex "VANDNPSYrr")>;
977def: InstRW<[SKLWriteResGroup6], (instregex "VANDNPSrr")>;
978def: InstRW<[SKLWriteResGroup6], (instregex "VANDPDYrr")>;
979def: InstRW<[SKLWriteResGroup6], (instregex "VANDPDrr")>;
980def: InstRW<[SKLWriteResGroup6], (instregex "VANDPSYrr")>;
981def: InstRW<[SKLWriteResGroup6], (instregex "VANDPSrr")>;
982def: InstRW<[SKLWriteResGroup6], (instregex "VBLENDPDYrri")>;
983def: InstRW<[SKLWriteResGroup6], (instregex "VBLENDPDrri")>;
984def: InstRW<[SKLWriteResGroup6], (instregex "VBLENDPSYrri")>;
985def: InstRW<[SKLWriteResGroup6], (instregex "VBLENDPSrri")>;
986def: InstRW<[SKLWriteResGroup6], (instregex "VMOVAPDYrr(_REV?)")>;
987def: InstRW<[SKLWriteResGroup6], (instregex "VMOVAPDrr(_REV?)")>;
988def: InstRW<[SKLWriteResGroup6], (instregex "VMOVAPSYrr(_REV?)")>;
989def: InstRW<[SKLWriteResGroup6], (instregex "VMOVAPSrr(_REV?)")>;
990def: InstRW<[SKLWriteResGroup6], (instregex "VMOVDQAYrr(_REV?)")>;
991def: InstRW<[SKLWriteResGroup6], (instregex "VMOVDQArr(_REV?)")>;
992def: InstRW<[SKLWriteResGroup6], (instregex "VMOVDQUYrr(_REV?)")>;
993def: InstRW<[SKLWriteResGroup6], (instregex "VMOVDQUrr(_REV?)")>;
994def: InstRW<[SKLWriteResGroup6], (instregex "VMOVPQI2QIrr")>;
995def: InstRW<[SKLWriteResGroup6], (instregex "VMOVSSrr(_REV?)")>;
996def: InstRW<[SKLWriteResGroup6], (instregex "VMOVZPQILo2PQIrr")>;
997def: InstRW<[SKLWriteResGroup6], (instregex "VORPDYrr")>;
998def: InstRW<[SKLWriteResGroup6], (instregex "VORPDrr")>;
999def: InstRW<[SKLWriteResGroup6], (instregex "VORPSYrr")>;
1000def: InstRW<[SKLWriteResGroup6], (instregex "VORPSrr")>;
1001def: InstRW<[SKLWriteResGroup6], (instregex "VPADDBYrr")>;
1002def: InstRW<[SKLWriteResGroup6], (instregex "VPADDBrr")>;
1003def: InstRW<[SKLWriteResGroup6], (instregex "VPADDDYrr")>;
1004def: InstRW<[SKLWriteResGroup6], (instregex "VPADDDrr")>;
1005def: InstRW<[SKLWriteResGroup6], (instregex "VPADDQYrr")>;
1006def: InstRW<[SKLWriteResGroup6], (instregex "VPADDQrr")>;
1007def: InstRW<[SKLWriteResGroup6], (instregex "VPADDWYrr")>;
1008def: InstRW<[SKLWriteResGroup6], (instregex "VPADDWrr")>;
1009def: InstRW<[SKLWriteResGroup6], (instregex "VPANDNYrr")>;
1010def: InstRW<[SKLWriteResGroup6], (instregex "VPANDNrr")>;
1011def: InstRW<[SKLWriteResGroup6], (instregex "VPANDYrr")>;
1012def: InstRW<[SKLWriteResGroup6], (instregex "VPANDrr")>;
1013def: InstRW<[SKLWriteResGroup6], (instregex "VPBLENDDYrri")>;
1014def: InstRW<[SKLWriteResGroup6], (instregex "VPBLENDDrri")>;
1015def: InstRW<[SKLWriteResGroup6], (instregex "VPORYrr")>;
1016def: InstRW<[SKLWriteResGroup6], (instregex "VPORrr")>;
1017def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBBYrr")>;
1018def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBBrr")>;
1019def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBDYrr")>;
1020def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBDrr")>;
1021def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBQYrr")>;
1022def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBQrr")>;
1023def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBWYrr")>;
1024def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBWrr")>;
1025def: InstRW<[SKLWriteResGroup6], (instregex "VPXORYrr")>;
1026def: InstRW<[SKLWriteResGroup6], (instregex "VPXORrr")>;
1027def: InstRW<[SKLWriteResGroup6], (instregex "VXORPDYrr")>;
1028def: InstRW<[SKLWriteResGroup6], (instregex "VXORPDrr")>;
1029def: InstRW<[SKLWriteResGroup6], (instregex "VXORPSYrr")>;
1030def: InstRW<[SKLWriteResGroup6], (instregex "VXORPSrr")>;
1031def: InstRW<[SKLWriteResGroup6], (instregex "XORPDrr")>;
1032def: InstRW<[SKLWriteResGroup6], (instregex "XORPSrr")>;
1033
1034def SKLWriteResGroup7 : SchedWriteRes<[SKLPort0156]> {
1035 let Latency = 1;
1036 let NumMicroOps = 1;
1037 let ResourceCycles = [1];
1038}
1039def: InstRW<[SKLWriteResGroup7], (instregex "ADD(16|32|64)ri8")>;
1040def: InstRW<[SKLWriteResGroup7], (instregex "ADD(16|32|64)rr(_REV?)")>;
1041def: InstRW<[SKLWriteResGroup7], (instregex "ADD8i8")>;
1042def: InstRW<[SKLWriteResGroup7], (instregex "ADD8ri")>;
1043def: InstRW<[SKLWriteResGroup7], (instregex "ADD8rr(_REV?)")>;
1044def: InstRW<[SKLWriteResGroup7], (instregex "AND(16|32|64)ri8")>;
1045def: InstRW<[SKLWriteResGroup7], (instregex "AND(16|32|64)rr(_REV?)")>;
1046def: InstRW<[SKLWriteResGroup7], (instregex "AND8i8")>;
1047def: InstRW<[SKLWriteResGroup7], (instregex "AND8ri")>;
1048def: InstRW<[SKLWriteResGroup7], (instregex "AND8rr(_REV?)")>;
1049def: InstRW<[SKLWriteResGroup7], (instregex "CBW")>;
1050//def: InstRW<[SKLWriteResGroup7], (instregex "CDQE")>;
1051def: InstRW<[SKLWriteResGroup7], (instregex "CLC")>;
1052def: InstRW<[SKLWriteResGroup7], (instregex "CMC")>;
1053def: InstRW<[SKLWriteResGroup7], (instregex "CMP(16|32|64)ri8")>;
1054def: InstRW<[SKLWriteResGroup7], (instregex "CMP(16|32|64)rr(_REV?)")>;
1055def: InstRW<[SKLWriteResGroup7], (instregex "CMP8i8")>;
1056def: InstRW<[SKLWriteResGroup7], (instregex "CMP8ri")>;
1057def: InstRW<[SKLWriteResGroup7], (instregex "CMP8rr(_REV?)")>;
1058def: InstRW<[SKLWriteResGroup7], (instregex "CWDE")>;
1059def: InstRW<[SKLWriteResGroup7], (instregex "DEC(16|32|64)r")>;
1060def: InstRW<[SKLWriteResGroup7], (instregex "DEC8r")>;
1061def: InstRW<[SKLWriteResGroup7], (instregex "INC(16|32|64)r")>;
1062def: InstRW<[SKLWriteResGroup7], (instregex "INC8r")>;
1063def: InstRW<[SKLWriteResGroup7], (instregex "LAHF")>;
1064def: InstRW<[SKLWriteResGroup7], (instregex "MOV(16|32|64)rr(_REV?)")>;
1065def: InstRW<[SKLWriteResGroup7], (instregex "MOV8ri(_alt?)")>;
1066def: InstRW<[SKLWriteResGroup7], (instregex "MOV8rr(_REV?)")>;
1067def: InstRW<[SKLWriteResGroup7], (instregex "MOVSX(16|32|64)rr16")>;
1068def: InstRW<[SKLWriteResGroup7], (instregex "MOVSX(16|32|64)rr32")>;
1069def: InstRW<[SKLWriteResGroup7], (instregex "MOVSX(16|32|64)rr8")>;
1070def: InstRW<[SKLWriteResGroup7], (instregex "MOVZX(16|32|64)rr16")>;
1071def: InstRW<[SKLWriteResGroup7], (instregex "MOVZX(16|32|64)rr8")>;
1072def: InstRW<[SKLWriteResGroup7], (instregex "NEG(16|32|64)r")>;
1073def: InstRW<[SKLWriteResGroup7], (instregex "NEG8r")>;
1074def: InstRW<[SKLWriteResGroup7], (instregex "NOOP")>;
1075def: InstRW<[SKLWriteResGroup7], (instregex "NOT(16|32|64)r")>;
1076def: InstRW<[SKLWriteResGroup7], (instregex "NOT8r")>;
1077def: InstRW<[SKLWriteResGroup7], (instregex "OR(16|32|64)ri8")>;
1078def: InstRW<[SKLWriteResGroup7], (instregex "OR(16|32|64)rr(_REV?)")>;
1079def: InstRW<[SKLWriteResGroup7], (instregex "OR8i8")>;
1080def: InstRW<[SKLWriteResGroup7], (instregex "OR8ri")>;
1081def: InstRW<[SKLWriteResGroup7], (instregex "OR8rr(_REV?)")>;
1082def: InstRW<[SKLWriteResGroup7], (instregex "SAHF")>;
1083def: InstRW<[SKLWriteResGroup7], (instregex "SGDT64m")>;
1084def: InstRW<[SKLWriteResGroup7], (instregex "SIDT64m")>;
1085def: InstRW<[SKLWriteResGroup7], (instregex "SLDT64m")>;
1086def: InstRW<[SKLWriteResGroup7], (instregex "SMSW16m")>;
1087def: InstRW<[SKLWriteResGroup7], (instregex "STC")>;
1088def: InstRW<[SKLWriteResGroup7], (instregex "STRm")>;
1089def: InstRW<[SKLWriteResGroup7], (instregex "SUB(16|32|64)ri8")>;
1090def: InstRW<[SKLWriteResGroup7], (instregex "SUB(16|32|64)rr(_REV?)")>;
1091def: InstRW<[SKLWriteResGroup7], (instregex "SUB8i8")>;
1092def: InstRW<[SKLWriteResGroup7], (instregex "SUB8ri")>;
1093def: InstRW<[SKLWriteResGroup7], (instregex "SUB8rr(_REV?)")>;
1094def: InstRW<[SKLWriteResGroup7], (instregex "SYSCALL")>;
1095def: InstRW<[SKLWriteResGroup7], (instregex "TEST(16|32|64)rr")>;
1096def: InstRW<[SKLWriteResGroup7], (instregex "TEST8i8")>;
1097def: InstRW<[SKLWriteResGroup7], (instregex "TEST8ri")>;
1098def: InstRW<[SKLWriteResGroup7], (instregex "TEST8rr")>;
1099def: InstRW<[SKLWriteResGroup7], (instregex "XCHG(16|32|64)rr")>;
1100def: InstRW<[SKLWriteResGroup7], (instregex "XOR(16|32|64)ri8")>;
1101def: InstRW<[SKLWriteResGroup7], (instregex "XOR(16|32|64)rr(_REV?)")>;
1102def: InstRW<[SKLWriteResGroup7], (instregex "XOR8i8")>;
1103def: InstRW<[SKLWriteResGroup7], (instregex "XOR8ri")>;
1104def: InstRW<[SKLWriteResGroup7], (instregex "XOR8rr(_REV?)")>;
1105
1106def SKLWriteResGroup12 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1107 let Latency = 1;
1108 let NumMicroOps = 2;
1109 let ResourceCycles = [1,1];
1110}
1111def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PADDSBirm")>;
1112def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PADDSWirm")>;
1113def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PADDUSBirm")>;
1114def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PADDUSWirm")>;
1115def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PAVGBirm")>;
1116def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PAVGWirm")>;
1117def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPEQBirm")>;
1118def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPEQDirm")>;
1119def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPEQWirm")>;
1120def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPGTBirm")>;
1121def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPGTDirm")>;
1122def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPGTWirm")>;
1123def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMAXSWirm")>;
1124def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMAXUBirm")>;
1125def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMINSWirm")>;
1126def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMINUBirm")>;
1127def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSLLDrm")>;
1128def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSLLQrm")>;
1129def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSLLWrm")>;
1130def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRADrm")>;
1131def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRAWrm")>;
1132def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRLDrm")>;
1133def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRLQrm")>;
1134def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRLWrm")>;
1135def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSUBSBirm")>;
1136def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSUBSWirm")>;
1137def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSUBUSBirm")>;
1138def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSUBUSWirm")>;
1139
1140def SKLWriteResGroup13 : SchedWriteRes<[SKLPort0,SKLPort237]> {
1141 let Latency = 1;
1142 let NumMicroOps = 2;
1143 let ResourceCycles = [1,1];
1144}
1145def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MASKMOVQ64")>;
1146def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVDQU")>;
1147def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVPDYmr")>;
1148def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVPDmr")>;
1149def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVPSYmr")>;
1150def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVPSmr")>;
1151def: InstRW<[SKLWriteResGroup13], (instregex "VPMASKMOVDYmr")>;
1152def: InstRW<[SKLWriteResGroup13], (instregex "VPMASKMOVDmr")>;
1153def: InstRW<[SKLWriteResGroup13], (instregex "VPMASKMOVQYmr")>;
1154def: InstRW<[SKLWriteResGroup13], (instregex "VPMASKMOVQmr")>;
1155
1156def SKLWriteResGroup14 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1157 let Latency = 1;
1158 let NumMicroOps = 2;
1159 let ResourceCycles = [1,1];
1160}
1161def: InstRW<[SKLWriteResGroup14], (instregex "FCOM32m")>;
1162def: InstRW<[SKLWriteResGroup14], (instregex "FCOM64m")>;
1163def: InstRW<[SKLWriteResGroup14], (instregex "FCOMP32m")>;
1164def: InstRW<[SKLWriteResGroup14], (instregex "FCOMP64m")>;
1165def: InstRW<[SKLWriteResGroup14], (instregex "INSERTPSrm")>;
1166def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PALIGNR64irm")>;
1167def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PINSRWirmi")>;
1168def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PSHUFBrm64")>;
1169def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PSHUFWmi")>;
1170def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKHBWirm")>;
1171def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKHDQirm")>;
1172def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKHWDirm")>;
1173def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKLBWirm")>;
1174def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKLDQirm")>;
1175def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKLWDirm")>;
1176def: InstRW<[SKLWriteResGroup14], (instregex "MOVHPDrm")>;
1177def: InstRW<[SKLWriteResGroup14], (instregex "MOVHPSrm")>;
1178def: InstRW<[SKLWriteResGroup14], (instregex "MOVLPDrm")>;
1179def: InstRW<[SKLWriteResGroup14], (instregex "MOVLPSrm")>;
1180def: InstRW<[SKLWriteResGroup14], (instregex "PACKSSDWrm")>;
1181def: InstRW<[SKLWriteResGroup14], (instregex "PACKSSWBrm")>;
1182def: InstRW<[SKLWriteResGroup14], (instregex "PACKUSDWrm")>;
1183def: InstRW<[SKLWriteResGroup14], (instregex "PACKUSWBrm")>;
1184def: InstRW<[SKLWriteResGroup14], (instregex "PALIGNRrmi")>;
1185def: InstRW<[SKLWriteResGroup14], (instregex "PBLENDWrmi")>;
1186def: InstRW<[SKLWriteResGroup14], (instregex "PINSRBrm")>;
1187def: InstRW<[SKLWriteResGroup14], (instregex "PINSRDrm")>;
1188def: InstRW<[SKLWriteResGroup14], (instregex "PINSRQrm")>;
1189def: InstRW<[SKLWriteResGroup14], (instregex "PINSRWrmi")>;
1190def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXBDrm")>;
1191def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXBQrm")>;
1192def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXBWrm")>;
1193def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXDQrm")>;
1194def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXWDrm")>;
1195def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXWQrm")>;
1196def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXBDrm")>;
1197def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXBQrm")>;
1198def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXBWrm")>;
1199def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXDQrm")>;
1200def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXWDrm")>;
1201def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXWQrm")>;
1202def: InstRW<[SKLWriteResGroup14], (instregex "PSHUFBrm")>;
1203def: InstRW<[SKLWriteResGroup14], (instregex "PSHUFDmi")>;
1204def: InstRW<[SKLWriteResGroup14], (instregex "PSHUFHWmi")>;
1205def: InstRW<[SKLWriteResGroup14], (instregex "PSHUFLWmi")>;
1206def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKHBWrm")>;
1207def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKHDQrm")>;
1208def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKHQDQrm")>;
1209def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKHWDrm")>;
1210def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKLBWrm")>;
1211def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKLDQrm")>;
1212def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKLQDQrm")>;
1213def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKLWDrm")>;
1214def: InstRW<[SKLWriteResGroup14], (instregex "SHUFPDrmi")>;
1215def: InstRW<[SKLWriteResGroup14], (instregex "SHUFPSrmi")>;
1216def: InstRW<[SKLWriteResGroup14], (instregex "UNPCKHPDrm")>;
1217def: InstRW<[SKLWriteResGroup14], (instregex "UNPCKHPSrm")>;
1218def: InstRW<[SKLWriteResGroup14], (instregex "UNPCKLPDrm")>;
1219def: InstRW<[SKLWriteResGroup14], (instregex "UNPCKLPSrm")>;
1220def: InstRW<[SKLWriteResGroup14], (instregex "VINSERTPSrm")>;
1221def: InstRW<[SKLWriteResGroup14], (instregex "VMOVHPDrm")>;
1222def: InstRW<[SKLWriteResGroup14], (instregex "VMOVHPSrm")>;
1223def: InstRW<[SKLWriteResGroup14], (instregex "VMOVLPDrm")>;
1224def: InstRW<[SKLWriteResGroup14], (instregex "VMOVLPSrm")>;
1225def: InstRW<[SKLWriteResGroup14], (instregex "VPACKSSDWYrm")>;
1226def: InstRW<[SKLWriteResGroup14], (instregex "VPACKSSDWrm")>;
1227def: InstRW<[SKLWriteResGroup14], (instregex "VPACKSSWBYrm")>;
1228def: InstRW<[SKLWriteResGroup14], (instregex "VPACKSSWBrm")>;
1229def: InstRW<[SKLWriteResGroup14], (instregex "VPACKUSDWYrm")>;
1230def: InstRW<[SKLWriteResGroup14], (instregex "VPACKUSDWrm")>;
1231def: InstRW<[SKLWriteResGroup14], (instregex "VPACKUSWBYrm")>;
1232def: InstRW<[SKLWriteResGroup14], (instregex "VPACKUSWBrm")>;
1233def: InstRW<[SKLWriteResGroup14], (instregex "VPALIGNRYrmi")>;
1234def: InstRW<[SKLWriteResGroup14], (instregex "VPALIGNRrmi")>;
1235def: InstRW<[SKLWriteResGroup14], (instregex "VPBLENDWYrmi")>;
1236def: InstRW<[SKLWriteResGroup14], (instregex "VPBLENDWrmi")>;
1237def: InstRW<[SKLWriteResGroup14], (instregex "VPBROADCASTBYrm")>;
1238def: InstRW<[SKLWriteResGroup14], (instregex "VPBROADCASTBrm")>;
1239def: InstRW<[SKLWriteResGroup14], (instregex "VPBROADCASTWYrm")>;
1240def: InstRW<[SKLWriteResGroup14], (instregex "VPBROADCASTWrm")>;
1241def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPDYmi")>;
1242def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPDYrm")>;
1243def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPDmi")>;
1244def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPDrm")>;
1245def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPSYmi")>;
1246def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPSYrm")>;
1247def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPSmi")>;
1248def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPSrm")>;
1249def: InstRW<[SKLWriteResGroup14], (instregex "VPINSRBrm")>;
1250def: InstRW<[SKLWriteResGroup14], (instregex "VPINSRDrm")>;
1251def: InstRW<[SKLWriteResGroup14], (instregex "VPINSRQrm")>;
1252def: InstRW<[SKLWriteResGroup14], (instregex "VPINSRWrmi")>;
1253def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXBDrm")>;
1254def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXBQrm")>;
1255def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXBWrm")>;
1256def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXDQrm")>;
1257def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXWDrm")>;
1258def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXWQrm")>;
1259def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXBDrm")>;
1260def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXBQrm")>;
1261def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXBWrm")>;
1262def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXDQrm")>;
1263def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXWDrm")>;
1264def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXWQrm")>;
1265def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFBYrm")>;
1266def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFBrm")>;
1267def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFDYmi")>;
1268def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFDmi")>;
1269def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFHWYmi")>;
1270def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFHWmi")>;
1271def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFLWYmi")>;
1272def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFLWmi")>;
1273def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHBWYrm")>;
1274def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHBWrm")>;
1275def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHDQYrm")>;
1276def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHDQrm")>;
1277def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHQDQYrm")>;
1278def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHQDQrm")>;
1279def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHWDYrm")>;
1280def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHWDrm")>;
1281def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLBWYrm")>;
1282def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLBWrm")>;
1283def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLDQYrm")>;
1284def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLDQrm")>;
1285def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLQDQYrm")>;
1286def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLQDQrm")>;
1287def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLWDYrm")>;
1288def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLWDrm")>;
1289def: InstRW<[SKLWriteResGroup14], (instregex "VSHUFPDYrmi")>;
1290def: InstRW<[SKLWriteResGroup14], (instregex "VSHUFPDrmi")>;
1291def: InstRW<[SKLWriteResGroup14], (instregex "VSHUFPSYrmi")>;
1292def: InstRW<[SKLWriteResGroup14], (instregex "VSHUFPSrmi")>;
1293def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKHPDYrm")>;
1294def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKHPDrm")>;
1295def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKHPSYrm")>;
1296def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKHPSrm")>;
1297def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKLPDYrm")>;
1298def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKLPDrm")>;
1299def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKLPSYrm")>;
1300def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKLPSrm")>;
1301
1302def SKLWriteResGroup15 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1303 let Latency = 1;
1304 let NumMicroOps = 2;
1305 let ResourceCycles = [1,1];
1306}
1307def: InstRW<[SKLWriteResGroup15], (instregex "FARJMP64")>;
1308def: InstRW<[SKLWriteResGroup15], (instregex "JMP(16|32|64)m")>;
1309
1310def SKLWriteResGroup16 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1311 let Latency = 1;
1312 let NumMicroOps = 2;
1313 let ResourceCycles = [1,1];
1314}
1315def: InstRW<[SKLWriteResGroup16], (instregex "PABSBrm")>;
1316def: InstRW<[SKLWriteResGroup16], (instregex "PABSDrm")>;
1317def: InstRW<[SKLWriteResGroup16], (instregex "PABSWrm")>;
1318def: InstRW<[SKLWriteResGroup16], (instregex "PADDSBrm")>;
1319def: InstRW<[SKLWriteResGroup16], (instregex "PADDSWrm")>;
1320def: InstRW<[SKLWriteResGroup16], (instregex "PADDUSBrm")>;
1321def: InstRW<[SKLWriteResGroup16], (instregex "PADDUSWrm")>;
1322def: InstRW<[SKLWriteResGroup16], (instregex "PAVGBrm")>;
1323def: InstRW<[SKLWriteResGroup16], (instregex "PAVGWrm")>;
1324def: InstRW<[SKLWriteResGroup16], (instregex "PCMPEQBrm")>;
1325def: InstRW<[SKLWriteResGroup16], (instregex "PCMPEQDrm")>;
1326def: InstRW<[SKLWriteResGroup16], (instregex "PCMPEQQrm")>;
1327def: InstRW<[SKLWriteResGroup16], (instregex "PCMPEQWrm")>;
1328def: InstRW<[SKLWriteResGroup16], (instregex "PCMPGTBrm")>;
1329def: InstRW<[SKLWriteResGroup16], (instregex "PCMPGTDrm")>;
1330def: InstRW<[SKLWriteResGroup16], (instregex "PCMPGTWrm")>;
1331def: InstRW<[SKLWriteResGroup16], (instregex "PMAXSBrm")>;
1332def: InstRW<[SKLWriteResGroup16], (instregex "PMAXSDrm")>;
1333def: InstRW<[SKLWriteResGroup16], (instregex "PMAXSWrm")>;
1334def: InstRW<[SKLWriteResGroup16], (instregex "PMAXUBrm")>;
1335def: InstRW<[SKLWriteResGroup16], (instregex "PMAXUDrm")>;
1336def: InstRW<[SKLWriteResGroup16], (instregex "PMAXUWrm")>;
1337def: InstRW<[SKLWriteResGroup16], (instregex "PMINSBrm")>;
1338def: InstRW<[SKLWriteResGroup16], (instregex "PMINSDrm")>;
1339def: InstRW<[SKLWriteResGroup16], (instregex "PMINSWrm")>;
1340def: InstRW<[SKLWriteResGroup16], (instregex "PMINUBrm")>;
1341def: InstRW<[SKLWriteResGroup16], (instregex "PMINUDrm")>;
1342def: InstRW<[SKLWriteResGroup16], (instregex "PMINUWrm")>;
1343def: InstRW<[SKLWriteResGroup16], (instregex "PSIGNBrm128")>;
1344def: InstRW<[SKLWriteResGroup16], (instregex "PSIGNDrm128")>;
1345def: InstRW<[SKLWriteResGroup16], (instregex "PSIGNWrm128")>;
1346def: InstRW<[SKLWriteResGroup16], (instregex "PSLLDrm")>;
1347def: InstRW<[SKLWriteResGroup16], (instregex "PSLLQrm")>;
1348def: InstRW<[SKLWriteResGroup16], (instregex "PSLLWrm")>;
1349def: InstRW<[SKLWriteResGroup16], (instregex "PSRADrm")>;
1350def: InstRW<[SKLWriteResGroup16], (instregex "PSRAWrm")>;
1351def: InstRW<[SKLWriteResGroup16], (instregex "PSRLDrm")>;
1352def: InstRW<[SKLWriteResGroup16], (instregex "PSRLQrm")>;
1353def: InstRW<[SKLWriteResGroup16], (instregex "PSRLWrm")>;
1354def: InstRW<[SKLWriteResGroup16], (instregex "PSUBSBrm")>;
1355def: InstRW<[SKLWriteResGroup16], (instregex "PSUBSWrm")>;
1356def: InstRW<[SKLWriteResGroup16], (instregex "PSUBUSBrm")>;
1357def: InstRW<[SKLWriteResGroup16], (instregex "PSUBUSWrm")>;
1358def: InstRW<[SKLWriteResGroup16], (instregex "VPABSBYrm")>;
1359def: InstRW<[SKLWriteResGroup16], (instregex "VPABSBrm")>;
1360def: InstRW<[SKLWriteResGroup16], (instregex "VPABSDYrm")>;
1361def: InstRW<[SKLWriteResGroup16], (instregex "VPABSDrm")>;
1362def: InstRW<[SKLWriteResGroup16], (instregex "VPABSWYrm")>;
1363def: InstRW<[SKLWriteResGroup16], (instregex "VPABSWrm")>;
1364def: InstRW<[SKLWriteResGroup16], (instregex "VPADDSBYrm")>;
1365def: InstRW<[SKLWriteResGroup16], (instregex "VPADDSBrm")>;
1366def: InstRW<[SKLWriteResGroup16], (instregex "VPADDSWYrm")>;
1367def: InstRW<[SKLWriteResGroup16], (instregex "VPADDSWrm")>;
1368def: InstRW<[SKLWriteResGroup16], (instregex "VPADDUSBYrm")>;
1369def: InstRW<[SKLWriteResGroup16], (instregex "VPADDUSBrm")>;
1370def: InstRW<[SKLWriteResGroup16], (instregex "VPADDUSWYrm")>;
1371def: InstRW<[SKLWriteResGroup16], (instregex "VPADDUSWrm")>;
1372def: InstRW<[SKLWriteResGroup16], (instregex "VPAVGBYrm")>;
1373def: InstRW<[SKLWriteResGroup16], (instregex "VPAVGBrm")>;
1374def: InstRW<[SKLWriteResGroup16], (instregex "VPAVGWYrm")>;
1375def: InstRW<[SKLWriteResGroup16], (instregex "VPAVGWrm")>;
1376def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQBYrm")>;
1377def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQBrm")>;
1378def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQDYrm")>;
1379def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQDrm")>;
1380def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQQYrm")>;
1381def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQQrm")>;
1382def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQWYrm")>;
1383def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQWrm")>;
1384def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTBYrm")>;
1385def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTBrm")>;
1386def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTDYrm")>;
1387def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTDrm")>;
1388def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTWYrm")>;
1389def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTWrm")>;
1390def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSBYrm")>;
1391def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSBrm")>;
1392def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSDYrm")>;
1393def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSDrm")>;
1394def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSWYrm")>;
1395def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSWrm")>;
1396def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUBYrm")>;
1397def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUBrm")>;
1398def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUDYrm")>;
1399def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUDrm")>;
1400def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUWYrm")>;
1401def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUWrm")>;
1402def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSBYrm")>;
1403def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSBrm")>;
1404def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSDYrm")>;
1405def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSDrm")>;
1406def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSWYrm")>;
1407def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSWrm")>;
1408def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUBYrm")>;
1409def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUBrm")>;
1410def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUDYrm")>;
1411def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUDrm")>;
1412def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUWYrm")>;
1413def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUWrm")>;
1414def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNBYrm256")>;
1415def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNBrm128")>;
1416def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNDYrm256")>;
1417def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNDrm128")>;
1418def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNWYrm256")>;
1419def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNWrm128")>;
1420def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLDYrm")>;
1421def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLDrm")>;
1422def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLQYrm")>;
1423def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLQrm")>;
1424def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLVDYrm")>;
1425def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLVDrm")>;
1426def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLVQYrm")>;
1427def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLVQrm")>;
1428def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLWYrm")>;
1429def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLWrm")>;
1430def: InstRW<[SKLWriteResGroup16], (instregex "VPSRADYrm")>;
1431def: InstRW<[SKLWriteResGroup16], (instregex "VPSRADrm")>;
1432def: InstRW<[SKLWriteResGroup16], (instregex "VPSRAVDYrm")>;
1433def: InstRW<[SKLWriteResGroup16], (instregex "VPSRAVDrm")>;
1434def: InstRW<[SKLWriteResGroup16], (instregex "VPSRAWYrm")>;
1435def: InstRW<[SKLWriteResGroup16], (instregex "VPSRAWrm")>;
1436def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLDYrm")>;
1437def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLDrm")>;
1438def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLQYrm")>;
1439def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLQrm")>;
1440def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLVDYrm")>;
1441def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLVDrm")>;
1442def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLVQYrm")>;
1443def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLVQrm")>;
1444def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLWYrm")>;
1445def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLWrm")>;
1446def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBSBYrm")>;
1447def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBSBrm")>;
1448def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBSWYrm")>;
1449def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBSWrm")>;
1450def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBUSBYrm")>;
1451def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBUSBrm")>;
1452def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBUSWYrm")>;
1453def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBUSWrm")>;
1454
1455def SKLWriteResGroup17 : SchedWriteRes<[SKLPort23,SKLPort05]> {
1456 let Latency = 1;
1457 let NumMicroOps = 2;
1458 let ResourceCycles = [1,1];
1459}
1460def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PABSBrm64")>;
1461def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PABSDrm64")>;
1462def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PABSWrm64")>;
1463def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PADDBirm")>;
1464def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PADDDirm")>;
1465def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PADDQirm")>;
1466def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PADDWirm")>;
1467def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PANDNirm")>;
1468def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PANDirm")>;
1469def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PORirm")>;
1470def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSIGNBrm64")>;
1471def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSIGNDrm64")>;
1472def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSIGNWrm64")>;
1473def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSUBBirm")>;
1474def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSUBDirm")>;
1475def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSUBQirm")>;
1476def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSUBWirm")>;
1477def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PXORirm")>;
1478
1479def SKLWriteResGroup18 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1480 let Latency = 1;
1481 let NumMicroOps = 2;
1482 let ResourceCycles = [1,1];
1483}
1484def: InstRW<[SKLWriteResGroup18], (instregex "ADC(16|32|64)rm")>;
1485def: InstRW<[SKLWriteResGroup18], (instregex "ADC8rm")>;
1486def: InstRW<[SKLWriteResGroup18], (instregex "ADCX32rm")>;
1487def: InstRW<[SKLWriteResGroup18], (instregex "ADCX64rm")>;
1488def: InstRW<[SKLWriteResGroup18], (instregex "ADOX32rm")>;
1489def: InstRW<[SKLWriteResGroup18], (instregex "ADOX64rm")>;
1490def: InstRW<[SKLWriteResGroup18], (instregex "BT(16|32|64)mi8")>;
1491def: InstRW<[SKLWriteResGroup18], (instregex "CMOVAE(16|32|64)rm")>;
1492def: InstRW<[SKLWriteResGroup18], (instregex "CMOVB(16|32|64)rm")>;
1493def: InstRW<[SKLWriteResGroup18], (instregex "CMOVE(16|32|64)rm")>;
1494def: InstRW<[SKLWriteResGroup18], (instregex "CMOVG(16|32|64)rm")>;
1495def: InstRW<[SKLWriteResGroup18], (instregex "CMOVGE(16|32|64)rm")>;
1496def: InstRW<[SKLWriteResGroup18], (instregex "CMOVL(16|32|64)rm")>;
1497def: InstRW<[SKLWriteResGroup18], (instregex "CMOVLE(16|32|64)rm")>;
1498def: InstRW<[SKLWriteResGroup18], (instregex "CMOVNE(16|32|64)rm")>;
1499def: InstRW<[SKLWriteResGroup18], (instregex "CMOVNO(16|32|64)rm")>;
1500def: InstRW<[SKLWriteResGroup18], (instregex "CMOVNP(16|32|64)rm")>;
1501def: InstRW<[SKLWriteResGroup18], (instregex "CMOVNS(16|32|64)rm")>;
1502def: InstRW<[SKLWriteResGroup18], (instregex "CMOVO(16|32|64)rm")>;
1503def: InstRW<[SKLWriteResGroup18], (instregex "CMOVP(16|32|64)rm")>;
1504def: InstRW<[SKLWriteResGroup18], (instregex "CMOVS(16|32|64)rm")>;
1505def: InstRW<[SKLWriteResGroup18], (instregex "RORX32mi")>;
1506def: InstRW<[SKLWriteResGroup18], (instregex "RORX64mi")>;
1507def: InstRW<[SKLWriteResGroup18], (instregex "SARX32rm")>;
1508def: InstRW<[SKLWriteResGroup18], (instregex "SARX64rm")>;
1509def: InstRW<[SKLWriteResGroup18], (instregex "SBB(16|32|64)rm")>;
1510def: InstRW<[SKLWriteResGroup18], (instregex "SBB8rm")>;
1511def: InstRW<[SKLWriteResGroup18], (instregex "SHLX32rm")>;
1512def: InstRW<[SKLWriteResGroup18], (instregex "SHLX64rm")>;
1513def: InstRW<[SKLWriteResGroup18], (instregex "SHRX32rm")>;
1514def: InstRW<[SKLWriteResGroup18], (instregex "SHRX64rm")>;
1515
1516def SKLWriteResGroup19 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1517 let Latency = 1;
1518 let NumMicroOps = 2;
1519 let ResourceCycles = [1,1];
1520}
1521def: InstRW<[SKLWriteResGroup19], (instregex "ANDN32rm")>;
1522def: InstRW<[SKLWriteResGroup19], (instregex "ANDN64rm")>;
1523def: InstRW<[SKLWriteResGroup19], (instregex "BLSI32rm")>;
1524def: InstRW<[SKLWriteResGroup19], (instregex "BLSI64rm")>;
1525def: InstRW<[SKLWriteResGroup19], (instregex "BLSMSK32rm")>;
1526def: InstRW<[SKLWriteResGroup19], (instregex "BLSMSK64rm")>;
1527def: InstRW<[SKLWriteResGroup19], (instregex "BLSR32rm")>;
1528def: InstRW<[SKLWriteResGroup19], (instregex "BLSR64rm")>;
1529def: InstRW<[SKLWriteResGroup19], (instregex "BZHI32rm")>;
1530def: InstRW<[SKLWriteResGroup19], (instregex "BZHI64rm")>;
1531def: InstRW<[SKLWriteResGroup19], (instregex "MOVBE(16|32|64)rm")>;
1532
1533def SKLWriteResGroup20 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1534 let Latency = 1;
1535 let NumMicroOps = 2;
1536 let ResourceCycles = [1,1];
1537}
1538def: InstRW<[SKLWriteResGroup20], (instregex "ANDNPDrm")>;
1539def: InstRW<[SKLWriteResGroup20], (instregex "ANDNPSrm")>;
1540def: InstRW<[SKLWriteResGroup20], (instregex "ANDPDrm")>;
1541def: InstRW<[SKLWriteResGroup20], (instregex "ANDPSrm")>;
1542def: InstRW<[SKLWriteResGroup20], (instregex "BLENDPDrmi")>;
1543def: InstRW<[SKLWriteResGroup20], (instregex "BLENDPSrmi")>;
1544def: InstRW<[SKLWriteResGroup20], (instregex "ORPDrm")>;
1545def: InstRW<[SKLWriteResGroup20], (instregex "ORPSrm")>;
1546def: InstRW<[SKLWriteResGroup20], (instregex "PADDBrm")>;
1547def: InstRW<[SKLWriteResGroup20], (instregex "PADDDrm")>;
1548def: InstRW<[SKLWriteResGroup20], (instregex "PADDQrm")>;
1549def: InstRW<[SKLWriteResGroup20], (instregex "PADDWrm")>;
1550def: InstRW<[SKLWriteResGroup20], (instregex "PANDNrm")>;
1551def: InstRW<[SKLWriteResGroup20], (instregex "PANDrm")>;
1552def: InstRW<[SKLWriteResGroup20], (instregex "PORrm")>;
1553def: InstRW<[SKLWriteResGroup20], (instregex "PSUBBrm")>;
1554def: InstRW<[SKLWriteResGroup20], (instregex "PSUBDrm")>;
1555def: InstRW<[SKLWriteResGroup20], (instregex "PSUBQrm")>;
1556def: InstRW<[SKLWriteResGroup20], (instregex "PSUBWrm")>;
1557def: InstRW<[SKLWriteResGroup20], (instregex "PXORrm")>;
1558def: InstRW<[SKLWriteResGroup20], (instregex "VANDNPDYrm")>;
1559def: InstRW<[SKLWriteResGroup20], (instregex "VANDNPDrm")>;
1560def: InstRW<[SKLWriteResGroup20], (instregex "VANDNPSYrm")>;
1561def: InstRW<[SKLWriteResGroup20], (instregex "VANDNPSrm")>;
1562def: InstRW<[SKLWriteResGroup20], (instregex "VANDPDYrm")>;
1563def: InstRW<[SKLWriteResGroup20], (instregex "VANDPDrm")>;
1564def: InstRW<[SKLWriteResGroup20], (instregex "VANDPSYrm")>;
1565def: InstRW<[SKLWriteResGroup20], (instregex "VANDPSrm")>;
1566def: InstRW<[SKLWriteResGroup20], (instregex "VBLENDPDYrmi")>;
1567def: InstRW<[SKLWriteResGroup20], (instregex "VBLENDPDrmi")>;
1568def: InstRW<[SKLWriteResGroup20], (instregex "VBLENDPSYrmi")>;
1569def: InstRW<[SKLWriteResGroup20], (instregex "VBLENDPSrmi")>;
1570def: InstRW<[SKLWriteResGroup20], (instregex "VINSERTF128rm")>;
1571def: InstRW<[SKLWriteResGroup20], (instregex "VINSERTI128rm")>;
1572def: InstRW<[SKLWriteResGroup20], (instregex "VMASKMOVPDYrm")>;
1573def: InstRW<[SKLWriteResGroup20], (instregex "VMASKMOVPDrm")>;
1574def: InstRW<[SKLWriteResGroup20], (instregex "VMASKMOVPSYrm")>;
1575def: InstRW<[SKLWriteResGroup20], (instregex "VMASKMOVPSrm")>;
1576def: InstRW<[SKLWriteResGroup20], (instregex "VORPDYrm")>;
1577def: InstRW<[SKLWriteResGroup20], (instregex "VORPDrm")>;
1578def: InstRW<[SKLWriteResGroup20], (instregex "VORPSYrm")>;
1579def: InstRW<[SKLWriteResGroup20], (instregex "VORPSrm")>;
1580def: InstRW<[SKLWriteResGroup20], (instregex "VPADDBYrm")>;
1581def: InstRW<[SKLWriteResGroup20], (instregex "VPADDBrm")>;
1582def: InstRW<[SKLWriteResGroup20], (instregex "VPADDDYrm")>;
1583def: InstRW<[SKLWriteResGroup20], (instregex "VPADDDrm")>;
1584def: InstRW<[SKLWriteResGroup20], (instregex "VPADDQYrm")>;
1585def: InstRW<[SKLWriteResGroup20], (instregex "VPADDQrm")>;
1586def: InstRW<[SKLWriteResGroup20], (instregex "VPADDWYrm")>;
1587def: InstRW<[SKLWriteResGroup20], (instregex "VPADDWrm")>;
1588def: InstRW<[SKLWriteResGroup20], (instregex "VPANDNYrm")>;
1589def: InstRW<[SKLWriteResGroup20], (instregex "VPANDNrm")>;
1590def: InstRW<[SKLWriteResGroup20], (instregex "VPANDYrm")>;
1591def: InstRW<[SKLWriteResGroup20], (instregex "VPANDrm")>;
1592def: InstRW<[SKLWriteResGroup20], (instregex "VPBLENDDYrmi")>;
1593def: InstRW<[SKLWriteResGroup20], (instregex "VPBLENDDrmi")>;
1594def: InstRW<[SKLWriteResGroup20], (instregex "VPMASKMOVDYrm")>;
1595def: InstRW<[SKLWriteResGroup20], (instregex "VPMASKMOVDrm")>;
1596def: InstRW<[SKLWriteResGroup20], (instregex "VPMASKMOVQYrm")>;
1597def: InstRW<[SKLWriteResGroup20], (instregex "VPMASKMOVQrm")>;
1598def: InstRW<[SKLWriteResGroup20], (instregex "VPORYrm")>;
1599def: InstRW<[SKLWriteResGroup20], (instregex "VPORrm")>;
1600def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBBYrm")>;
1601def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBBrm")>;
1602def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBDYrm")>;
1603def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBDrm")>;
1604def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBQYrm")>;
1605def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBQrm")>;
1606def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBWYrm")>;
1607def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBWrm")>;
1608def: InstRW<[SKLWriteResGroup20], (instregex "VPXORYrm")>;
1609def: InstRW<[SKLWriteResGroup20], (instregex "VPXORrm")>;
1610def: InstRW<[SKLWriteResGroup20], (instregex "VXORPDYrm")>;
1611def: InstRW<[SKLWriteResGroup20], (instregex "VXORPDrm")>;
1612def: InstRW<[SKLWriteResGroup20], (instregex "VXORPSYrm")>;
1613def: InstRW<[SKLWriteResGroup20], (instregex "VXORPSrm")>;
1614def: InstRW<[SKLWriteResGroup20], (instregex "XORPDrm")>;
1615def: InstRW<[SKLWriteResGroup20], (instregex "XORPSrm")>;
1616
1617def SKLWriteResGroup21 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1618 let Latency = 1;
1619 let NumMicroOps = 2;
1620 let ResourceCycles = [1,1];
1621}
1622def: InstRW<[SKLWriteResGroup21], (instregex "ADD(16|32|64)rm")>;
1623def: InstRW<[SKLWriteResGroup21], (instregex "ADD8rm")>;
1624def: InstRW<[SKLWriteResGroup21], (instregex "AND(16|32|64)rm")>;
1625def: InstRW<[SKLWriteResGroup21], (instregex "AND8rm")>;
1626def: InstRW<[SKLWriteResGroup21], (instregex "CMP(16|32|64)mi8")>;
1627def: InstRW<[SKLWriteResGroup21], (instregex "CMP(16|32|64)mr")>;
1628def: InstRW<[SKLWriteResGroup21], (instregex "CMP(16|32|64)rm")>;
1629def: InstRW<[SKLWriteResGroup21], (instregex "CMP8mi")>;
1630def: InstRW<[SKLWriteResGroup21], (instregex "CMP8mr")>;
1631def: InstRW<[SKLWriteResGroup21], (instregex "CMP8rm")>;
1632def: InstRW<[SKLWriteResGroup21], (instregex "OR(16|32|64)rm")>;
1633def: InstRW<[SKLWriteResGroup21], (instregex "OR8rm")>;
1634def: InstRW<[SKLWriteResGroup21], (instregex "POP(16|32|64)r(mr?)")>;
1635def: InstRW<[SKLWriteResGroup21], (instregex "SUB(16|32|64)rm")>;
1636def: InstRW<[SKLWriteResGroup21], (instregex "SUB8rm")>;
1637def: InstRW<[SKLWriteResGroup21], (instregex "TEST(16|32|64)rm")>;
1638def: InstRW<[SKLWriteResGroup21], (instregex "TEST8mi")>;
1639def: InstRW<[SKLWriteResGroup21], (instregex "TEST8rm")>;
1640def: InstRW<[SKLWriteResGroup21], (instregex "XOR(16|32|64)rm")>;
1641def: InstRW<[SKLWriteResGroup21], (instregex "XOR8rm")>;
1642
1643def SKLWriteResGroup22 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
1644 let Latency = 1;
1645 let NumMicroOps = 2;
1646 let ResourceCycles = [1,1];
1647}
1648def: InstRW<[SKLWriteResGroup22], (instregex "SFENCE")>;
1649
1650def SKLWriteResGroup23 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
1651 let Latency = 1;
1652 let NumMicroOps = 3;
1653 let ResourceCycles = [1,1,1];
1654}
1655def: InstRW<[SKLWriteResGroup23], (instregex "EXTRACTPSmr")>;
1656def: InstRW<[SKLWriteResGroup23], (instregex "PEXTRBmr")>;
1657def: InstRW<[SKLWriteResGroup23], (instregex "PEXTRDmr")>;
1658def: InstRW<[SKLWriteResGroup23], (instregex "PEXTRQmr")>;
1659def: InstRW<[SKLWriteResGroup23], (instregex "PEXTRWmr")>;
1660def: InstRW<[SKLWriteResGroup23], (instregex "STMXCSR")>;
1661def: InstRW<[SKLWriteResGroup23], (instregex "VEXTRACTPSmr")>;
1662def: InstRW<[SKLWriteResGroup23], (instregex "VPEXTRBmr")>;
1663def: InstRW<[SKLWriteResGroup23], (instregex "VPEXTRDmr")>;
1664def: InstRW<[SKLWriteResGroup23], (instregex "VPEXTRQmr")>;
1665def: InstRW<[SKLWriteResGroup23], (instregex "VPEXTRWmr")>;
1666def: InstRW<[SKLWriteResGroup23], (instregex "VSTMXCSR")>;
1667
1668def SKLWriteResGroup24 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
1669 let Latency = 1;
1670 let NumMicroOps = 3;
1671 let ResourceCycles = [1,1,1];
1672}
1673def: InstRW<[SKLWriteResGroup24], (instregex "FNSTCW16m")>;
1674
1675def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
1676 let Latency = 1;
1677 let NumMicroOps = 3;
1678 let ResourceCycles = [1,1,1];
1679}
1680def: InstRW<[SKLWriteResGroup25], (instregex "SETAEm")>;
1681def: InstRW<[SKLWriteResGroup25], (instregex "SETBm")>;
1682def: InstRW<[SKLWriteResGroup25], (instregex "SETEm")>;
1683def: InstRW<[SKLWriteResGroup25], (instregex "SETGEm")>;
1684def: InstRW<[SKLWriteResGroup25], (instregex "SETGm")>;
1685def: InstRW<[SKLWriteResGroup25], (instregex "SETLEm")>;
1686def: InstRW<[SKLWriteResGroup25], (instregex "SETLm")>;
1687def: InstRW<[SKLWriteResGroup25], (instregex "SETNEm")>;
1688def: InstRW<[SKLWriteResGroup25], (instregex "SETNOm")>;
1689def: InstRW<[SKLWriteResGroup25], (instregex "SETNPm")>;
1690def: InstRW<[SKLWriteResGroup25], (instregex "SETNSm")>;
1691def: InstRW<[SKLWriteResGroup25], (instregex "SETOm")>;
1692def: InstRW<[SKLWriteResGroup25], (instregex "SETPm")>;
1693def: InstRW<[SKLWriteResGroup25], (instregex "SETSm")>;
1694
1695def SKLWriteResGroup26 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
1696 let Latency = 1;
1697 let NumMicroOps = 3;
1698 let ResourceCycles = [1,1,1];
1699}
1700def: InstRW<[SKLWriteResGroup26], (instregex "MOVBE(16|32|64)mr")>;
1701
1702def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
1703 let Latency = 1;
1704 let NumMicroOps = 3;
1705 let ResourceCycles = [1,1,1];
1706}
1707def: InstRW<[SKLWriteResGroup27], (instregex "PUSH(16|32|64)r(mr?)")>;
1708def: InstRW<[SKLWriteResGroup27], (instregex "PUSH64i8")>;
1709def: InstRW<[SKLWriteResGroup27], (instregex "STOSB")>;
1710def: InstRW<[SKLWriteResGroup27], (instregex "STOSL")>;
1711def: InstRW<[SKLWriteResGroup27], (instregex "STOSQ")>;
1712def: InstRW<[SKLWriteResGroup27], (instregex "STOSW")>;
1713
1714def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1715 let Latency = 1;
1716 let NumMicroOps = 4;
1717 let ResourceCycles = [1,1,1,1];
1718}
1719def: InstRW<[SKLWriteResGroup28], (instregex "BTC(16|32|64)mi8")>;
1720def: InstRW<[SKLWriteResGroup28], (instregex "BTR(16|32|64)mi8")>;
1721def: InstRW<[SKLWriteResGroup28], (instregex "BTS(16|32|64)mi8")>;
1722def: InstRW<[SKLWriteResGroup28], (instregex "SAR(16|32|64)m1")>;
1723def: InstRW<[SKLWriteResGroup28], (instregex "SAR(16|32|64)mi")>;
1724def: InstRW<[SKLWriteResGroup28], (instregex "SAR8m1")>;
1725def: InstRW<[SKLWriteResGroup28], (instregex "SAR8mi")>;
1726def: InstRW<[SKLWriteResGroup28], (instregex "SHL(16|32|64)m1")>;
1727def: InstRW<[SKLWriteResGroup28], (instregex "SHL(16|32|64)mi")>;
1728def: InstRW<[SKLWriteResGroup28], (instregex "SHL8m1")>;
1729def: InstRW<[SKLWriteResGroup28], (instregex "SHL8mi")>;
1730def: InstRW<[SKLWriteResGroup28], (instregex "SHR(16|32|64)m1")>;
1731def: InstRW<[SKLWriteResGroup28], (instregex "SHR(16|32|64)mi")>;
1732def: InstRW<[SKLWriteResGroup28], (instregex "SHR8m1")>;
1733def: InstRW<[SKLWriteResGroup28], (instregex "SHR8mi")>;
1734
1735def SKLWriteResGroup29 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1736 let Latency = 1;
1737 let NumMicroOps = 4;
1738 let ResourceCycles = [1,1,1,1];
1739}
1740def: InstRW<[SKLWriteResGroup29], (instregex "ADD(16|32|64)mi8")>;
1741def: InstRW<[SKLWriteResGroup29], (instregex "ADD(16|32|64)mr")>;
1742def: InstRW<[SKLWriteResGroup29], (instregex "ADD8mi")>;
1743def: InstRW<[SKLWriteResGroup29], (instregex "ADD8mr")>;
1744def: InstRW<[SKLWriteResGroup29], (instregex "AND(16|32|64)mi8")>;
1745def: InstRW<[SKLWriteResGroup29], (instregex "AND(16|32|64)mr")>;
1746def: InstRW<[SKLWriteResGroup29], (instregex "AND8mi")>;
1747def: InstRW<[SKLWriteResGroup29], (instregex "AND8mr")>;
1748def: InstRW<[SKLWriteResGroup29], (instregex "DEC(16|32|64)m")>;
1749def: InstRW<[SKLWriteResGroup29], (instregex "DEC8m")>;
1750def: InstRW<[SKLWriteResGroup29], (instregex "INC(16|32|64)m")>;
1751def: InstRW<[SKLWriteResGroup29], (instregex "INC8m")>;
1752def: InstRW<[SKLWriteResGroup29], (instregex "NEG(16|32|64)m")>;
1753def: InstRW<[SKLWriteResGroup29], (instregex "NEG8m")>;
1754def: InstRW<[SKLWriteResGroup29], (instregex "NOT(16|32|64)m")>;
1755def: InstRW<[SKLWriteResGroup29], (instregex "NOT8m")>;
1756def: InstRW<[SKLWriteResGroup29], (instregex "OR(16|32|64)mi8")>;
1757def: InstRW<[SKLWriteResGroup29], (instregex "OR(16|32|64)mr")>;
1758def: InstRW<[SKLWriteResGroup29], (instregex "OR8mi")>;
1759def: InstRW<[SKLWriteResGroup29], (instregex "OR8mr")>;
1760def: InstRW<[SKLWriteResGroup29], (instregex "POP(16|32|64)rmm")>;
1761def: InstRW<[SKLWriteResGroup29], (instregex "PUSH(16|32|64)rmm")>;
1762def: InstRW<[SKLWriteResGroup29], (instregex "SUB(16|32|64)mi8")>;
1763def: InstRW<[SKLWriteResGroup29], (instregex "SUB(16|32|64)mr")>;
1764def: InstRW<[SKLWriteResGroup29], (instregex "SUB8mi")>;
1765def: InstRW<[SKLWriteResGroup29], (instregex "SUB8mr")>;
1766def: InstRW<[SKLWriteResGroup29], (instregex "XOR(16|32|64)mi8")>;
1767def: InstRW<[SKLWriteResGroup29], (instregex "XOR(16|32|64)mr")>;
1768def: InstRW<[SKLWriteResGroup29], (instregex "XOR8mi")>;
1769def: InstRW<[SKLWriteResGroup29], (instregex "XOR8mr")>;
1770
1771def SKLWriteResGroup31 : SchedWriteRes<[SKLPort0]> {
1772 let Latency = 2;
1773 let NumMicroOps = 1;
1774 let ResourceCycles = [1];
1775}
1776def: InstRW<[SKLWriteResGroup31], (instregex "COMISDrr")>;
1777def: InstRW<[SKLWriteResGroup31], (instregex "COMISSrr")>;
1778def: InstRW<[SKLWriteResGroup31], (instregex "MMX_MOVD64from64rr")>;
1779def: InstRW<[SKLWriteResGroup31], (instregex "MMX_MOVD64grr")>;
1780def: InstRW<[SKLWriteResGroup31], (instregex "MMX_PMOVMSKBrr")>;
1781def: InstRW<[SKLWriteResGroup31], (instregex "MOVMSKPDrr")>;
1782def: InstRW<[SKLWriteResGroup31], (instregex "MOVMSKPSrr")>;
1783def: InstRW<[SKLWriteResGroup31], (instregex "MOVPDI2DIrr")>;
1784def: InstRW<[SKLWriteResGroup31], (instregex "MOVPQIto64rr")>;
1785def: InstRW<[SKLWriteResGroup31], (instregex "PMOVMSKBrr")>;
1786def: InstRW<[SKLWriteResGroup31], (instregex "UCOMISDrr")>;
1787def: InstRW<[SKLWriteResGroup31], (instregex "UCOMISSrr")>;
1788def: InstRW<[SKLWriteResGroup31], (instregex "VCOMISDrr")>;
1789def: InstRW<[SKLWriteResGroup31], (instregex "VCOMISSrr")>;
1790def: InstRW<[SKLWriteResGroup31], (instregex "VMOVMSKPDYrr")>;
1791def: InstRW<[SKLWriteResGroup31], (instregex "VMOVMSKPDrr")>;
1792def: InstRW<[SKLWriteResGroup31], (instregex "VMOVMSKPSYrr")>;
1793def: InstRW<[SKLWriteResGroup31], (instregex "VMOVMSKPSrr")>;
1794def: InstRW<[SKLWriteResGroup31], (instregex "VMOVPDI2DIrr")>;
1795def: InstRW<[SKLWriteResGroup31], (instregex "VMOVPQIto64rr")>;
1796def: InstRW<[SKLWriteResGroup31], (instregex "VPMOVMSKBYrr")>;
1797def: InstRW<[SKLWriteResGroup31], (instregex "VPMOVMSKBrr")>;
1798def: InstRW<[SKLWriteResGroup31], (instregex "VTESTPDYrr")>;
1799def: InstRW<[SKLWriteResGroup31], (instregex "VTESTPDrr")>;
1800def: InstRW<[SKLWriteResGroup31], (instregex "VTESTPSYrr")>;
1801def: InstRW<[SKLWriteResGroup31], (instregex "VTESTPSrr")>;
1802def: InstRW<[SKLWriteResGroup31], (instregex "VUCOMISDrr")>;
1803def: InstRW<[SKLWriteResGroup31], (instregex "VUCOMISSrr")>;
1804
1805def SKLWriteResGroup32 : SchedWriteRes<[SKLPort5]> {
1806 let Latency = 2;
1807 let NumMicroOps = 2;
1808 let ResourceCycles = [2];
1809}
1810def: InstRW<[SKLWriteResGroup32], (instregex "MMX_MOVQ2DQrr")>;
1811def: InstRW<[SKLWriteResGroup32], (instregex "MMX_PINSRWirri")>;
1812def: InstRW<[SKLWriteResGroup32], (instregex "PINSRBrr")>;
1813def: InstRW<[SKLWriteResGroup32], (instregex "PINSRDrr")>;
1814def: InstRW<[SKLWriteResGroup32], (instregex "PINSRQrr")>;
1815def: InstRW<[SKLWriteResGroup32], (instregex "PINSRWrri")>;
1816def: InstRW<[SKLWriteResGroup32], (instregex "VPINSRBrr")>;
1817def: InstRW<[SKLWriteResGroup32], (instregex "VPINSRDrr")>;
1818def: InstRW<[SKLWriteResGroup32], (instregex "VPINSRQrr")>;
1819def: InstRW<[SKLWriteResGroup32], (instregex "VPINSRWrri")>;
1820
1821def SKLWriteResGroup33 : SchedWriteRes<[SKLPort05]> {
1822 let Latency = 2;
1823 let NumMicroOps = 2;
1824 let ResourceCycles = [2];
1825}
1826def: InstRW<[SKLWriteResGroup33], (instregex "FDECSTP")>;
1827def: InstRW<[SKLWriteResGroup33], (instregex "MMX_MOVDQ2Qrr")>;
1828
1829def SKLWriteResGroup34 : SchedWriteRes<[SKLPort06]> {
1830 let Latency = 2;
1831 let NumMicroOps = 2;
1832 let ResourceCycles = [2];
1833}
1834def: InstRW<[SKLWriteResGroup34], (instregex "CMOVA(16|32|64)rr")>;
1835def: InstRW<[SKLWriteResGroup34], (instregex "CMOVBE(16|32|64)rr")>;
1836def: InstRW<[SKLWriteResGroup34], (instregex "ROL(16|32|64)r1")>;
1837def: InstRW<[SKLWriteResGroup34], (instregex "ROL(16|32|64)ri")>;
1838def: InstRW<[SKLWriteResGroup34], (instregex "ROL8r1")>;
1839def: InstRW<[SKLWriteResGroup34], (instregex "ROL8ri")>;
1840def: InstRW<[SKLWriteResGroup34], (instregex "ROR(16|32|64)r1")>;
1841def: InstRW<[SKLWriteResGroup34], (instregex "ROR(16|32|64)ri")>;
1842def: InstRW<[SKLWriteResGroup34], (instregex "ROR8r1")>;
1843def: InstRW<[SKLWriteResGroup34], (instregex "ROR8ri")>;
1844def: InstRW<[SKLWriteResGroup34], (instregex "SETAr")>;
1845def: InstRW<[SKLWriteResGroup34], (instregex "SETBEr")>;
1846
1847def SKLWriteResGroup35 : SchedWriteRes<[SKLPort015]> {
1848 let Latency = 2;
1849 let NumMicroOps = 2;
1850 let ResourceCycles = [2];
1851}
1852def: InstRW<[SKLWriteResGroup35], (instregex "BLENDVPDrr0")>;
1853def: InstRW<[SKLWriteResGroup35], (instregex "BLENDVPSrr0")>;
1854def: InstRW<[SKLWriteResGroup35], (instregex "PBLENDVBrr0")>;
1855def: InstRW<[SKLWriteResGroup35], (instregex "VBLENDVPDYrr")>;
1856def: InstRW<[SKLWriteResGroup35], (instregex "VBLENDVPDrr")>;
1857def: InstRW<[SKLWriteResGroup35], (instregex "VBLENDVPSYrr")>;
1858def: InstRW<[SKLWriteResGroup35], (instregex "VBLENDVPSrr")>;
1859def: InstRW<[SKLWriteResGroup35], (instregex "VPBLENDVBYrr")>;
1860def: InstRW<[SKLWriteResGroup35], (instregex "VPBLENDVBrr")>;
1861
1862def SKLWriteResGroup36 : SchedWriteRes<[SKLPort0156]> {
1863 let Latency = 2;
1864 let NumMicroOps = 2;
1865 let ResourceCycles = [2];
1866}
1867def: InstRW<[SKLWriteResGroup36], (instregex "LFENCE")>;
1868def: InstRW<[SKLWriteResGroup36], (instregex "WAIT")>;
1869def: InstRW<[SKLWriteResGroup36], (instregex "XGETBV")>;
1870
1871def SKLWriteResGroup37 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1872 let Latency = 2;
1873 let NumMicroOps = 2;
1874 let ResourceCycles = [1,1];
1875}
1876def: InstRW<[SKLWriteResGroup37], (instregex "COMISDrm")>;
1877def: InstRW<[SKLWriteResGroup37], (instregex "COMISSrm")>;
1878def: InstRW<[SKLWriteResGroup37], (instregex "UCOMISDrm")>;
1879def: InstRW<[SKLWriteResGroup37], (instregex "UCOMISSrm")>;
1880def: InstRW<[SKLWriteResGroup37], (instregex "VCOMISDrm")>;
1881def: InstRW<[SKLWriteResGroup37], (instregex "VCOMISSrm")>;
1882def: InstRW<[SKLWriteResGroup37], (instregex "VTESTPDYrm")>;
1883def: InstRW<[SKLWriteResGroup37], (instregex "VTESTPDrm")>;
1884def: InstRW<[SKLWriteResGroup37], (instregex "VTESTPSYrm")>;
1885def: InstRW<[SKLWriteResGroup37], (instregex "VTESTPSrm")>;
1886def: InstRW<[SKLWriteResGroup37], (instregex "VUCOMISDrm")>;
1887def: InstRW<[SKLWriteResGroup37], (instregex "VUCOMISSrm")>;
1888
1889def SKLWriteResGroup38 : SchedWriteRes<[SKLPort5,SKLPort01]> {
1890 let Latency = 2;
1891 let NumMicroOps = 2;
1892 let ResourceCycles = [1,1];
1893}
1894def: InstRW<[SKLWriteResGroup38], (instregex "PSLLDrr")>;
1895def: InstRW<[SKLWriteResGroup38], (instregex "PSLLQrr")>;
1896def: InstRW<[SKLWriteResGroup38], (instregex "PSLLWrr")>;
1897def: InstRW<[SKLWriteResGroup38], (instregex "PSRADrr")>;
1898def: InstRW<[SKLWriteResGroup38], (instregex "PSRAWrr")>;
1899def: InstRW<[SKLWriteResGroup38], (instregex "PSRLDrr")>;
1900def: InstRW<[SKLWriteResGroup38], (instregex "PSRLQrr")>;
1901def: InstRW<[SKLWriteResGroup38], (instregex "PSRLWrr")>;
1902def: InstRW<[SKLWriteResGroup38], (instregex "VPSLLDrr")>;
1903def: InstRW<[SKLWriteResGroup38], (instregex "VPSLLQrr")>;
1904def: InstRW<[SKLWriteResGroup38], (instregex "VPSLLWrr")>;
1905def: InstRW<[SKLWriteResGroup38], (instregex "VPSRADrr")>;
1906def: InstRW<[SKLWriteResGroup38], (instregex "VPSRAWrr")>;
1907def: InstRW<[SKLWriteResGroup38], (instregex "VPSRLDrr")>;
1908def: InstRW<[SKLWriteResGroup38], (instregex "VPSRLQrr")>;
1909def: InstRW<[SKLWriteResGroup38], (instregex "VPSRLWrr")>;
1910
1911def SKLWriteResGroup39 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
1912 let Latency = 2;
1913 let NumMicroOps = 2;
1914 let ResourceCycles = [1,1];
1915}
1916def: InstRW<[SKLWriteResGroup39], (instregex "CLFLUSH")>;
1917
1918def SKLWriteResGroup40 : SchedWriteRes<[SKLPort06,SKLPort15]> {
1919 let Latency = 2;
1920 let NumMicroOps = 2;
1921 let ResourceCycles = [1,1];
1922}
1923def: InstRW<[SKLWriteResGroup40], (instregex "BEXTR32rr")>;
1924def: InstRW<[SKLWriteResGroup40], (instregex "BEXTR64rr")>;
1925def: InstRW<[SKLWriteResGroup40], (instregex "BSWAP(16|32|64)r")>;
1926
1927def SKLWriteResGroup41 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
1928 let Latency = 2;
1929 let NumMicroOps = 2;
1930 let ResourceCycles = [1,1];
1931}
1932def: InstRW<[SKLWriteResGroup41], (instregex "ADC8i8")>;
1933def: InstRW<[SKLWriteResGroup41], (instregex "ADC8ri")>;
1934def: InstRW<[SKLWriteResGroup41], (instregex "CWD")>;
1935def: InstRW<[SKLWriteResGroup41], (instregex "JRCXZ")>;
1936def: InstRW<[SKLWriteResGroup41], (instregex "SBB8i8")>;
1937def: InstRW<[SKLWriteResGroup41], (instregex "SBB8ri")>;
1938
1939def SKLWriteResGroup42 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1940 let Latency = 2;
1941 let NumMicroOps = 3;
1942 let ResourceCycles = [2,1];
1943}
1944def: InstRW<[SKLWriteResGroup42], (instregex "MMX_PACKSSDWirm")>;
1945def: InstRW<[SKLWriteResGroup42], (instregex "MMX_PACKSSWBirm")>;
1946def: InstRW<[SKLWriteResGroup42], (instregex "MMX_PACKUSWBirm")>;
1947
1948def SKLWriteResGroup43 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1949 let Latency = 2;
1950 let NumMicroOps = 3;
1951 let ResourceCycles = [1,2];
1952}
1953def: InstRW<[SKLWriteResGroup43], (instregex "CMOVA(16|32|64)rm")>;
1954def: InstRW<[SKLWriteResGroup43], (instregex "CMOVBE(16|32|64)rm")>;
1955
1956def SKLWriteResGroup44 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1957 let Latency = 2;
1958 let NumMicroOps = 3;
1959 let ResourceCycles = [1,2];
1960}
1961def: InstRW<[SKLWriteResGroup44], (instregex "BLENDVPDrm0")>;
1962def: InstRW<[SKLWriteResGroup44], (instregex "BLENDVPSrm0")>;
1963def: InstRW<[SKLWriteResGroup44], (instregex "PBLENDVBrm0")>;
1964def: InstRW<[SKLWriteResGroup44], (instregex "VBLENDVPDYrm")>;
1965def: InstRW<[SKLWriteResGroup44], (instregex "VBLENDVPDrm")>;
1966def: InstRW<[SKLWriteResGroup44], (instregex "VBLENDVPSYrm")>;
1967def: InstRW<[SKLWriteResGroup44], (instregex "VBLENDVPSrm")>;
1968def: InstRW<[SKLWriteResGroup44], (instregex "VPBLENDVBYrm")>;
1969def: InstRW<[SKLWriteResGroup44], (instregex "VPBLENDVBrm")>;
1970
1971def SKLWriteResGroup45 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1972 let Latency = 2;
1973 let NumMicroOps = 3;
1974 let ResourceCycles = [1,2];
1975}
1976def: InstRW<[SKLWriteResGroup45], (instregex "LEAVE64")>;
1977def: InstRW<[SKLWriteResGroup45], (instregex "SCASB")>;
1978def: InstRW<[SKLWriteResGroup45], (instregex "SCASL")>;
1979def: InstRW<[SKLWriteResGroup45], (instregex "SCASQ")>;
1980def: InstRW<[SKLWriteResGroup45], (instregex "SCASW")>;
1981
1982def SKLWriteResGroup46 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
1983 let Latency = 2;
1984 let NumMicroOps = 3;
1985 let ResourceCycles = [1,2];
1986}
1987def: InstRW<[SKLWriteResGroup46], (instregex "MFENCE")>;
1988
1989def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
1990 let Latency = 2;
1991 let NumMicroOps = 3;
1992 let ResourceCycles = [1,1,1];
1993}
1994def: InstRW<[SKLWriteResGroup47], (instregex "FNSTSWm")>;
1995
1996def SKLWriteResGroup48 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
1997 let Latency = 2;
1998 let NumMicroOps = 3;
1999 let ResourceCycles = [1,1,1];
2000}
2001def: InstRW<[SKLWriteResGroup48], (instregex "FLDCW16m")>;
2002
2003def SKLWriteResGroup49 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort0156]> {
2004 let Latency = 2;
2005 let NumMicroOps = 3;
2006 let ResourceCycles = [1,1,1];
2007}
2008def: InstRW<[SKLWriteResGroup49], (instregex "LDMXCSR")>;
2009def: InstRW<[SKLWriteResGroup49], (instregex "VLDMXCSR")>;
2010
2011def SKLWriteResGroup51 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
2012 let Latency = 2;
2013 let NumMicroOps = 3;
2014 let ResourceCycles = [1,1,1];
2015}
2016def: InstRW<[SKLWriteResGroup51], (instregex "LRETQ")>;
2017def: InstRW<[SKLWriteResGroup51], (instregex "RETQ")>;
2018
2019def SKLWriteResGroup52 : SchedWriteRes<[SKLPort23,SKLPort06,SKLPort15]> {
2020 let Latency = 2;
2021 let NumMicroOps = 3;
2022 let ResourceCycles = [1,1,1];
2023}
2024def: InstRW<[SKLWriteResGroup52], (instregex "BEXTR32rm")>;
2025def: InstRW<[SKLWriteResGroup52], (instregex "BEXTR64rm")>;
2026
2027def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
2028 let Latency = 2;
2029 let NumMicroOps = 4;
2030 let ResourceCycles = [1,1,2];
2031}
2032def: InstRW<[SKLWriteResGroup53], (instregex "SETAm")>;
2033def: InstRW<[SKLWriteResGroup53], (instregex "SETBEm")>;
2034
2035def SKLWriteResGroup54 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
2036 let Latency = 2;
2037 let NumMicroOps = 4;
2038 let ResourceCycles = [1,1,1,1];
2039}
2040def: InstRW<[SKLWriteResGroup54], (instregex "CALL(16|32|64)r")>;
2041
2042def SKLWriteResGroup55 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
2043 let Latency = 2;
2044 let NumMicroOps = 4;
2045 let ResourceCycles = [1,1,1,1];
2046}
2047def: InstRW<[SKLWriteResGroup55], (instregex "CALL64pcrel32")>;
2048
2049def SKLWriteResGroup56 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
2050 let Latency = 2;
2051 let NumMicroOps = 5;
2052 let ResourceCycles = [1,1,1,2];
2053}
2054def: InstRW<[SKLWriteResGroup56], (instregex "ROL(16|32|64)m1")>;
2055def: InstRW<[SKLWriteResGroup56], (instregex "ROL(16|32|64)mi")>;
2056def: InstRW<[SKLWriteResGroup56], (instregex "ROL8m1")>;
2057def: InstRW<[SKLWriteResGroup56], (instregex "ROL8mi")>;
2058def: InstRW<[SKLWriteResGroup56], (instregex "ROR(16|32|64)m1")>;
2059def: InstRW<[SKLWriteResGroup56], (instregex "ROR(16|32|64)mi")>;
2060def: InstRW<[SKLWriteResGroup56], (instregex "ROR8m1")>;
2061def: InstRW<[SKLWriteResGroup56], (instregex "ROR8mi")>;
2062
2063def SKLWriteResGroup57 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
2064 let Latency = 2;
2065 let NumMicroOps = 5;
2066 let ResourceCycles = [1,1,1,2];
2067}
2068def: InstRW<[SKLWriteResGroup57], (instregex "XADD(16|32|64)rm")>;
2069def: InstRW<[SKLWriteResGroup57], (instregex "XADD8rm")>;
2070
2071def SKLWriteResGroup58 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
2072 let Latency = 2;
2073 let NumMicroOps = 5;
2074 let ResourceCycles = [1,1,1,1,1];
2075}
2076def: InstRW<[SKLWriteResGroup58], (instregex "CALL(16|32|64)m")>;
2077def: InstRW<[SKLWriteResGroup58], (instregex "FARCALL64")>;
2078
2079def SKLWriteResGroup60 : SchedWriteRes<[SKLPort1]> {
2080 let Latency = 3;
2081 let NumMicroOps = 1;
2082 let ResourceCycles = [1];
2083}
2084def: InstRW<[SKLWriteResGroup60], (instregex "BSF(16|32|64)rr")>;
2085def: InstRW<[SKLWriteResGroup60], (instregex "BSR(16|32|64)rr")>;
2086def: InstRW<[SKLWriteResGroup60], (instregex "IMUL64rr(i8?)")>;
2087def: InstRW<[SKLWriteResGroup60], (instregex "IMUL8r")>;
2088def: InstRW<[SKLWriteResGroup60], (instregex "LZCNT(16|32|64)rr")>;
2089def: InstRW<[SKLWriteResGroup60], (instregex "MUL8r")>;
2090def: InstRW<[SKLWriteResGroup60], (instregex "PDEP32rr")>;
2091def: InstRW<[SKLWriteResGroup60], (instregex "PDEP64rr")>;
2092def: InstRW<[SKLWriteResGroup60], (instregex "PEXT32rr")>;
2093def: InstRW<[SKLWriteResGroup60], (instregex "PEXT64rr")>;
2094def: InstRW<[SKLWriteResGroup60], (instregex "POPCNT(16|32|64)rr")>;
2095def: InstRW<[SKLWriteResGroup60], (instregex "SHLD(16|32|64)rri8")>;
2096def: InstRW<[SKLWriteResGroup60], (instregex "SHRD(16|32|64)rri8")>;
2097def: InstRW<[SKLWriteResGroup60], (instregex "TZCNT(16|32|64)rr")>;
2098
2099def SKLWriteResGroup60_16 : SchedWriteRes<[SKLPort1, SKLPort0156]> {
2100 let Latency = 3;
2101 let NumMicroOps = 2;
2102 let ResourceCycles = [1,1];
2103}
2104def: InstRW<[SKLWriteResGroup60_16], (instregex "IMUL16rr(i8?)")>;
2105
2106def SKLWriteResGroup60_32 : SchedWriteRes<[SKLPort1]> {
2107 let Latency = 3;
2108 let NumMicroOps = 1;
2109}
2110def: InstRW<[SKLWriteResGroup60_32], (instregex "IMUL32rr(i8?)")>;
2111
2112def SKLWriteResGroup61 : SchedWriteRes<[SKLPort5]> {
2113 let Latency = 3;
2114 let NumMicroOps = 1;
2115 let ResourceCycles = [1];
2116}
2117def: InstRW<[SKLWriteResGroup61], (instregex "ADD_FPrST0")>;
2118def: InstRW<[SKLWriteResGroup61], (instregex "ADD_FST0r")>;
2119def: InstRW<[SKLWriteResGroup61], (instregex "ADD_FrST0")>;
2120def: InstRW<[SKLWriteResGroup61], (instregex "MMX_PSADBWirr")>;
2121def: InstRW<[SKLWriteResGroup61], (instregex "PCMPGTQrr")>;
2122def: InstRW<[SKLWriteResGroup61], (instregex "PSADBWrr")>;
2123def: InstRW<[SKLWriteResGroup61], (instregex "SUBR_FPrST0")>;
2124def: InstRW<[SKLWriteResGroup61], (instregex "SUBR_FST0r")>;
2125def: InstRW<[SKLWriteResGroup61], (instregex "SUBR_FrST0")>;
2126def: InstRW<[SKLWriteResGroup61], (instregex "SUB_FPrST0")>;
2127def: InstRW<[SKLWriteResGroup61], (instregex "SUB_FST0r")>;
2128def: InstRW<[SKLWriteResGroup61], (instregex "SUB_FrST0")>;
2129def: InstRW<[SKLWriteResGroup61], (instregex "VBROADCASTSDYrr")>;
2130def: InstRW<[SKLWriteResGroup61], (instregex "VBROADCASTSSYrr")>;
2131def: InstRW<[SKLWriteResGroup61], (instregex "VEXTRACTF128rr")>;
2132def: InstRW<[SKLWriteResGroup61], (instregex "VEXTRACTI128rr")>;
2133def: InstRW<[SKLWriteResGroup61], (instregex "VINSERTF128rr")>;
2134def: InstRW<[SKLWriteResGroup61], (instregex "VINSERTI128rr")>;
2135def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTBYrr")>;
2136def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTBrr")>;
2137def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTDYrr")>;
2138def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTQYrr")>;
2139def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTWYrr")>;
2140def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTWrr")>;
2141def: InstRW<[SKLWriteResGroup61], (instregex "VPCMPGTQYrr")>;
2142def: InstRW<[SKLWriteResGroup61], (instregex "VPCMPGTQrr")>;
2143def: InstRW<[SKLWriteResGroup61], (instregex "VPERM2F128rr")>;
2144def: InstRW<[SKLWriteResGroup61], (instregex "VPERM2I128rr")>;
2145def: InstRW<[SKLWriteResGroup61], (instregex "VPERMDYrr")>;
2146def: InstRW<[SKLWriteResGroup61], (instregex "VPERMPDYri")>;
2147def: InstRW<[SKLWriteResGroup61], (instregex "VPERMPSYrr")>;
2148def: InstRW<[SKLWriteResGroup61], (instregex "VPERMQYri")>;
2149def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXBDYrr")>;
2150def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXBQYrr")>;
2151def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXBWYrr")>;
2152def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXDQYrr")>;
2153def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXWDYrr")>;
2154def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXWQYrr")>;
2155def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXBDYrr")>;
2156def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXBQYrr")>;
2157def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXBWYrr")>;
2158def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXDQYrr")>;
2159def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXWDYrr")>;
2160def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXWQYrr")>;
2161def: InstRW<[SKLWriteResGroup61], (instregex "VPSADBWYrr")>;
2162def: InstRW<[SKLWriteResGroup61], (instregex "VPSADBWrr")>;
2163
2164def SKLWriteResGroup62 : SchedWriteRes<[SKLPort0,SKLPort5]> {
2165 let Latency = 3;
2166 let NumMicroOps = 2;
2167 let ResourceCycles = [1,1];
2168}
2169def: InstRW<[SKLWriteResGroup62], (instregex "EXTRACTPSrr")>;
2170def: InstRW<[SKLWriteResGroup62], (instregex "MMX_PEXTRWirri")>;
2171def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRBrr")>;
2172def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRDrr")>;
2173def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRQrr")>;
2174def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRWri")>;
2175def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRWrr_REV")>;
2176def: InstRW<[SKLWriteResGroup62], (instregex "PTESTrr")>;
2177def: InstRW<[SKLWriteResGroup62], (instregex "VEXTRACTPSrr")>;
2178def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRBrr")>;
2179def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRDrr")>;
2180def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRQrr")>;
2181def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRWri")>;
2182def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRWrr_REV")>;
2183def: InstRW<[SKLWriteResGroup62], (instregex "VPTESTYrr")>;
2184def: InstRW<[SKLWriteResGroup62], (instregex "VPTESTrr")>;
2185
2186def SKLWriteResGroup63 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
2187 let Latency = 3;
2188 let NumMicroOps = 2;
2189 let ResourceCycles = [1,1];
2190}
2191def: InstRW<[SKLWriteResGroup63], (instregex "FNSTSW16r")>;
2192
2193def SKLWriteResGroup64 : SchedWriteRes<[SKLPort1,SKLPort23]> {
2194 let Latency = 3;
2195 let NumMicroOps = 2;
2196 let ResourceCycles = [1,1];
2197}
2198def: InstRW<[SKLWriteResGroup64], (instregex "BSF(16|32|64)rm")>;
2199def: InstRW<[SKLWriteResGroup64], (instregex "BSR(16|32|64)rm")>;
2200def: InstRW<[SKLWriteResGroup64], (instregex "IMUL64m")>;
2201def: InstRW<[SKLWriteResGroup64], (instregex "IMUL(32|64)rm(i8?)")>;
2202def: InstRW<[SKLWriteResGroup64], (instregex "IMUL8m")>;
2203def: InstRW<[SKLWriteResGroup64], (instregex "LZCNT(16|32|64)rm")>;
2204def: InstRW<[SKLWriteResGroup64], (instregex "MUL64m")>;
2205def: InstRW<[SKLWriteResGroup64], (instregex "MUL8m")>;
2206def: InstRW<[SKLWriteResGroup64], (instregex "PDEP32rm")>;
2207def: InstRW<[SKLWriteResGroup64], (instregex "PDEP64rm")>;
2208def: InstRW<[SKLWriteResGroup64], (instregex "PEXT32rm")>;
2209def: InstRW<[SKLWriteResGroup64], (instregex "PEXT64rm")>;
2210def: InstRW<[SKLWriteResGroup64], (instregex "POPCNT(16|32|64)rm")>;
2211def: InstRW<[SKLWriteResGroup64], (instregex "TZCNT(16|32|64)rm")>;
2212
2213def SKLWriteResGroup64_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2214 let Latency = 3;
2215 let NumMicroOps = 3;
2216 let ResourceCycles = [1,1,1];
2217}
2218def: InstRW<[SKLWriteResGroup64_16], (instregex "IMUL16rm(i8?)")>;
2219
2220def SKLWriteResGroup64_16_2 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2221 let Latency = 3;
2222 let NumMicroOps = 5;
2223}
2224def: InstRW<[SKLWriteResGroup64_16_2], (instregex "IMUL16m")>;
2225def: InstRW<[SKLWriteResGroup64_16_2], (instregex "MUL16m")>;
2226
2227def SKLWriteResGroup64_32 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
2228 let Latency = 3;
2229 let NumMicroOps = 3;
2230 let ResourceCycles = [1,1,1];
2231}
2232def: InstRW<[SKLWriteResGroup64_32], (instregex "IMUL32m")>;
2233def: InstRW<[SKLWriteResGroup64_32], (instregex "MUL32m")>;
2234
2235def SKLWriteResGroup65 : SchedWriteRes<[SKLPort5,SKLPort23]> {
2236 let Latency = 3;
2237 let NumMicroOps = 2;
2238 let ResourceCycles = [1,1];
2239}
2240def: InstRW<[SKLWriteResGroup65], (instregex "ADD_F32m")>;
2241def: InstRW<[SKLWriteResGroup65], (instregex "ADD_F64m")>;
2242def: InstRW<[SKLWriteResGroup65], (instregex "ILD_F16m")>;
2243def: InstRW<[SKLWriteResGroup65], (instregex "ILD_F32m")>;
2244def: InstRW<[SKLWriteResGroup65], (instregex "ILD_F64m")>;
2245def: InstRW<[SKLWriteResGroup65], (instregex "MMX_PSADBWirm")>;
2246def: InstRW<[SKLWriteResGroup65], (instregex "PCMPGTQrm")>;
2247def: InstRW<[SKLWriteResGroup65], (instregex "PSADBWrm")>;
2248def: InstRW<[SKLWriteResGroup65], (instregex "SUBR_F32m")>;
2249def: InstRW<[SKLWriteResGroup65], (instregex "SUBR_F64m")>;
2250def: InstRW<[SKLWriteResGroup65], (instregex "SUB_F32m")>;
2251def: InstRW<[SKLWriteResGroup65], (instregex "SUB_F64m")>;
2252def: InstRW<[SKLWriteResGroup65], (instregex "VPCMPGTQYrm")>;
2253def: InstRW<[SKLWriteResGroup65], (instregex "VPCMPGTQrm")>;
2254def: InstRW<[SKLWriteResGroup65], (instregex "VPERM2F128rm")>;
2255def: InstRW<[SKLWriteResGroup65], (instregex "VPERM2I128rm")>;
2256def: InstRW<[SKLWriteResGroup65], (instregex "VPERMDYrm")>;
2257def: InstRW<[SKLWriteResGroup65], (instregex "VPERMPDYmi")>;
2258def: InstRW<[SKLWriteResGroup65], (instregex "VPERMPSYrm")>;
2259def: InstRW<[SKLWriteResGroup65], (instregex "VPERMQYmi")>;
2260def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXBDYrm")>;
2261def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXBQYrm")>;
2262def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXBWYrm")>;
2263def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXDQYrm")>;
2264def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXWDYrm")>;
2265def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXWQYrm")>;
2266def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXBDYrm")>;
2267def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXBQYrm")>;
2268def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXBWYrm")>;
2269def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXDQYrm")>;
2270def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXWDYrm")>;
2271def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXWQYrm")>;
2272def: InstRW<[SKLWriteResGroup65], (instregex "VPSADBWYrm")>;
2273def: InstRW<[SKLWriteResGroup65], (instregex "VPSADBWrm")>;
2274
2275def SKLWriteResGroup66 : SchedWriteRes<[SKLPort06]> {
2276 let Latency = 3;
2277 let NumMicroOps = 3;
2278 let ResourceCycles = [3];
2279}
2280def: InstRW<[SKLWriteResGroup66], (instregex "ROL(16|32|64)rCL")>;
2281def: InstRW<[SKLWriteResGroup66], (instregex "ROL8rCL")>;
2282def: InstRW<[SKLWriteResGroup66], (instregex "ROR(16|32|64)rCL")>;
2283def: InstRW<[SKLWriteResGroup66], (instregex "ROR8rCL")>;
2284def: InstRW<[SKLWriteResGroup66], (instregex "SAR(16|32|64)rCL")>;
2285def: InstRW<[SKLWriteResGroup66], (instregex "SAR8rCL")>;
2286def: InstRW<[SKLWriteResGroup66], (instregex "SHL(16|32|64)rCL")>;
2287def: InstRW<[SKLWriteResGroup66], (instregex "SHL8rCL")>;
2288def: InstRW<[SKLWriteResGroup66], (instregex "SHR(16|32|64)rCL")>;
2289def: InstRW<[SKLWriteResGroup66], (instregex "SHR8rCL")>;
2290
2291def SKLWriteResGroup67 : SchedWriteRes<[SKLPort0156]> {
2292 let Latency = 3;
2293 let NumMicroOps = 3;
2294 let ResourceCycles = [3];
2295}
2296def: InstRW<[SKLWriteResGroup67], (instregex "XADD(16|32|64)rr")>;
2297def: InstRW<[SKLWriteResGroup67], (instregex "XADD8rr")>;
2298def: InstRW<[SKLWriteResGroup67], (instregex "XCHG8rr")>;
2299
2300def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0,SKLPort5]> {
2301 let Latency = 3;
2302 let NumMicroOps = 3;
2303 let ResourceCycles = [1,2];
2304}
2305def: InstRW<[SKLWriteResGroup68], (instregex "MMX_PHADDSWrr64")>;
2306def: InstRW<[SKLWriteResGroup68], (instregex "MMX_PHSUBSWrr64")>;
2307
2308def SKLWriteResGroup69 : SchedWriteRes<[SKLPort5,SKLPort01]> {
2309 let Latency = 3;
2310 let NumMicroOps = 3;
2311 let ResourceCycles = [2,1];
2312}
2313def: InstRW<[SKLWriteResGroup69], (instregex "PHADDSWrr128")>;
2314def: InstRW<[SKLWriteResGroup69], (instregex "PHSUBSWrr128")>;
2315def: InstRW<[SKLWriteResGroup69], (instregex "VPHADDSWrr128")>;
2316def: InstRW<[SKLWriteResGroup69], (instregex "VPHADDSWrr256")>;
2317def: InstRW<[SKLWriteResGroup69], (instregex "VPHSUBSWrr128")>;
2318def: InstRW<[SKLWriteResGroup69], (instregex "VPHSUBSWrr256")>;
2319
2320def SKLWriteResGroup70 : SchedWriteRes<[SKLPort5,SKLPort05]> {
2321 let Latency = 3;
2322 let NumMicroOps = 3;
2323 let ResourceCycles = [2,1];
2324}
2325def: InstRW<[SKLWriteResGroup70], (instregex "MMX_PHADDWrr64")>;
2326def: InstRW<[SKLWriteResGroup70], (instregex "MMX_PHADDrr64")>;
2327def: InstRW<[SKLWriteResGroup70], (instregex "MMX_PHSUBDrr64")>;
2328def: InstRW<[SKLWriteResGroup70], (instregex "MMX_PHSUBWrr64")>;
2329
2330def SKLWriteResGroup71 : SchedWriteRes<[SKLPort5,SKLPort015]> {
2331 let Latency = 3;
2332 let NumMicroOps = 3;
2333 let ResourceCycles = [2,1];
2334}
2335def: InstRW<[SKLWriteResGroup71], (instregex "PHADDDrr")>;
2336def: InstRW<[SKLWriteResGroup71], (instregex "PHADDWrr")>;
2337def: InstRW<[SKLWriteResGroup71], (instregex "PHSUBDrr")>;
2338def: InstRW<[SKLWriteResGroup71], (instregex "PHSUBWrr")>;
2339def: InstRW<[SKLWriteResGroup71], (instregex "VPHADDDYrr")>;
2340def: InstRW<[SKLWriteResGroup71], (instregex "VPHADDDrr")>;
2341def: InstRW<[SKLWriteResGroup71], (instregex "VPHADDWYrr")>;
2342def: InstRW<[SKLWriteResGroup71], (instregex "VPHADDWrr")>;
2343def: InstRW<[SKLWriteResGroup71], (instregex "VPHSUBDYrr")>;
2344def: InstRW<[SKLWriteResGroup71], (instregex "VPHSUBDrr")>;
2345def: InstRW<[SKLWriteResGroup71], (instregex "VPHSUBWYrr")>;
2346def: InstRW<[SKLWriteResGroup71], (instregex "VPHSUBWrr")>;
2347
2348def SKLWriteResGroup72 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
2349 let Latency = 3;
2350 let NumMicroOps = 3;
2351 let ResourceCycles = [2,1];
2352}
2353def: InstRW<[SKLWriteResGroup72], (instregex "MMX_PACKSSDWirr")>;
2354def: InstRW<[SKLWriteResGroup72], (instregex "MMX_PACKSSWBirr")>;
2355def: InstRW<[SKLWriteResGroup72], (instregex "MMX_PACKUSWBirr")>;
2356
2357def SKLWriteResGroup73 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
2358 let Latency = 3;
2359 let NumMicroOps = 3;
2360 let ResourceCycles = [1,2];
2361}
2362def: InstRW<[SKLWriteResGroup73], (instregex "CLD")>;
2363
2364def SKLWriteResGroup74 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
2365 let Latency = 3;
2366 let NumMicroOps = 3;
2367 let ResourceCycles = [1,2];
2368}
2369def: InstRW<[SKLWriteResGroup74], (instregex "RCL(16|32|64)r1")>;
2370def: InstRW<[SKLWriteResGroup74], (instregex "RCL(16|32|64)ri")>;
2371def: InstRW<[SKLWriteResGroup74], (instregex "RCL8r1")>;
2372def: InstRW<[SKLWriteResGroup74], (instregex "RCL8ri")>;
2373def: InstRW<[SKLWriteResGroup74], (instregex "RCR(16|32|64)r1")>;
2374def: InstRW<[SKLWriteResGroup74], (instregex "RCR(16|32|64)ri")>;
2375def: InstRW<[SKLWriteResGroup74], (instregex "RCR8r1")>;
2376def: InstRW<[SKLWriteResGroup74], (instregex "RCR8ri")>;
2377
2378def SKLWriteResGroup75 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
2379 let Latency = 3;
2380 let NumMicroOps = 3;
2381 let ResourceCycles = [1,1,1];
2382}
2383def: InstRW<[SKLWriteResGroup75], (instregex "PTESTrm")>;
2384def: InstRW<[SKLWriteResGroup75], (instregex "VPTESTYrm")>;
2385def: InstRW<[SKLWriteResGroup75], (instregex "VPTESTrm")>;
2386
2387def SKLWriteResGroup76 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
2388 let Latency = 3;
2389 let NumMicroOps = 3;
2390 let ResourceCycles = [1,1,1];
2391}
2392def: InstRW<[SKLWriteResGroup76], (instregex "ISTT_FP16m")>;
2393def: InstRW<[SKLWriteResGroup76], (instregex "ISTT_FP32m")>;
2394def: InstRW<[SKLWriteResGroup76], (instregex "ISTT_FP64m")>;
2395def: InstRW<[SKLWriteResGroup76], (instregex "IST_F16m")>;
2396def: InstRW<[SKLWriteResGroup76], (instregex "IST_F32m")>;
2397def: InstRW<[SKLWriteResGroup76], (instregex "IST_FP16m")>;
2398def: InstRW<[SKLWriteResGroup76], (instregex "IST_FP32m")>;
2399def: InstRW<[SKLWriteResGroup76], (instregex "IST_FP64m")>;
2400
2401def SKLWriteResGroup77 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
2402 let Latency = 3;
2403 let NumMicroOps = 4;
2404 let ResourceCycles = [1,2,1];
2405}
2406def: InstRW<[SKLWriteResGroup77], (instregex "MMX_PHADDSWrm64")>;
2407def: InstRW<[SKLWriteResGroup77], (instregex "MMX_PHSUBSWrm64")>;
2408
2409def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
2410 let Latency = 3;
2411 let NumMicroOps = 4;
2412 let ResourceCycles = [2,1,1];
2413}
2414def: InstRW<[SKLWriteResGroup78], (instregex "PHADDSWrm128")>;
2415def: InstRW<[SKLWriteResGroup78], (instregex "PHSUBSWrm128")>;
2416def: InstRW<[SKLWriteResGroup78], (instregex "VPHADDSWrm128")>;
2417def: InstRW<[SKLWriteResGroup78], (instregex "VPHADDSWrm256")>;
2418def: InstRW<[SKLWriteResGroup78], (instregex "VPHSUBSWrm128")>;
2419def: InstRW<[SKLWriteResGroup78], (instregex "VPHSUBSWrm256")>;
2420
2421def SKLWriteResGroup79 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort05]> {
2422 let Latency = 3;
2423 let NumMicroOps = 4;
2424 let ResourceCycles = [2,1,1];
2425}
2426def: InstRW<[SKLWriteResGroup79], (instregex "MMX_PHADDWrm64")>;
2427def: InstRW<[SKLWriteResGroup79], (instregex "MMX_PHADDrm64")>;
2428def: InstRW<[SKLWriteResGroup79], (instregex "MMX_PHSUBDrm64")>;
2429def: InstRW<[SKLWriteResGroup79], (instregex "MMX_PHSUBWrm64")>;
2430
2431def SKLWriteResGroup80 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
2432 let Latency = 3;
2433 let NumMicroOps = 4;
2434 let ResourceCycles = [2,1,1];
2435}
2436def: InstRW<[SKLWriteResGroup80], (instregex "PHADDDrm")>;
2437def: InstRW<[SKLWriteResGroup80], (instregex "PHADDWrm")>;
2438def: InstRW<[SKLWriteResGroup80], (instregex "PHSUBDrm")>;
2439def: InstRW<[SKLWriteResGroup80], (instregex "PHSUBWrm")>;
2440def: InstRW<[SKLWriteResGroup80], (instregex "VPHADDDYrm")>;
2441def: InstRW<[SKLWriteResGroup80], (instregex "VPHADDDrm")>;
2442def: InstRW<[SKLWriteResGroup80], (instregex "VPHADDWYrm")>;
2443def: InstRW<[SKLWriteResGroup80], (instregex "VPHADDWrm")>;
2444def: InstRW<[SKLWriteResGroup80], (instregex "VPHSUBDYrm")>;
2445def: InstRW<[SKLWriteResGroup80], (instregex "VPHSUBDrm")>;
2446def: InstRW<[SKLWriteResGroup80], (instregex "VPHSUBWYrm")>;
2447def: InstRW<[SKLWriteResGroup80], (instregex "VPHSUBWrm")>;
2448
2449def SKLWriteResGroup81 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
2450 let Latency = 3;
2451 let NumMicroOps = 5;
2452 let ResourceCycles = [1,1,3];
2453}
2454def: InstRW<[SKLWriteResGroup81], (instregex "ROR(16|32|64)mCL")>;
2455def: InstRW<[SKLWriteResGroup81], (instregex "ROR8mCL")>;
2456
2457def SKLWriteResGroup82 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
2458 let Latency = 3;
2459 let NumMicroOps = 5;
2460 let ResourceCycles = [1,1,1,2];
2461}
2462def: InstRW<[SKLWriteResGroup82], (instregex "RCL(16|32|64)m1")>;
2463def: InstRW<[SKLWriteResGroup82], (instregex "RCL(16|32|64)mi")>;
2464def: InstRW<[SKLWriteResGroup82], (instregex "RCL8m1")>;
2465def: InstRW<[SKLWriteResGroup82], (instregex "RCL8mi")>;
2466def: InstRW<[SKLWriteResGroup82], (instregex "RCR(16|32|64)m1")>;
2467def: InstRW<[SKLWriteResGroup82], (instregex "RCR(16|32|64)mi")>;
2468def: InstRW<[SKLWriteResGroup82], (instregex "RCR8m1")>;
2469def: InstRW<[SKLWriteResGroup82], (instregex "RCR8mi")>;
2470
2471def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
2472 let Latency = 3;
2473 let NumMicroOps = 6;
2474 let ResourceCycles = [1,1,1,3];
2475}
2476def: InstRW<[SKLWriteResGroup83], (instregex "ROL(16|32|64)mCL")>;
2477def: InstRW<[SKLWriteResGroup83], (instregex "ROL8mCL")>;
2478def: InstRW<[SKLWriteResGroup83], (instregex "SAR(16|32|64)mCL")>;
2479def: InstRW<[SKLWriteResGroup83], (instregex "SAR8mCL")>;
2480def: InstRW<[SKLWriteResGroup83], (instregex "SHL(16|32|64)mCL")>;
2481def: InstRW<[SKLWriteResGroup83], (instregex "SHL8mCL")>;
2482def: InstRW<[SKLWriteResGroup83], (instregex "SHR(16|32|64)mCL")>;
2483def: InstRW<[SKLWriteResGroup83], (instregex "SHR8mCL")>;
2484
2485def SKLWriteResGroup84 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
2486 let Latency = 3;
2487 let NumMicroOps = 6;
2488 let ResourceCycles = [1,1,1,3];
2489}
2490def: InstRW<[SKLWriteResGroup84], (instregex "ADC(16|32|64)mi8")>;
2491def: InstRW<[SKLWriteResGroup84], (instregex "ADC8mi")>;
2492
2493def SKLWriteResGroup85 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
2494 let Latency = 3;
2495 let NumMicroOps = 6;
2496 let ResourceCycles = [1,1,1,2,1];
2497}
2498def: InstRW<[SKLWriteResGroup85], (instregex "ADC(16|32|64)mr")>;
2499def: InstRW<[SKLWriteResGroup85], (instregex "ADC8mr")>;
2500def: InstRW<[SKLWriteResGroup85], (instregex "CMPXCHG(16|32|64)rm")>;
2501def: InstRW<[SKLWriteResGroup85], (instregex "CMPXCHG8rm")>;
2502def: InstRW<[SKLWriteResGroup85], (instregex "SBB(16|32|64)mi8")>;
2503def: InstRW<[SKLWriteResGroup85], (instregex "SBB(16|32|64)mr")>;
2504def: InstRW<[SKLWriteResGroup85], (instregex "SBB8mi")>;
2505def: InstRW<[SKLWriteResGroup85], (instregex "SBB8mr")>;
2506
2507def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0]> {
2508 let Latency = 4;
2509 let NumMicroOps = 1;
2510 let ResourceCycles = [1];
2511}
2512def: InstRW<[SKLWriteResGroup86], (instregex "AESDECLASTrr")>;
2513def: InstRW<[SKLWriteResGroup86], (instregex "AESDECrr")>;
2514def: InstRW<[SKLWriteResGroup86], (instregex "AESENCLASTrr")>;
2515def: InstRW<[SKLWriteResGroup86], (instregex "AESENCrr")>;
2516def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMADDUBSWrr64")>;
2517def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMADDWDirr")>;
2518def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULHRSWrr64")>;
2519def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULHUWirr")>;
2520def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULHWirr")>;
2521def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULLWirr")>;
2522def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULUDQirr")>;
2523def: InstRW<[SKLWriteResGroup86], (instregex "MUL_FPrST0")>;
2524def: InstRW<[SKLWriteResGroup86], (instregex "MUL_FST0r")>;
2525def: InstRW<[SKLWriteResGroup86], (instregex "MUL_FrST0")>;
2526def: InstRW<[SKLWriteResGroup86], (instregex "RCPPSr")>;
2527def: InstRW<[SKLWriteResGroup86], (instregex "RCPSSr")>;
2528def: InstRW<[SKLWriteResGroup86], (instregex "RSQRTPSr")>;
2529def: InstRW<[SKLWriteResGroup86], (instregex "RSQRTSSr")>;
2530def: InstRW<[SKLWriteResGroup86], (instregex "VAESDECLASTrr")>;
2531def: InstRW<[SKLWriteResGroup86], (instregex "VAESDECrr")>;
2532def: InstRW<[SKLWriteResGroup86], (instregex "VAESENCLASTrr")>;
2533def: InstRW<[SKLWriteResGroup86], (instregex "VAESENCrr")>;
2534def: InstRW<[SKLWriteResGroup86], (instregex "VRCPPSYr")>;
2535def: InstRW<[SKLWriteResGroup86], (instregex "VRCPPSr")>;
2536def: InstRW<[SKLWriteResGroup86], (instregex "VRCPSSr")>;
2537def: InstRW<[SKLWriteResGroup86], (instregex "VRSQRTPSYr")>;
2538def: InstRW<[SKLWriteResGroup86], (instregex "VRSQRTPSr")>;
2539def: InstRW<[SKLWriteResGroup86], (instregex "VRSQRTSSr")>;
2540
2541def SKLWriteResGroup87 : SchedWriteRes<[SKLPort01]> {
2542 let Latency = 4;
2543 let NumMicroOps = 1;
2544 let ResourceCycles = [1];
2545}
2546def: InstRW<[SKLWriteResGroup87], (instregex "ADDPDrr")>;
2547def: InstRW<[SKLWriteResGroup87], (instregex "ADDPSrr")>;
2548def: InstRW<[SKLWriteResGroup87], (instregex "ADDSDrr")>;
2549def: InstRW<[SKLWriteResGroup87], (instregex "ADDSSrr")>;
2550def: InstRW<[SKLWriteResGroup87], (instregex "ADDSUBPDrr")>;
2551def: InstRW<[SKLWriteResGroup87], (instregex "ADDSUBPSrr")>;
2552def: InstRW<[SKLWriteResGroup87], (instregex "MULPDrr")>;
2553def: InstRW<[SKLWriteResGroup87], (instregex "MULPSrr")>;
2554def: InstRW<[SKLWriteResGroup87], (instregex "MULSDrr")>;
2555def: InstRW<[SKLWriteResGroup87], (instregex "MULSSrr")>;
2556def: InstRW<[SKLWriteResGroup87], (instregex "SUBPDrr")>;
2557def: InstRW<[SKLWriteResGroup87], (instregex "SUBPSrr")>;
2558def: InstRW<[SKLWriteResGroup87], (instregex "SUBSDrr")>;
2559def: InstRW<[SKLWriteResGroup87], (instregex "SUBSSrr")>;
2560def: InstRW<[SKLWriteResGroup87], (instregex "VADDPDYrr")>;
2561def: InstRW<[SKLWriteResGroup87], (instregex "VADDPDrr")>;
2562def: InstRW<[SKLWriteResGroup87], (instregex "VADDPSYrr")>;
2563def: InstRW<[SKLWriteResGroup87], (instregex "VADDPSrr")>;
2564def: InstRW<[SKLWriteResGroup87], (instregex "VADDSDrr")>;
2565def: InstRW<[SKLWriteResGroup87], (instregex "VADDSSrr")>;
2566def: InstRW<[SKLWriteResGroup87], (instregex "VADDSUBPDYrr")>;
2567def: InstRW<[SKLWriteResGroup87], (instregex "VADDSUBPDrr")>;
2568def: InstRW<[SKLWriteResGroup87], (instregex "VADDSUBPSYrr")>;
2569def: InstRW<[SKLWriteResGroup87], (instregex "VADDSUBPSrr")>;
2570def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132PDYr")>;
2571def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132PDr")>;
2572def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132PSYr")>;
2573def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132PSr")>;
2574def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132SDr")>;
2575def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132SSr")>;
2576def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213PDYr")>;
2577def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213PDr")>;
2578def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213PSYr")>;
2579def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213PSr")>;
2580def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213SDr")>;
2581def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213SSr")>;
2582def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231PDYr")>;
2583def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231PDr")>;
2584def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231PSYr")>;
2585def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231PSr")>;
2586def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231SDr")>;
2587def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231SSr")>;
2588def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB132PDYr")>;
2589def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB132PDr")>;
2590def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB132PSYr")>;
2591def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB132PSr")>;
2592def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB213PDYr")>;
2593def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB213PDr")>;
2594def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB213PSYr")>;
2595def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB213PSr")>;
2596def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB231PDYr")>;
2597def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB231PDr")>;
2598def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB231PSYr")>;
2599def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB231PSr")>;
2600def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132PDYr")>;
2601def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132PDr")>;
2602def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132PSYr")>;
2603def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132PSr")>;
2604def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132SDr")>;
2605def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132SSr")>;
2606def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213PDYr")>;
2607def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213PDr")>;
2608def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213PSYr")>;
2609def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213PSr")>;
2610def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213SDr")>;
2611def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213SSr")>;
2612def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231PDYr")>;
2613def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231PDr")>;
2614def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231PSYr")>;
2615def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231PSr")>;
2616def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231SDr")>;
2617def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231SSr")>;
2618def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD132PDYr")>;
2619def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD132PDr")>;
2620def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD132PSYr")>;
2621def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD132PSr")>;
2622def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD213PDYr")>;
2623def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD213PDr")>;
2624def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD213PSYr")>;
2625def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD213PSr")>;
2626def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD231PDYr")>;
2627def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD231PDr")>;
2628def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD231PSYr")>;
2629def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD231PSr")>;
2630def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132PDYr")>;
2631def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132PDr")>;
2632def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132PSYr")>;
2633def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132PSr")>;
2634def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132SDr")>;
2635def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132SSr")>;
2636def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213PDYr")>;
2637def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213PDr")>;
2638def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213PSYr")>;
2639def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213PSr")>;
2640def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213SDr")>;
2641def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213SSr")>;
2642def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231PDYr")>;
2643def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231PDr")>;
2644def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231PSYr")>;
2645def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231PSr")>;
2646def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231SDr")>;
2647def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231SSr")>;
2648def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132PDYr")>;
2649def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132PDr")>;
2650def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132PSYr")>;
2651def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132PSr")>;
2652def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132SDr")>;
2653def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132SSr")>;
2654def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213PDYr")>;
2655def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213PDr")>;
2656def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213PSYr")>;
2657def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213PSr")>;
2658def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213SDr")>;
2659def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213SSr")>;
2660def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231PDYr")>;
2661def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231PDr")>;
2662def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231PSYr")>;
2663def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231PSr")>;
2664def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231SDr")>;
2665def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231SSr")>;
2666def: InstRW<[SKLWriteResGroup87], (instregex "VMULPDYrr")>;
2667def: InstRW<[SKLWriteResGroup87], (instregex "VMULPDrr")>;
2668def: InstRW<[SKLWriteResGroup87], (instregex "VMULPSYrr")>;
2669def: InstRW<[SKLWriteResGroup87], (instregex "VMULPSrr")>;
2670def: InstRW<[SKLWriteResGroup87], (instregex "VMULSDrr")>;
2671def: InstRW<[SKLWriteResGroup87], (instregex "VMULSSrr")>;
2672def: InstRW<[SKLWriteResGroup87], (instregex "VSUBPDYrr")>;
2673def: InstRW<[SKLWriteResGroup87], (instregex "VSUBPDrr")>;
2674def: InstRW<[SKLWriteResGroup87], (instregex "VSUBPSYrr")>;
2675def: InstRW<[SKLWriteResGroup87], (instregex "VSUBPSrr")>;
2676def: InstRW<[SKLWriteResGroup87], (instregex "VSUBSDrr")>;
2677def: InstRW<[SKLWriteResGroup87], (instregex "VSUBSSrr")>;
2678
2679def SKLWriteResGroup89 : SchedWriteRes<[SKLPort015]> {
2680 let Latency = 4;
2681 let NumMicroOps = 1;
2682 let ResourceCycles = [1];
2683}
2684def: InstRW<[SKLWriteResGroup89], (instregex "CMPPDrri")>;
2685def: InstRW<[SKLWriteResGroup89], (instregex "CMPPSrri")>;
2686def: InstRW<[SKLWriteResGroup89], (instregex "CMPSSrr")>;
2687def: InstRW<[SKLWriteResGroup89], (instregex "CVTDQ2PSrr")>;
2688def: InstRW<[SKLWriteResGroup89], (instregex "CVTPS2DQrr")>;
2689def: InstRW<[SKLWriteResGroup89], (instregex "CVTTPS2DQrr")>;
2690def: InstRW<[SKLWriteResGroup89], (instregex "MAXPDrr")>;
2691def: InstRW<[SKLWriteResGroup89], (instregex "MAXPSrr")>;
2692def: InstRW<[SKLWriteResGroup89], (instregex "MAXSDrr")>;
2693def: InstRW<[SKLWriteResGroup89], (instregex "MAXSSrr")>;
2694def: InstRW<[SKLWriteResGroup89], (instregex "MINPDrr")>;
2695def: InstRW<[SKLWriteResGroup89], (instregex "MINPSrr")>;
2696def: InstRW<[SKLWriteResGroup89], (instregex "MINSDrr")>;
2697def: InstRW<[SKLWriteResGroup89], (instregex "MINSSrr")>;
2698def: InstRW<[SKLWriteResGroup89], (instregex "PHMINPOSUWrr128")>;
2699def: InstRW<[SKLWriteResGroup89], (instregex "PMADDUBSWrr")>;
2700def: InstRW<[SKLWriteResGroup89], (instregex "PMADDWDrr")>;
2701def: InstRW<[SKLWriteResGroup89], (instregex "PMULDQrr")>;
2702def: InstRW<[SKLWriteResGroup89], (instregex "PMULHRSWrr")>;
2703def: InstRW<[SKLWriteResGroup89], (instregex "PMULHUWrr")>;
2704def: InstRW<[SKLWriteResGroup89], (instregex "PMULHWrr")>;
2705def: InstRW<[SKLWriteResGroup89], (instregex "PMULLWrr")>;
2706def: InstRW<[SKLWriteResGroup89], (instregex "PMULUDQrr")>;
2707def: InstRW<[SKLWriteResGroup89], (instregex "VCMPPDYrri")>;
2708def: InstRW<[SKLWriteResGroup89], (instregex "VCMPPDrri")>;
2709def: InstRW<[SKLWriteResGroup89], (instregex "VCMPPSYrri")>;
2710def: InstRW<[SKLWriteResGroup89], (instregex "VCMPPSrri")>;
2711def: InstRW<[SKLWriteResGroup89], (instregex "VCMPSDrr")>;
2712def: InstRW<[SKLWriteResGroup89], (instregex "VCMPSSrr")>;
2713def: InstRW<[SKLWriteResGroup89], (instregex "VCVTDQ2PSYrr")>;
2714def: InstRW<[SKLWriteResGroup89], (instregex "VCVTDQ2PSrr")>;
2715def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPS2DQYrr")>;
2716def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPS2DQrr")>;
2717def: InstRW<[SKLWriteResGroup89], (instregex "VCVTTPS2DQYrr")>;
2718def: InstRW<[SKLWriteResGroup89], (instregex "VCVTTPS2DQrr")>;
2719def: InstRW<[SKLWriteResGroup89], (instregex "VMAXPDYrr")>;
2720def: InstRW<[SKLWriteResGroup89], (instregex "VMAXPDrr")>;
2721def: InstRW<[SKLWriteResGroup89], (instregex "VMAXPSYrr")>;
2722def: InstRW<[SKLWriteResGroup89], (instregex "VMAXPSrr")>;
2723def: InstRW<[SKLWriteResGroup89], (instregex "VMAXSDrr")>;
2724def: InstRW<[SKLWriteResGroup89], (instregex "VMAXSSrr")>;
2725def: InstRW<[SKLWriteResGroup89], (instregex "VMINPDYrr")>;
2726def: InstRW<[SKLWriteResGroup89], (instregex "VMINPDrr")>;
2727def: InstRW<[SKLWriteResGroup89], (instregex "VMINPSYrr")>;
2728def: InstRW<[SKLWriteResGroup89], (instregex "VMINPSrr")>;
2729def: InstRW<[SKLWriteResGroup89], (instregex "VMINSDrr")>;
2730def: InstRW<[SKLWriteResGroup89], (instregex "VMINSSrr")>;
2731def: InstRW<[SKLWriteResGroup89], (instregex "VPHMINPOSUWrr128")>;
2732def: InstRW<[SKLWriteResGroup89], (instregex "VPMADDUBSWYrr")>;
2733def: InstRW<[SKLWriteResGroup89], (instregex "VPMADDUBSWrr")>;
2734def: InstRW<[SKLWriteResGroup89], (instregex "VPMADDWDYrr")>;
2735def: InstRW<[SKLWriteResGroup89], (instregex "VPMADDWDrr")>;
2736def: InstRW<[SKLWriteResGroup89], (instregex "VPMULDQYrr")>;
2737def: InstRW<[SKLWriteResGroup89], (instregex "VPMULDQrr")>;
2738def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHRSWYrr")>;
2739def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHRSWrr")>;
2740def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHUWYrr")>;
2741def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHUWrr")>;
2742def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHWYrr")>;
2743def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHWrr")>;
2744def: InstRW<[SKLWriteResGroup89], (instregex "VPMULLWYrr")>;
2745def: InstRW<[SKLWriteResGroup89], (instregex "VPMULLWrr")>;
2746def: InstRW<[SKLWriteResGroup89], (instregex "VPMULUDQYrr")>;
2747def: InstRW<[SKLWriteResGroup89], (instregex "VPMULUDQrr")>;
2748
2749def SKLWriteResGroup90 : SchedWriteRes<[SKLPort5]> {
2750 let Latency = 4;
2751 let NumMicroOps = 2;
2752 let ResourceCycles = [2];
2753}
2754def: InstRW<[SKLWriteResGroup90], (instregex "MPSADBWrri")>;
2755def: InstRW<[SKLWriteResGroup90], (instregex "VMPSADBWYrri")>;
2756def: InstRW<[SKLWriteResGroup90], (instregex "VMPSADBWrri")>;
2757
2758def SKLWriteResGroup91 : SchedWriteRes<[SKLPort0,SKLPort23]> {
2759 let Latency = 4;
2760 let NumMicroOps = 2;
2761 let ResourceCycles = [1,1];
2762}
2763def: InstRW<[SKLWriteResGroup91], (instregex "AESDECLASTrm")>;
2764def: InstRW<[SKLWriteResGroup91], (instregex "AESDECrm")>;
2765def: InstRW<[SKLWriteResGroup91], (instregex "AESENCLASTrm")>;
2766def: InstRW<[SKLWriteResGroup91], (instregex "AESENCrm")>;
2767def: InstRW<[SKLWriteResGroup91], (instregex "MMX_CVTPI2PSirm")>;
2768def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMADDUBSWrm64")>;
2769def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMADDWDirm")>;
2770def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULHRSWrm64")>;
2771def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULHUWirm")>;
2772def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULHWirm")>;
2773def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULLWirm")>;
2774def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULUDQirm")>;
2775def: InstRW<[SKLWriteResGroup91], (instregex "MUL_F32m")>;
2776def: InstRW<[SKLWriteResGroup91], (instregex "MUL_F64m")>;
2777def: InstRW<[SKLWriteResGroup91], (instregex "RCPPSm")>;
2778def: InstRW<[SKLWriteResGroup91], (instregex "RCPSSm")>;
2779def: InstRW<[SKLWriteResGroup91], (instregex "RSQRTPSm")>;
2780def: InstRW<[SKLWriteResGroup91], (instregex "RSQRTSSm")>;
2781def: InstRW<[SKLWriteResGroup91], (instregex "VAESDECLASTrm")>;
2782def: InstRW<[SKLWriteResGroup91], (instregex "VAESDECrm")>;
2783def: InstRW<[SKLWriteResGroup91], (instregex "VAESENCLASTrm")>;
2784def: InstRW<[SKLWriteResGroup91], (instregex "VAESENCrm")>;
2785def: InstRW<[SKLWriteResGroup91], (instregex "VRCPPSYm")>;
2786def: InstRW<[SKLWriteResGroup91], (instregex "VRCPPSm")>;
2787def: InstRW<[SKLWriteResGroup91], (instregex "VRCPSSm")>;
2788def: InstRW<[SKLWriteResGroup91], (instregex "VRSQRTPSYm")>;
2789def: InstRW<[SKLWriteResGroup91], (instregex "VRSQRTPSm")>;
2790def: InstRW<[SKLWriteResGroup91], (instregex "VRSQRTSSm")>;
2791
2792def SKLWriteResGroup92 : SchedWriteRes<[SKLPort1,SKLPort5]> {
2793 let Latency = 4;
2794 let NumMicroOps = 2;
2795 let ResourceCycles = [1,1];
2796}
2797def: InstRW<[SKLWriteResGroup92], (instregex "IMUL64r")>;
2798def: InstRW<[SKLWriteResGroup92], (instregex "MUL64r")>;
2799def: InstRW<[SKLWriteResGroup92], (instregex "MULX64rr")>;
2800
2801def SKLWriteResGroup92_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
2802 let Latency = 4;
2803 let NumMicroOps = 4;
2804}
2805def: InstRW<[SKLWriteResGroup92_16], (instregex "IMUL16r")>;
2806def: InstRW<[SKLWriteResGroup92_16], (instregex "MUL16r")>;
2807
2808def SKLWriteResGroup93 : SchedWriteRes<[SKLPort5,SKLPort01]> {
2809 let Latency = 4;
2810 let NumMicroOps = 2;
2811 let ResourceCycles = [1,1];
2812}
2813def: InstRW<[SKLWriteResGroup93], (instregex "VPSLLDYrr")>;
2814def: InstRW<[SKLWriteResGroup93], (instregex "VPSLLQYrr")>;
2815def: InstRW<[SKLWriteResGroup93], (instregex "VPSLLWYrr")>;
2816def: InstRW<[SKLWriteResGroup93], (instregex "VPSRADYrr")>;
2817def: InstRW<[SKLWriteResGroup93], (instregex "VPSRAWYrr")>;
2818def: InstRW<[SKLWriteResGroup93], (instregex "VPSRLDYrr")>;
2819def: InstRW<[SKLWriteResGroup93], (instregex "VPSRLQYrr")>;
2820def: InstRW<[SKLWriteResGroup93], (instregex "VPSRLWYrr")>;
2821
2822def SKLWriteResGroup94 : SchedWriteRes<[SKLPort01,SKLPort23]> {
2823 let Latency = 4;
2824 let NumMicroOps = 2;
2825 let ResourceCycles = [1,1];
2826}
2827def: InstRW<[SKLWriteResGroup94], (instregex "ADDPDrm")>;
2828def: InstRW<[SKLWriteResGroup94], (instregex "ADDPSrm")>;
2829def: InstRW<[SKLWriteResGroup94], (instregex "ADDSDrm")>;
2830def: InstRW<[SKLWriteResGroup94], (instregex "ADDSSrm")>;
2831def: InstRW<[SKLWriteResGroup94], (instregex "ADDSUBPDrm")>;
2832def: InstRW<[SKLWriteResGroup94], (instregex "ADDSUBPSrm")>;
2833def: InstRW<[SKLWriteResGroup94], (instregex "MULPDrm")>;
2834def: InstRW<[SKLWriteResGroup94], (instregex "MULPSrm")>;
2835def: InstRW<[SKLWriteResGroup94], (instregex "MULSDrm")>;
2836def: InstRW<[SKLWriteResGroup94], (instregex "MULSSrm")>;
2837def: InstRW<[SKLWriteResGroup94], (instregex "SUBPDrm")>;
2838def: InstRW<[SKLWriteResGroup94], (instregex "SUBPSrm")>;
2839def: InstRW<[SKLWriteResGroup94], (instregex "SUBSDrm")>;
2840def: InstRW<[SKLWriteResGroup94], (instregex "SUBSSrm")>;
2841def: InstRW<[SKLWriteResGroup94], (instregex "VADDPDYrm")>;
2842def: InstRW<[SKLWriteResGroup94], (instregex "VADDPDrm")>;
2843def: InstRW<[SKLWriteResGroup94], (instregex "VADDPSYrm")>;
2844def: InstRW<[SKLWriteResGroup94], (instregex "VADDPSrm")>;
2845def: InstRW<[SKLWriteResGroup94], (instregex "VADDSDrm")>;
2846def: InstRW<[SKLWriteResGroup94], (instregex "VADDSSrm")>;
2847def: InstRW<[SKLWriteResGroup94], (instregex "VADDSUBPDYrm")>;
2848def: InstRW<[SKLWriteResGroup94], (instregex "VADDSUBPDrm")>;
2849def: InstRW<[SKLWriteResGroup94], (instregex "VADDSUBPSYrm")>;
2850def: InstRW<[SKLWriteResGroup94], (instregex "VADDSUBPSrm")>;
2851def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132PDYm")>;
2852def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132PDm")>;
2853def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132PSYm")>;
2854def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132PSm")>;
2855def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132SDm")>;
2856def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132SSm")>;
2857def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213PDYm")>;
2858def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213PDm")>;
2859def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213PSYm")>;
2860def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213PSm")>;
2861def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213SDm")>;
2862def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213SSm")>;
2863def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231PDYm")>;
2864def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231PDm")>;
2865def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231PSYm")>;
2866def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231PSm")>;
2867def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231SDm")>;
2868def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231SSm")>;
2869def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB132PDYm")>;
2870def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB132PDm")>;
2871def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB132PSYm")>;
2872def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB132PSm")>;
2873def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB213PDYm")>;
2874def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB213PDm")>;
2875def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB213PSYm")>;
2876def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB213PSm")>;
2877def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB231PDYm")>;
2878def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB231PDm")>;
2879def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB231PSYm")>;
2880def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB231PSm")>;
2881def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132PDYm")>;
2882def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132PDm")>;
2883def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132PSYm")>;
2884def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132PSm")>;
2885def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132SDm")>;
2886def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132SSm")>;
2887def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213PDYm")>;
2888def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213PDm")>;
2889def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213PSYm")>;
2890def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213PSm")>;
2891def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213SDm")>;
2892def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213SSm")>;
2893def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231PDYm")>;
2894def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231PDm")>;
2895def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231PSYm")>;
2896def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231PSm")>;
2897def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231SDm")>;
2898def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231SSm")>;
2899def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD132PDYm")>;
2900def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD132PDm")>;
2901def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD132PSYm")>;
2902def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD132PSm")>;
2903def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD213PDYm")>;
2904def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD213PDm")>;
2905def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD213PSYm")>;
2906def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD213PSm")>;
2907def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD231PDYm")>;
2908def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD231PDm")>;
2909def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD231PSYm")>;
2910def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD231PSm")>;
2911def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132PDYm")>;
2912def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132PDm")>;
2913def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132PSYm")>;
2914def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132PSm")>;
2915def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132SDm")>;
2916def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132SSm")>;
2917def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213PDYm")>;
2918def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213PDm")>;
2919def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213PSYm")>;
2920def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213PSm")>;
2921def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213SDm")>;
2922def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213SSm")>;
2923def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231PDYm")>;
2924def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231PDm")>;
2925def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231PSYm")>;
2926def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231PSm")>;
2927def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231SDm")>;
2928def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231SSm")>;
2929def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132PDYm")>;
2930def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132PDm")>;
2931def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132PSYm")>;
2932def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132PSm")>;
2933def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132SDm")>;
2934def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132SSm")>;
2935def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213PDYm")>;
2936def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213PDm")>;
2937def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213PSYm")>;
2938def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213PSm")>;
2939def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213SDm")>;
2940def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213SSm")>;
2941def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231PDYm")>;
2942def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231PDm")>;
2943def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231PSYm")>;
2944def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231PSm")>;
2945def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231SDm")>;
2946def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231SSm")>;
2947def: InstRW<[SKLWriteResGroup94], (instregex "VMULPDYrm")>;
2948def: InstRW<[SKLWriteResGroup94], (instregex "VMULPDrm")>;
2949def: InstRW<[SKLWriteResGroup94], (instregex "VMULPSYrm")>;
2950def: InstRW<[SKLWriteResGroup94], (instregex "VMULPSrm")>;
2951def: InstRW<[SKLWriteResGroup94], (instregex "VMULSDrm")>;
2952def: InstRW<[SKLWriteResGroup94], (instregex "VMULSSrm")>;
2953def: InstRW<[SKLWriteResGroup94], (instregex "VSUBPDYrm")>;
2954def: InstRW<[SKLWriteResGroup94], (instregex "VSUBPDrm")>;
2955def: InstRW<[SKLWriteResGroup94], (instregex "VSUBPSYrm")>;
2956def: InstRW<[SKLWriteResGroup94], (instregex "VSUBPSrm")>;
2957def: InstRW<[SKLWriteResGroup94], (instregex "VSUBSDrm")>;
2958def: InstRW<[SKLWriteResGroup94], (instregex "VSUBSSrm")>;
2959
2960def SKLWriteResGroup96 : SchedWriteRes<[SKLPort23,SKLPort015]> {
2961 let Latency = 4;
2962 let NumMicroOps = 2;
2963 let ResourceCycles = [1,1];
2964}
2965def: InstRW<[SKLWriteResGroup96], (instregex "CMPPDrmi")>;
2966def: InstRW<[SKLWriteResGroup96], (instregex "CMPPSrmi")>;
2967def: InstRW<[SKLWriteResGroup96], (instregex "CMPSSrm")>;
2968def: InstRW<[SKLWriteResGroup96], (instregex "CVTDQ2PSrm")>;
2969def: InstRW<[SKLWriteResGroup96], (instregex "CVTPS2DQrm")>;
2970def: InstRW<[SKLWriteResGroup96], (instregex "CVTPS2PDrm")>;
2971def: InstRW<[SKLWriteResGroup96], (instregex "CVTSS2SDrm")>;
2972def: InstRW<[SKLWriteResGroup96], (instregex "CVTTPS2DQrm")>;
2973def: InstRW<[SKLWriteResGroup96], (instregex "MAXPDrm")>;
2974def: InstRW<[SKLWriteResGroup96], (instregex "MAXPSrm")>;
2975def: InstRW<[SKLWriteResGroup96], (instregex "MAXSDrm")>;
2976def: InstRW<[SKLWriteResGroup96], (instregex "MAXSSrm")>;
2977def: InstRW<[SKLWriteResGroup96], (instregex "MINPDrm")>;
2978def: InstRW<[SKLWriteResGroup96], (instregex "MINPSrm")>;
2979def: InstRW<[SKLWriteResGroup96], (instregex "MINSDrm")>;
2980def: InstRW<[SKLWriteResGroup96], (instregex "MINSSrm")>;
2981def: InstRW<[SKLWriteResGroup96], (instregex "MMX_CVTPS2PIirm")>;
2982def: InstRW<[SKLWriteResGroup96], (instregex "MMX_CVTTPS2PIirm")>;
2983def: InstRW<[SKLWriteResGroup96], (instregex "PHMINPOSUWrm128")>;
2984def: InstRW<[SKLWriteResGroup96], (instregex "PMADDUBSWrm")>;
2985def: InstRW<[SKLWriteResGroup96], (instregex "PMADDWDrm")>;
2986def: InstRW<[SKLWriteResGroup96], (instregex "PMULDQrm")>;
2987def: InstRW<[SKLWriteResGroup96], (instregex "PMULHRSWrm")>;
2988def: InstRW<[SKLWriteResGroup96], (instregex "PMULHUWrm")>;
2989def: InstRW<[SKLWriteResGroup96], (instregex "PMULHWrm")>;
2990def: InstRW<[SKLWriteResGroup96], (instregex "PMULLWrm")>;
2991def: InstRW<[SKLWriteResGroup96], (instregex "PMULUDQrm")>;
2992def: InstRW<[SKLWriteResGroup96], (instregex "VCMPPDYrmi")>;
2993def: InstRW<[SKLWriteResGroup96], (instregex "VCMPPDrmi")>;
2994def: InstRW<[SKLWriteResGroup96], (instregex "VCMPPSYrmi")>;
2995def: InstRW<[SKLWriteResGroup96], (instregex "VCMPPSrmi")>;
2996def: InstRW<[SKLWriteResGroup96], (instregex "VCMPSDrm")>;
2997def: InstRW<[SKLWriteResGroup96], (instregex "VCMPSSrm")>;
2998def: InstRW<[SKLWriteResGroup96], (instregex "VCVTDQ2PSYrm")>;
2999def: InstRW<[SKLWriteResGroup96], (instregex "VCVTDQ2PSrm")>;
3000def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPH2PSYrm")>;
3001def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPH2PSrm")>;
3002def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPS2DQYrm")>;
3003def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPS2DQrm")>;
3004def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPS2PDYrm")>;
3005def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPS2PDrm")>;
3006def: InstRW<[SKLWriteResGroup96], (instregex "VCVTSS2SDrm")>;
3007def: InstRW<[SKLWriteResGroup96], (instregex "VCVTTPS2DQYrm")>;
3008def: InstRW<[SKLWriteResGroup96], (instregex "VCVTTPS2DQrm")>;
3009def: InstRW<[SKLWriteResGroup96], (instregex "VMAXPDYrm")>;
3010def: InstRW<[SKLWriteResGroup96], (instregex "VMAXPDrm")>;
3011def: InstRW<[SKLWriteResGroup96], (instregex "VMAXPSYrm")>;
3012def: InstRW<[SKLWriteResGroup96], (instregex "VMAXPSrm")>;
3013def: InstRW<[SKLWriteResGroup96], (instregex "VMAXSDrm")>;
3014def: InstRW<[SKLWriteResGroup96], (instregex "VMAXSSrm")>;
3015def: InstRW<[SKLWriteResGroup96], (instregex "VMINPDYrm")>;
3016def: InstRW<[SKLWriteResGroup96], (instregex "VMINPDrm")>;
3017def: InstRW<[SKLWriteResGroup96], (instregex "VMINPSYrm")>;
3018def: InstRW<[SKLWriteResGroup96], (instregex "VMINPSrm")>;
3019def: InstRW<[SKLWriteResGroup96], (instregex "VMINSDrm")>;
3020def: InstRW<[SKLWriteResGroup96], (instregex "VMINSSrm")>;
3021def: InstRW<[SKLWriteResGroup96], (instregex "VPHMINPOSUWrm128")>;
3022def: InstRW<[SKLWriteResGroup96], (instregex "VPMADDUBSWYrm")>;
3023def: InstRW<[SKLWriteResGroup96], (instregex "VPMADDUBSWrm")>;
3024def: InstRW<[SKLWriteResGroup96], (instregex "VPMADDWDYrm")>;
3025def: InstRW<[SKLWriteResGroup96], (instregex "VPMADDWDrm")>;
3026def: InstRW<[SKLWriteResGroup96], (instregex "VPMULDQYrm")>;
3027def: InstRW<[SKLWriteResGroup96], (instregex "VPMULDQrm")>;
3028def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHRSWYrm")>;
3029def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHRSWrm")>;
3030def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHUWYrm")>;
3031def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHUWrm")>;
3032def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHWYrm")>;
3033def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHWrm")>;
3034def: InstRW<[SKLWriteResGroup96], (instregex "VPMULLWYrm")>;
3035def: InstRW<[SKLWriteResGroup96], (instregex "VPMULLWrm")>;
3036def: InstRW<[SKLWriteResGroup96], (instregex "VPMULUDQYrm")>;
3037def: InstRW<[SKLWriteResGroup96], (instregex "VPMULUDQrm")>;
3038
3039def SKLWriteResGroup97 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3040 let Latency = 4;
3041 let NumMicroOps = 3;
3042 let ResourceCycles = [2,1];
3043}
3044def: InstRW<[SKLWriteResGroup97], (instregex "FICOM16m")>;
3045def: InstRW<[SKLWriteResGroup97], (instregex "FICOM32m")>;
3046def: InstRW<[SKLWriteResGroup97], (instregex "FICOMP16m")>;
3047def: InstRW<[SKLWriteResGroup97], (instregex "FICOMP32m")>;
3048def: InstRW<[SKLWriteResGroup97], (instregex "MPSADBWrmi")>;
3049def: InstRW<[SKLWriteResGroup97], (instregex "VMPSADBWYrmi")>;
3050def: InstRW<[SKLWriteResGroup97], (instregex "VMPSADBWrmi")>;
3051
3052def SKLWriteResGroup98 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
3053 let Latency = 4;
3054 let NumMicroOps = 3;
3055 let ResourceCycles = [1,1,1];
3056}
3057def: InstRW<[SKLWriteResGroup98], (instregex "MULX64rm")>;
3058
3059def SKLWriteResGroup100 : SchedWriteRes<[SKLPort0156]> {
3060 let Latency = 4;
3061 let NumMicroOps = 4;
3062 let ResourceCycles = [4];
3063}
3064def: InstRW<[SKLWriteResGroup100], (instregex "FNCLEX")>;
3065
3066def SKLWriteResGroup101 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
3067 let Latency = 4;
3068 let NumMicroOps = 4;
3069 let ResourceCycles = [1,3];
3070}
3071def: InstRW<[SKLWriteResGroup101], (instregex "PAUSE")>;
3072
3073def SKLWriteResGroup102 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
3074 let Latency = 4;
3075 let NumMicroOps = 4;
3076 let ResourceCycles = [1,3];
3077}
3078def: InstRW<[SKLWriteResGroup102], (instregex "VZEROUPPER")>;
3079
3080def SKLWriteResGroup103 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
3081 let Latency = 4;
3082 let NumMicroOps = 4;
3083 let ResourceCycles = [1,1,2];
3084}
3085def: InstRW<[SKLWriteResGroup103], (instregex "LAR(16|32|64)rr")>;
3086
3087def SKLWriteResGroup105 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
3088 let Latency = 4;
3089 let NumMicroOps = 4;
3090 let ResourceCycles = [1,1,1,1];
3091}
3092def: InstRW<[SKLWriteResGroup105], (instregex "SHLD(16|32|64)mri8")>;
3093def: InstRW<[SKLWriteResGroup105], (instregex "SHRD(16|32|64)mri8")>;
3094
3095def SKLWriteResGroup106 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
3096 let Latency = 4;
3097 let NumMicroOps = 5;
3098 let ResourceCycles = [1,2,1,1];
3099}
3100def: InstRW<[SKLWriteResGroup106], (instregex "LAR(16|32|64)rm")>;
3101def: InstRW<[SKLWriteResGroup106], (instregex "LSL(16|32|64)rm")>;
3102
3103def SKLWriteResGroup107 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
3104 let Latency = 4;
3105 let NumMicroOps = 6;
3106 let ResourceCycles = [1,1,4];
3107}
3108def: InstRW<[SKLWriteResGroup107], (instregex "PUSHF16")>;
3109def: InstRW<[SKLWriteResGroup107], (instregex "PUSHF64")>;
3110
3111def SKLWriteResGroup109 : SchedWriteRes<[SKLPort0,SKLPort5]> {
3112 let Latency = 5;
3113 let NumMicroOps = 2;
3114 let ResourceCycles = [1,1];
3115}
3116def: InstRW<[SKLWriteResGroup109], (instregex "CVTDQ2PDrr")>;
3117def: InstRW<[SKLWriteResGroup109], (instregex "MMX_CVTPI2PDirr")>;
3118def: InstRW<[SKLWriteResGroup109], (instregex "VCVTDQ2PDrr")>;
3119
3120def SKLWriteResGroup110 : SchedWriteRes<[SKLPort5,SKLPort015]> {
3121 let Latency = 5;
3122 let NumMicroOps = 2;
3123 let ResourceCycles = [1,1];
3124}
3125def: InstRW<[SKLWriteResGroup110], (instregex "CVTPD2DQrr")>;
3126def: InstRW<[SKLWriteResGroup110], (instregex "CVTPD2PSrr")>;
3127def: InstRW<[SKLWriteResGroup110], (instregex "CVTPS2PDrr")>;
3128def: InstRW<[SKLWriteResGroup110], (instregex "CVTSD2SSrr")>;
3129def: InstRW<[SKLWriteResGroup110], (instregex "CVTSI2SD64rr")>;
3130def: InstRW<[SKLWriteResGroup110], (instregex "CVTSI2SDrr")>;
3131def: InstRW<[SKLWriteResGroup110], (instregex "CVTSI2SSrr")>;
3132def: InstRW<[SKLWriteResGroup110], (instregex "CVTSS2SDrr")>;
3133def: InstRW<[SKLWriteResGroup110], (instregex "CVTTPD2DQrr")>;
3134def: InstRW<[SKLWriteResGroup110], (instregex "MMX_CVTPD2PIirr")>;
3135def: InstRW<[SKLWriteResGroup110], (instregex "MMX_CVTPS2PIirr")>;
3136def: InstRW<[SKLWriteResGroup110], (instregex "MMX_CVTTPD2PIirr")>;
3137def: InstRW<[SKLWriteResGroup110], (instregex "MMX_CVTTPS2PIirr")>;
3138def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPD2DQrr")>;
3139def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPD2PSrr")>;
3140def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPH2PSrr")>;
3141def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPS2PDrr")>;
3142def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPS2PHrr")>;
3143def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSD2SSrr")>;
3144def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSI2SD64rr")>;
3145def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSI2SDrr")>;
3146def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSI2SSrr")>;
3147def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSS2SDrr")>;
3148def: InstRW<[SKLWriteResGroup110], (instregex "VCVTTPD2DQrr")>;
3149
3150def SKLWriteResGroup113 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3151 let Latency = 5;
3152 let NumMicroOps = 3;
3153 let ResourceCycles = [1,1,1];
3154}
3155def: InstRW<[SKLWriteResGroup113], (instregex "CVTDQ2PDrm")>;
3156def: InstRW<[SKLWriteResGroup113], (instregex "MMX_CVTPI2PDirm")>;
3157def: InstRW<[SKLWriteResGroup113], (instregex "VCVTDQ2PDrm")>;
3158
3159def SKLWriteResGroup114 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
3160 let Latency = 5;
3161 let NumMicroOps = 3;
3162 let ResourceCycles = [1,1,1];
3163}
3164def: InstRW<[SKLWriteResGroup114], (instregex "STR(16|32|64)r")>;
3165
3166def SKLWriteResGroup115 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
3167 let Latency = 5;
3168 let NumMicroOps = 3;
3169 let ResourceCycles = [1,1,1];
3170}
3171def: InstRW<[SKLWriteResGroup115], (instregex "IMUL32r")>;
3172def: InstRW<[SKLWriteResGroup115], (instregex "MUL32r")>;
3173def: InstRW<[SKLWriteResGroup115], (instregex "MULX32rr")>;
3174
3175def SKLWriteResGroup116 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3176 let Latency = 5;
3177 let NumMicroOps = 3;
3178 let ResourceCycles = [1,1,1];
3179}
3180def: InstRW<[SKLWriteResGroup116], (instregex "CVTPD2DQrm")>;
3181def: InstRW<[SKLWriteResGroup116], (instregex "CVTPD2PSrm")>;
3182def: InstRW<[SKLWriteResGroup116], (instregex "CVTSD2SSrm")>;
3183def: InstRW<[SKLWriteResGroup116], (instregex "CVTTPD2DQrm")>;
3184def: InstRW<[SKLWriteResGroup116], (instregex "MMX_CVTPD2PIirm")>;
3185def: InstRW<[SKLWriteResGroup116], (instregex "MMX_CVTTPD2PIirm")>;
3186def: InstRW<[SKLWriteResGroup116], (instregex "VCVTSD2SSrm")>;
3187
3188def SKLWriteResGroup118 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
3189 let Latency = 5;
3190 let NumMicroOps = 4;
3191 let ResourceCycles = [1,1,1,1];
3192}
3193def: InstRW<[SKLWriteResGroup118], (instregex "MULX32rm")>;
3194
3195def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort015]> {
3196 let Latency = 5;
3197 let NumMicroOps = 4;
3198 let ResourceCycles = [1,1,1,1];
3199}
3200def: InstRW<[SKLWriteResGroup119], (instregex "VCVTPS2PHmr")>;
3201
3202def SKLWriteResGroup120 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
3203 let Latency = 5;
3204 let NumMicroOps = 5;
3205 let ResourceCycles = [1,4];
3206}
3207def: InstRW<[SKLWriteResGroup120], (instregex "XSETBV")>;
3208
3209def SKLWriteResGroup121 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
3210 let Latency = 5;
3211 let NumMicroOps = 5;
3212 let ResourceCycles = [2,3];
3213}
3214def: InstRW<[SKLWriteResGroup121], (instregex "CMPXCHG(16|32|64)rr")>;
3215def: InstRW<[SKLWriteResGroup121], (instregex "CMPXCHG8rr")>;
3216
3217def SKLWriteResGroup122 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3218 let Latency = 5;
3219 let NumMicroOps = 8;
3220 let ResourceCycles = [1,1,1,1,1,3];
3221}
3222def: InstRW<[SKLWriteResGroup122], (instregex "ADD8mi")>;
3223def: InstRW<[SKLWriteResGroup122], (instregex "AND8mi")>;
3224def: InstRW<[SKLWriteResGroup122], (instregex "OR8mi")>;
3225def: InstRW<[SKLWriteResGroup122], (instregex "SUB8mi")>;
3226def: InstRW<[SKLWriteResGroup122], (instregex "XCHG(16|32|64)rm")>;
3227def: InstRW<[SKLWriteResGroup122], (instregex "XCHG8rm")>;
3228def: InstRW<[SKLWriteResGroup122], (instregex "XOR8mi")>;
3229
3230def SKLWriteResGroup123 : SchedWriteRes<[SKLPort5]> {
3231 let Latency = 6;
3232 let NumMicroOps = 1;
3233 let ResourceCycles = [1];
3234}
3235def: InstRW<[SKLWriteResGroup123], (instregex "PCLMULQDQrr")>;
3236def: InstRW<[SKLWriteResGroup123], (instregex "VPCLMULQDQrr")>;
3237
3238def SKLWriteResGroup124 : SchedWriteRes<[SKLPort0]> {
3239 let Latency = 6;
3240 let NumMicroOps = 2;
3241 let ResourceCycles = [2];
3242}
3243def: InstRW<[SKLWriteResGroup124], (instregex "MMX_CVTPI2PSirr")>;
3244
3245def SKLWriteResGroup125 : SchedWriteRes<[SKLPort0,SKLPort015]> {
3246 let Latency = 6;
3247 let NumMicroOps = 2;
3248 let ResourceCycles = [1,1];
3249}
3250def: InstRW<[SKLWriteResGroup125], (instregex "CVTSD2SI64rr")>;
3251def: InstRW<[SKLWriteResGroup125], (instregex "CVTSD2SIrr")>;
3252def: InstRW<[SKLWriteResGroup125], (instregex "CVTSS2SI64rr")>;
3253def: InstRW<[SKLWriteResGroup125], (instregex "CVTSS2SIrr")>;
3254def: InstRW<[SKLWriteResGroup125], (instregex "CVTTSD2SI64rr")>;
3255def: InstRW<[SKLWriteResGroup125], (instregex "CVTTSD2SIrr")>;
3256def: InstRW<[SKLWriteResGroup125], (instregex "VCVTSD2SI64rr")>;
3257def: InstRW<[SKLWriteResGroup125], (instregex "VCVTSD2SIrr")>;
3258def: InstRW<[SKLWriteResGroup125], (instregex "VCVTSS2SI64rr")>;
3259def: InstRW<[SKLWriteResGroup125], (instregex "VCVTSS2SIrr")>;
3260def: InstRW<[SKLWriteResGroup125], (instregex "VCVTTSD2SI64rr")>;
3261def: InstRW<[SKLWriteResGroup125], (instregex "VCVTTSD2SIrr")>;
3262
3263def SKLWriteResGroup126 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3264 let Latency = 6;
3265 let NumMicroOps = 2;
3266 let ResourceCycles = [1,1];
3267}
3268def: InstRW<[SKLWriteResGroup126], (instregex "PCLMULQDQrm")>;
3269def: InstRW<[SKLWriteResGroup126], (instregex "VPCLMULQDQrm")>;
3270
3271def SKLWriteResGroup127 : SchedWriteRes<[SKLPort5,SKLPort01]> {
3272 let Latency = 6;
3273 let NumMicroOps = 3;
3274 let ResourceCycles = [2,1];
3275}
3276def: InstRW<[SKLWriteResGroup127], (instregex "HADDPDrr")>;
3277def: InstRW<[SKLWriteResGroup127], (instregex "HADDPSrr")>;
3278def: InstRW<[SKLWriteResGroup127], (instregex "HSUBPDrr")>;
3279def: InstRW<[SKLWriteResGroup127], (instregex "HSUBPSrr")>;
3280def: InstRW<[SKLWriteResGroup127], (instregex "VHADDPDYrr")>;
3281def: InstRW<[SKLWriteResGroup127], (instregex "VHADDPDrr")>;
3282def: InstRW<[SKLWriteResGroup127], (instregex "VHADDPSYrr")>;
3283def: InstRW<[SKLWriteResGroup127], (instregex "VHADDPSrr")>;
3284def: InstRW<[SKLWriteResGroup127], (instregex "VHSUBPDYrr")>;
3285def: InstRW<[SKLWriteResGroup127], (instregex "VHSUBPDrr")>;
3286def: InstRW<[SKLWriteResGroup127], (instregex "VHSUBPSYrr")>;
3287def: InstRW<[SKLWriteResGroup127], (instregex "VHSUBPSrr")>;
3288
3289def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort23]> {
3290 let Latency = 6;
3291 let NumMicroOps = 3;
3292 let ResourceCycles = [2,1];
3293}
3294def: InstRW<[SKLWriteResGroup128], (instregex "ADD_FI16m")>;
3295def: InstRW<[SKLWriteResGroup128], (instregex "ADD_FI32m")>;
3296def: InstRW<[SKLWriteResGroup128], (instregex "SUBR_FI16m")>;
3297def: InstRW<[SKLWriteResGroup128], (instregex "SUBR_FI32m")>;
3298def: InstRW<[SKLWriteResGroup128], (instregex "SUB_FI16m")>;
3299def: InstRW<[SKLWriteResGroup128], (instregex "SUB_FI32m")>;
3300
3301def SKLWriteResGroup129 : SchedWriteRes<[SKLPort5,SKLPort015]> {
3302 let Latency = 6;
3303 let NumMicroOps = 3;
3304 let ResourceCycles = [2,1];
3305}
3306def: InstRW<[SKLWriteResGroup129], (instregex "CVTSI2SS64rr")>;
3307def: InstRW<[SKLWriteResGroup129], (instregex "VCVTSI2SS64rr")>;
3308
3309def SKLWriteResGroup130 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort015]> {
3310 let Latency = 6;
3311 let NumMicroOps = 3;
3312 let ResourceCycles = [1,1,1];
3313}
3314def: InstRW<[SKLWriteResGroup130], (instregex "CVTSD2SI64rm")>;
3315def: InstRW<[SKLWriteResGroup130], (instregex "CVTSD2SIrm")>;
3316def: InstRW<[SKLWriteResGroup130], (instregex "CVTSS2SI64rm")>;
3317def: InstRW<[SKLWriteResGroup130], (instregex "CVTSS2SIrm")>;
3318def: InstRW<[SKLWriteResGroup130], (instregex "CVTTSD2SI64rm")>;
3319def: InstRW<[SKLWriteResGroup130], (instregex "CVTTSD2SIrm")>;
3320def: InstRW<[SKLWriteResGroup130], (instregex "CVTTSS2SIrm")>;
3321def: InstRW<[SKLWriteResGroup130], (instregex "VCVTSD2SI64rm")>;
3322def: InstRW<[SKLWriteResGroup130], (instregex "VCVTSD2SIrm")>;
3323def: InstRW<[SKLWriteResGroup130], (instregex "VCVTSS2SI64rm")>;
3324def: InstRW<[SKLWriteResGroup130], (instregex "VCVTSS2SIrm")>;
3325def: InstRW<[SKLWriteResGroup130], (instregex "VCVTTSD2SI64rm")>;
3326def: InstRW<[SKLWriteResGroup130], (instregex "VCVTTSD2SIrm")>;
3327def: InstRW<[SKLWriteResGroup130], (instregex "VCVTTSS2SI64rm")>;
3328def: InstRW<[SKLWriteResGroup130], (instregex "VCVTTSS2SIrm")>;
3329
3330def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
3331 let Latency = 6;
3332 let NumMicroOps = 4;
3333 let ResourceCycles = [1,2,1];
3334}
3335def: InstRW<[SKLWriteResGroup131], (instregex "SHLD(16|32|64)rrCL")>;
3336def: InstRW<[SKLWriteResGroup131], (instregex "SHRD(16|32|64)rrCL")>;
3337
3338def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
3339 let Latency = 6;
3340 let NumMicroOps = 4;
3341 let ResourceCycles = [2,1,1];
3342}
3343def: InstRW<[SKLWriteResGroup133], (instregex "HADDPDrm")>;
3344def: InstRW<[SKLWriteResGroup133], (instregex "HADDPSrm")>;
3345def: InstRW<[SKLWriteResGroup133], (instregex "HSUBPDrm")>;
3346def: InstRW<[SKLWriteResGroup133], (instregex "HSUBPSrm")>;
3347def: InstRW<[SKLWriteResGroup133], (instregex "VHADDPDYrm")>;
3348def: InstRW<[SKLWriteResGroup133], (instregex "VHADDPDrm")>;
3349def: InstRW<[SKLWriteResGroup133], (instregex "VHADDPSYrm")>;
3350def: InstRW<[SKLWriteResGroup133], (instregex "VHADDPSrm")>;
3351def: InstRW<[SKLWriteResGroup133], (instregex "VHSUBPDYrm")>;
3352def: InstRW<[SKLWriteResGroup133], (instregex "VHSUBPDrm")>;
3353def: InstRW<[SKLWriteResGroup133], (instregex "VHSUBPSYrm")>;
3354def: InstRW<[SKLWriteResGroup133], (instregex "VHSUBPSrm")>;
3355
3356def SKLWriteResGroup134 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
3357 let Latency = 6;
3358 let NumMicroOps = 4;
3359 let ResourceCycles = [1,1,1,1];
3360}
3361def: InstRW<[SKLWriteResGroup134], (instregex "SLDT(16|32|64)r")>;
3362
3363def SKLWriteResGroup136 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
3364 let Latency = 6;
3365 let NumMicroOps = 6;
3366 let ResourceCycles = [1,5];
3367}
3368def: InstRW<[SKLWriteResGroup136], (instregex "STD")>;
3369
3370def SKLWriteResGroup137 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3371 let Latency = 6;
3372 let NumMicroOps = 6;
3373 let ResourceCycles = [1,1,1,2,1];
3374}
3375def: InstRW<[SKLWriteResGroup137], (instregex "SHLD(16|32|64)mrCL")>;
3376def: InstRW<[SKLWriteResGroup137], (instregex "SHRD(16|32|64)mrCL")>;
3377
3378def SKLWriteResGroup142 : SchedWriteRes<[SKLPort0,SKLPort5]> {
3379 let Latency = 7;
3380 let NumMicroOps = 2;
3381 let ResourceCycles = [1,1];
3382}
3383def: InstRW<[SKLWriteResGroup142], (instregex "VCVTDQ2PDYrr")>;
3384
3385def SKLWriteResGroup143 : SchedWriteRes<[SKLPort5,SKLPort015]> {
3386 let Latency = 7;
3387 let NumMicroOps = 2;
3388 let ResourceCycles = [1,1];
3389}
3390def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPD2DQYrr")>;
3391def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPD2PSYrr")>;
3392def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPH2PSYrr")>;
3393def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPS2PDYrr")>;
3394def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPS2PHYrr")>;
3395def: InstRW<[SKLWriteResGroup143], (instregex "VCVTTPD2DQYrr")>;
3396
3397def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3398 let Latency = 7;
3399 let NumMicroOps = 3;
3400 let ResourceCycles = [1,1,1];
3401}
3402def: InstRW<[SKLWriteResGroup145], (instregex "MUL_FI16m")>;
3403def: InstRW<[SKLWriteResGroup145], (instregex "MUL_FI32m")>;
3404def: InstRW<[SKLWriteResGroup145], (instregex "VCVTDQ2PDYrm")>;
3405
3406def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015]> {
3407 let Latency = 7;
3408 let NumMicroOps = 3;
3409 let ResourceCycles = [1,1,1];
3410}
3411def: InstRW<[SKLWriteResGroup146], (instregex "CVTTSS2SI64rr")>;
3412def: InstRW<[SKLWriteResGroup146], (instregex "CVTTSS2SIrr")>;
3413def: InstRW<[SKLWriteResGroup146], (instregex "VCVTTSS2SI64rr")>;
3414def: InstRW<[SKLWriteResGroup146], (instregex "VCVTTSS2SIrr")>;
3415
3416def SKLWriteResGroup149 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015]> {
3417 let Latency = 7;
3418 let NumMicroOps = 4;
3419 let ResourceCycles = [1,1,1,1];
3420}
3421def: InstRW<[SKLWriteResGroup149], (instregex "CVTTSS2SI64rm")>;
3422
3423def SKLWriteResGroup150 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort015]> {
3424 let Latency = 7;
3425 let NumMicroOps = 4;
3426 let ResourceCycles = [1,1,1,1];
3427}
3428def: InstRW<[SKLWriteResGroup150], (instregex "VCVTPS2PHYmr")>;
3429
3430def SKLWriteResGroup151 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
3431 let Latency = 7;
3432 let NumMicroOps = 7;
3433 let ResourceCycles = [1,3,1,2];
3434}
3435def: InstRW<[SKLWriteResGroup151], (instregex "LOOP")>;
3436
3437def SKLWriteResGroup156 : SchedWriteRes<[SKLPort0]> {
3438 let Latency = 8;
3439 let NumMicroOps = 2;
3440 let ResourceCycles = [2];
3441}
3442def: InstRW<[SKLWriteResGroup156], (instregex "AESIMCrr")>;
3443def: InstRW<[SKLWriteResGroup156], (instregex "VAESIMCrr")>;
3444
3445def SKLWriteResGroup157 : SchedWriteRes<[SKLPort015]> {
3446 let Latency = 8;
3447 let NumMicroOps = 2;
3448 let ResourceCycles = [2];
3449}
3450def: InstRW<[SKLWriteResGroup157], (instregex "PMULLDrr")>;
3451def: InstRW<[SKLWriteResGroup157], (instregex "ROUNDPDr")>;
3452def: InstRW<[SKLWriteResGroup157], (instregex "ROUNDPSr")>;
3453def: InstRW<[SKLWriteResGroup157], (instregex "ROUNDSDr")>;
3454def: InstRW<[SKLWriteResGroup157], (instregex "ROUNDSSr")>;
3455def: InstRW<[SKLWriteResGroup157], (instregex "VPMULLDYrr")>;
3456def: InstRW<[SKLWriteResGroup157], (instregex "VPMULLDrr")>;
3457def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDPDr")>;
3458def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDPSr")>;
3459def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDSDr")>;
3460def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDSSr")>;
3461def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDYPDr")>;
3462def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDYPSr")>;
3463
3464def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3465 let Latency = 8;
3466 let NumMicroOps = 3;
3467 let ResourceCycles = [2,1];
3468}
3469def: InstRW<[SKLWriteResGroup160], (instregex "AESIMCrm")>;
3470def: InstRW<[SKLWriteResGroup160], (instregex "VAESIMCrm")>;
3471
3472def SKLWriteResGroup161 : SchedWriteRes<[SKLPort23,SKLPort015]> {
3473 let Latency = 8;
3474 let NumMicroOps = 3;
3475 let ResourceCycles = [1,2];
3476}
3477def: InstRW<[SKLWriteResGroup161], (instregex "PMULLDrm")>;
3478def: InstRW<[SKLWriteResGroup161], (instregex "ROUNDPDm")>;
3479def: InstRW<[SKLWriteResGroup161], (instregex "ROUNDPSm")>;
3480def: InstRW<[SKLWriteResGroup161], (instregex "ROUNDSDm")>;
3481def: InstRW<[SKLWriteResGroup161], (instregex "ROUNDSSm")>;
3482def: InstRW<[SKLWriteResGroup161], (instregex "VPMULLDYrm")>;
3483def: InstRW<[SKLWriteResGroup161], (instregex "VPMULLDrm")>;
3484def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDPDm")>;
3485def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDPSm")>;
3486def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDSDm")>;
3487def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDSSm")>;
3488def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDYPDm")>;
3489def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDYPSm")>;
3490
3491def SKLWriteResGroup165 : SchedWriteRes<[SKLPort5,SKLPort015]> {
3492 let Latency = 9;
3493 let NumMicroOps = 3;
3494 let ResourceCycles = [1,2];
3495}
3496def: InstRW<[SKLWriteResGroup165], (instregex "DPPDrri")>;
3497def: InstRW<[SKLWriteResGroup165], (instregex "VDPPDrri")>;
3498
3499def SKLWriteResGroup167 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3500 let Latency = 9;
3501 let NumMicroOps = 4;
3502 let ResourceCycles = [1,1,2];
3503}
3504def: InstRW<[SKLWriteResGroup167], (instregex "DPPDrmi")>;
3505def: InstRW<[SKLWriteResGroup167], (instregex "VDPPDrmi")>;
3506
3507def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0]> {
3508 let Latency = 10;
3509 let NumMicroOps = 3;
3510 let ResourceCycles = [3];
3511}
3512def: InstRW<[SKLWriteResGroup169], (instregex "PCMPISTRIrr")>;
3513def: InstRW<[SKLWriteResGroup169], (instregex "PCMPISTRM128rr")>;
3514def: InstRW<[SKLWriteResGroup169], (instregex "VPCMPISTRIrr")>;
3515def: InstRW<[SKLWriteResGroup169], (instregex "VPCMPISTRM128rr")>;
3516
3517def SKLWriteResGroup170 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3518 let Latency = 10;
3519 let NumMicroOps = 4;
3520 let ResourceCycles = [3,1];
3521}
3522def: InstRW<[SKLWriteResGroup170], (instregex "PCMPISTRIrm")>;
3523def: InstRW<[SKLWriteResGroup170], (instregex "PCMPISTRM128rm")>;
3524def: InstRW<[SKLWriteResGroup170], (instregex "VPCMPISTRIrm")>;
3525def: InstRW<[SKLWriteResGroup170], (instregex "VPCMPISTRM128rm")>;
3526
3527def SKLWriteResGroup171 : SchedWriteRes<[SKLPort05,SKLPort0156]> {
3528 let Latency = 10;
3529 let NumMicroOps = 10;
3530 let ResourceCycles = [9,1];
3531}
3532def: InstRW<[SKLWriteResGroup171], (instregex "MMX_EMMS")>;
3533
3534def SKLWriteResGroup172 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
3535 let Latency = 10;
3536 let NumMicroOps = 10;
3537 let ResourceCycles = [1,1,1,5,1,1];
3538}
3539def: InstRW<[SKLWriteResGroup172], (instregex "RCL(16|32|64)mCL")>;
3540def: InstRW<[SKLWriteResGroup172], (instregex "RCL8mCL")>;
3541
3542def SKLWriteResGroup173 : SchedWriteRes<[SKLPort0]> {
3543 let Latency = 11;
3544 let NumMicroOps = 1;
3545 let ResourceCycles = [1];
3546}
3547def: InstRW<[SKLWriteResGroup173], (instregex "DIVPSrr")>;
3548def: InstRW<[SKLWriteResGroup173], (instregex "DIVSSrr")>;
3549def: InstRW<[SKLWriteResGroup173], (instregex "VDIVPSYrr")>;
3550def: InstRW<[SKLWriteResGroup173], (instregex "VDIVPSrr")>;
3551def: InstRW<[SKLWriteResGroup173], (instregex "VDIVSSrr")>;
3552
3553def SKLWriteResGroup174 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3554 let Latency = 11;
3555 let NumMicroOps = 2;
3556 let ResourceCycles = [1,1];
3557}
3558def: InstRW<[SKLWriteResGroup174], (instregex "DIVPSrm")>;
3559def: InstRW<[SKLWriteResGroup174], (instregex "DIVSSrm")>;
3560def: InstRW<[SKLWriteResGroup174], (instregex "VDIVPSYrm")>;
3561def: InstRW<[SKLWriteResGroup174], (instregex "VDIVPSrm")>;
3562def: InstRW<[SKLWriteResGroup174], (instregex "VDIVSSrm")>;
3563
3564def SKLWriteResGroup175 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
3565 let Latency = 11;
3566 let NumMicroOps = 7;
3567 let ResourceCycles = [2,3,2];
3568}
3569def: InstRW<[SKLWriteResGroup175], (instregex "RCL(16|32|64)rCL")>;
3570def: InstRW<[SKLWriteResGroup175], (instregex "RCR(16|32|64)rCL")>;
3571
3572def SKLWriteResGroup176 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
3573 let Latency = 11;
3574 let NumMicroOps = 9;
3575 let ResourceCycles = [1,5,1,2];
3576}
3577def: InstRW<[SKLWriteResGroup176], (instregex "RCL8rCL")>;
3578
3579def SKLWriteResGroup177 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
3580 let Latency = 11;
3581 let NumMicroOps = 11;
3582 let ResourceCycles = [2,9];
3583}
3584def: InstRW<[SKLWriteResGroup177], (instregex "LOOPE")>;
3585def: InstRW<[SKLWriteResGroup177], (instregex "LOOPNE")>;
3586
3587def SKLWriteResGroup178 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
3588 let Latency = 11;
3589 let NumMicroOps = 14;
3590 let ResourceCycles = [1,1,1,4,2,5];
3591}
3592def: InstRW<[SKLWriteResGroup178], (instregex "CMPXCHG8B")>;
3593
3594def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0]> {
3595 let Latency = 12;
3596 let NumMicroOps = 1;
3597 let ResourceCycles = [1];
3598}
3599def: InstRW<[SKLWriteResGroup179], (instregex "VSQRTPSYr")>;
3600def: InstRW<[SKLWriteResGroup179], (instregex "VSQRTPSr")>;
3601def: InstRW<[SKLWriteResGroup179], (instregex "VSQRTSSr")>;
3602
3603def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3604 let Latency = 12;
3605 let NumMicroOps = 2;
3606 let ResourceCycles = [1,1];
3607}
3608def: InstRW<[SKLWriteResGroup180], (instregex "VSQRTPSYm")>;
3609def: InstRW<[SKLWriteResGroup180], (instregex "VSQRTPSm")>;
3610def: InstRW<[SKLWriteResGroup180], (instregex "VSQRTSSm")>;
3611
3612def SKLWriteResGroup181 : SchedWriteRes<[SKLPort0]> {
3613 let Latency = 13;
3614 let NumMicroOps = 1;
3615 let ResourceCycles = [1];
3616}
3617def: InstRW<[SKLWriteResGroup181], (instregex "SQRTPSr")>;
3618def: InstRW<[SKLWriteResGroup181], (instregex "SQRTSSr")>;
3619
3620def SKLWriteResGroup182 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3621 let Latency = 13;
3622 let NumMicroOps = 2;
3623 let ResourceCycles = [1,1];
3624}
3625def: InstRW<[SKLWriteResGroup182], (instregex "SQRTPSm")>;
3626def: InstRW<[SKLWriteResGroup182], (instregex "SQRTSSm")>;
3627
3628def SKLWriteResGroup187 : SchedWriteRes<[SKLPort5,SKLPort015]> {
3629 let Latency = 13;
3630 let NumMicroOps = 4;
3631 let ResourceCycles = [1,3];
3632}
3633def: InstRW<[SKLWriteResGroup187], (instregex "DPPSrri")>;
3634def: InstRW<[SKLWriteResGroup187], (instregex "VDPPSYrri")>;
3635def: InstRW<[SKLWriteResGroup187], (instregex "VDPPSrri")>;
3636
3637def SKLWriteResGroup188 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> {
3638 let Latency = 13;
3639 let NumMicroOps = 5;
3640 let ResourceCycles = [1,1,3];
3641}
3642def: InstRW<[SKLWriteResGroup188], (instregex "DPPSrmi")>;
3643def: InstRW<[SKLWriteResGroup188], (instregex "VDPPSYrmi")>;
3644def: InstRW<[SKLWriteResGroup188], (instregex "VDPPSrmi")>;
3645
3646def SKLWriteResGroup189 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
3647 let Latency = 13;
3648 let NumMicroOps = 11;
3649 let ResourceCycles = [2,1,1,4,1,2];
3650}
3651def: InstRW<[SKLWriteResGroup189], (instregex "RCR(16|32|64)mCL")>;
3652def: InstRW<[SKLWriteResGroup189], (instregex "RCR8mCL")>;
3653
3654def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0]> {
3655 let Latency = 14;
3656 let NumMicroOps = 1;
3657 let ResourceCycles = [1];
3658}
3659def: InstRW<[SKLWriteResGroup190], (instregex "DIVPDrr")>;
3660def: InstRW<[SKLWriteResGroup190], (instregex "DIVSDrr")>;
3661def: InstRW<[SKLWriteResGroup190], (instregex "VDIVPDYrr")>;
3662def: InstRW<[SKLWriteResGroup190], (instregex "VDIVPDrr")>;
3663def: InstRW<[SKLWriteResGroup190], (instregex "VDIVSDrr")>;
3664
3665def SKLWriteResGroup191 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3666 let Latency = 14;
3667 let NumMicroOps = 2;
3668 let ResourceCycles = [1,1];
3669}
3670def: InstRW<[SKLWriteResGroup191], (instregex "DIVPDrm")>;
3671def: InstRW<[SKLWriteResGroup191], (instregex "DIVSDrm")>;
3672def: InstRW<[SKLWriteResGroup191], (instregex "VDIVPDYrm")>;
3673def: InstRW<[SKLWriteResGroup191], (instregex "VDIVPDrm")>;
3674def: InstRW<[SKLWriteResGroup191], (instregex "VDIVSDrm")>;
3675
3676def SKLWriteResGroup192 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
3677 let Latency = 14;
3678 let NumMicroOps = 10;
3679 let ResourceCycles = [2,4,1,3];
3680}
3681def: InstRW<[SKLWriteResGroup192], (instregex "RCR8rCL")>;
3682
3683def SKLWriteResGroup193 : SchedWriteRes<[SKLPort0]> {
3684 let Latency = 15;
3685 let NumMicroOps = 1;
3686 let ResourceCycles = [1];
3687}
3688def: InstRW<[SKLWriteResGroup193], (instregex "DIVR_FPrST0")>;
3689def: InstRW<[SKLWriteResGroup193], (instregex "DIVR_FST0r")>;
3690def: InstRW<[SKLWriteResGroup193], (instregex "DIVR_FrST0")>;
3691
3692def SKLWriteResGroup194 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3693 let Latency = 15;
3694 let NumMicroOps = 2;
3695 let ResourceCycles = [1,1];
3696}
3697def: InstRW<[SKLWriteResGroup194], (instregex "DIV_F32m")>;
3698def: InstRW<[SKLWriteResGroup194], (instregex "DIV_F64m")>;
3699
3700def SKLWriteResGroup195 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3701 let Latency = 15;
3702 let NumMicroOps = 8;
3703 let ResourceCycles = [1,1,1,1,1,1,2];
3704}
3705def: InstRW<[SKLWriteResGroup195], (instregex "INSB")>;
3706def: InstRW<[SKLWriteResGroup195], (instregex "INSL")>;
3707def: InstRW<[SKLWriteResGroup195], (instregex "INSW")>;
3708
3709def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0156]> {
3710 let Latency = 16;
3711 let NumMicroOps = 16;
3712 let ResourceCycles = [16];
3713}
3714def: InstRW<[SKLWriteResGroup196], (instregex "VZEROALL")>;
3715
3716def SKLWriteResGroup197 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
3717 let Latency = 17;
3718 let NumMicroOps = 15;
3719 let ResourceCycles = [2,1,2,4,2,4];
3720}
3721def: InstRW<[SKLWriteResGroup197], (instregex "XCH_F")>;
3722
3723def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0]> {
3724 let Latency = 18;
3725 let NumMicroOps = 1;
3726 let ResourceCycles = [1];
3727}
3728def: InstRW<[SKLWriteResGroup198], (instregex "VSQRTPDYr")>;
3729def: InstRW<[SKLWriteResGroup198], (instregex "VSQRTPDr")>;
3730def: InstRW<[SKLWriteResGroup198], (instregex "VSQRTSDr")>;
3731
3732def SKLWriteResGroup199 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3733 let Latency = 18;
3734 let NumMicroOps = 2;
3735 let ResourceCycles = [1,1];
3736}
3737def: InstRW<[SKLWriteResGroup199], (instregex "VSQRTPDYm")>;
3738def: InstRW<[SKLWriteResGroup199], (instregex "VSQRTPDm")>;
3739def: InstRW<[SKLWriteResGroup199], (instregex "VSQRTSDm")>;
3740
3741def SKLWriteResGroup200 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3742 let Latency = 18;
3743 let NumMicroOps = 3;
3744 let ResourceCycles = [1,1,1];
3745}
3746def: InstRW<[SKLWriteResGroup200], (instregex "DIV_FI16m")>;
3747def: InstRW<[SKLWriteResGroup200], (instregex "DIV_FI32m")>;
3748
3749def SKLWriteResGroup201 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort0156]> {
3750 let Latency = 18;
3751 let NumMicroOps = 8;
3752 let ResourceCycles = [4,3,1];
3753}
3754def: InstRW<[SKLWriteResGroup201], (instregex "PCMPESTRIrr")>;
3755def: InstRW<[SKLWriteResGroup201], (instregex "VPCMPESTRIrr")>;
3756
3757def SKLWriteResGroup202 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
3758 let Latency = 18;
3759 let NumMicroOps = 8;
3760 let ResourceCycles = [1,1,1,5];
3761}
3762def: InstRW<[SKLWriteResGroup202], (instregex "CPUID")>;
3763def: InstRW<[SKLWriteResGroup202], (instregex "RDTSC")>;
3764
3765def SKLWriteResGroup203 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
3766 let Latency = 18;
3767 let NumMicroOps = 9;
3768 let ResourceCycles = [4,3,1,1];
3769}
3770def: InstRW<[SKLWriteResGroup203], (instregex "PCMPESTRIrm")>;
3771def: InstRW<[SKLWriteResGroup203], (instregex "VPCMPESTRIrm")>;
3772
3773def SKLWriteResGroup204 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3774 let Latency = 18;
3775 let NumMicroOps = 19;
3776 let ResourceCycles = [2,1,4,1,1,4,6];
3777}
3778def: InstRW<[SKLWriteResGroup204], (instregex "CMPXCHG16B")>;
3779
3780def SKLWriteResGroup205 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015,SKLPort0156]> {
3781 let Latency = 19;
3782 let NumMicroOps = 9;
3783 let ResourceCycles = [4,3,1,1];
3784}
3785def: InstRW<[SKLWriteResGroup205], (instregex "PCMPESTRM128rr")>;
3786def: InstRW<[SKLWriteResGroup205], (instregex "VPCMPESTRM128rr")>;
3787
3788def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015,SKLPort0156]> {
3789 let Latency = 19;
3790 let NumMicroOps = 10;
3791 let ResourceCycles = [4,3,1,1,1];
3792}
3793def: InstRW<[SKLWriteResGroup206], (instregex "PCMPESTRM128rm")>;
3794def: InstRW<[SKLWriteResGroup206], (instregex "VPCMPESTRM128rm")>;
3795
3796def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015]> {
3797 let Latency = 19;
3798 let NumMicroOps = 11;
3799 let ResourceCycles = [3,6,1,1];
3800}
3801def: InstRW<[SKLWriteResGroup207], (instregex "AESKEYGENASSIST128rm")>;
3802def: InstRW<[SKLWriteResGroup207], (instregex "VAESKEYGENASSIST128rm")>;
3803
3804def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0]> {
3805 let Latency = 20;
3806 let NumMicroOps = 1;
3807 let ResourceCycles = [1];
3808}
3809def: InstRW<[SKLWriteResGroup208], (instregex "DIV_FPrST0")>;
3810def: InstRW<[SKLWriteResGroup208], (instregex "DIV_FST0r")>;
3811def: InstRW<[SKLWriteResGroup208], (instregex "DIV_FrST0")>;
3812def: InstRW<[SKLWriteResGroup208], (instregex "SQRTPDr")>;
3813def: InstRW<[SKLWriteResGroup208], (instregex "SQRTSDr")>;
3814
3815def SKLWriteResGroup209 : SchedWriteRes<[SKLPort0,SKLPort23]> {
3816 let Latency = 20;
3817 let NumMicroOps = 2;
3818 let ResourceCycles = [1,1];
3819}
3820def: InstRW<[SKLWriteResGroup209], (instregex "DIVR_F32m")>;
3821def: InstRW<[SKLWriteResGroup209], (instregex "DIVR_F64m")>;
3822def: InstRW<[SKLWriteResGroup209], (instregex "SQRTPDm")>;
3823def: InstRW<[SKLWriteResGroup209], (instregex "SQRTSDm")>;
3824
3825def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
3826 let Latency = 20;
3827 let NumMicroOps = 10;
3828 let ResourceCycles = [1,2,7];
3829}
3830def: InstRW<[SKLWriteResGroup210], (instregex "MWAITrr")>;
3831
3832def SKLWriteResGroup211 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015]> {
3833 let Latency = 20;
3834 let NumMicroOps = 11;
3835 let ResourceCycles = [3,6,2];
3836}
3837def: InstRW<[SKLWriteResGroup211], (instregex "AESKEYGENASSIST128rr")>;
3838def: InstRW<[SKLWriteResGroup211], (instregex "VAESKEYGENASSIST128rr")>;
3839
3840def SKLWriteResGroup212 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
3841 let Latency = 17;
3842 let NumMicroOps = 5;
3843 let ResourceCycles = [1,2,1,1];
3844}
3845def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERDPSrm")>;
3846def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERDPDrm")>;
3847def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERQPDrm")>;
3848def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERQPSrm")>;
3849def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERDDrm")>;
3850def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERDQrm")>;
3851def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERQDrm")>;
3852def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERQQrm")>;
3853def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERDDrm")>;
3854def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERQDrm")>;
3855def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERDQrm")>;
3856def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERQQrm")>;
3857def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERDPSrm")>;
3858def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERQPSrm")>;
3859def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERDPDrm")>;
3860def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERQPDrm")>;
3861
3862def SKLWriteResGroup213 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
3863 let Latency = 20;
3864 let NumMicroOps = 5;
3865 let ResourceCycles = [1,2,1,1];
3866}
3867def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERDPSYrm")>;
3868def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERQPDYrm")>;
3869def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERQPSYrm")>;
3870def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERDDYrm")>;
3871def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERDQYrm")>;
3872def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERQDYrm")>;
3873def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERQQYrm")>;
3874def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERDDYrm")>;
3875def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERQDYrm")>;
3876def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERDQYrm")>;
3877def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERQQYrm")>;
3878def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERDPSYrm")>;
3879def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERQPSYrm")>;
3880def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERDPDYrm")>;
3881
3882def SKLWriteResGroup215 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
3883 let Latency = 23;
3884 let NumMicroOps = 3;
3885 let ResourceCycles = [1,1,1];
3886}
3887def: InstRW<[SKLWriteResGroup215], (instregex "DIVR_FI16m")>;
3888def: InstRW<[SKLWriteResGroup215], (instregex "DIVR_FI32m")>;
3889
3890def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
3891 let Latency = 23;
3892 let NumMicroOps = 8;
3893 let ResourceCycles = [2,4,1,1];
3894}
3895def: InstRW<[SKLWriteResGroup217], (instregex "IDIV(16|32|64)m")>;
3896def: InstRW<[SKLWriteResGroup217], (instregex "IDIV8m")>;
3897
3898def SKLWriteResGroup222 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
3899 let Latency = 30;
3900 let NumMicroOps = 23;
3901 let ResourceCycles = [1,5,3,4,10];
3902}
3903def: InstRW<[SKLWriteResGroup222], (instregex "IN32ri")>;
3904def: InstRW<[SKLWriteResGroup222], (instregex "IN32rr")>;
3905def: InstRW<[SKLWriteResGroup222], (instregex "IN8ri")>;
3906def: InstRW<[SKLWriteResGroup222], (instregex "IN8rr")>;
3907
3908def SKLWriteResGroup223 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
3909 let Latency = 30;
3910 let NumMicroOps = 23;
3911 let ResourceCycles = [1,5,2,1,4,10];
3912}
3913def: InstRW<[SKLWriteResGroup223], (instregex "OUT32ir")>;
3914def: InstRW<[SKLWriteResGroup223], (instregex "OUT32rr")>;
3915def: InstRW<[SKLWriteResGroup223], (instregex "OUT8ir")>;
3916def: InstRW<[SKLWriteResGroup223], (instregex "OUT8rr")>;
3917
3918def SKLWriteResGroup224 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
3919 let Latency = 32;
3920 let NumMicroOps = 31;
3921 let ResourceCycles = [1,8,1,21];
3922}
3923def: InstRW<[SKLWriteResGroup224], (instregex "XRSTOR(64?)")>;
3924
3925def SKLWriteResGroup225 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
3926 let Latency = 35;
3927 let NumMicroOps = 18;
3928 let ResourceCycles = [1,1,2,3,1,1,1,8];
3929}
3930def: InstRW<[SKLWriteResGroup225], (instregex "VMCLEARm")>;
3931
3932def SKLWriteResGroup226 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
3933 let Latency = 36;
3934 let NumMicroOps = 39;
3935 let ResourceCycles = [1,10,1,1,26];
3936}
3937def: InstRW<[SKLWriteResGroup226], (instregex "XSAVE64")>;
3938
3939def SKLWriteResGroup231 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
3940 let Latency = 37;
3941 let NumMicroOps = 40;
3942 let ResourceCycles = [1,11,1,1,26];
3943}
3944def: InstRW<[SKLWriteResGroup231], (instregex "XSAVE")>;
3945
3946def SKLWriteResGroup232 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
3947 let Latency = 41;
3948 let NumMicroOps = 44;
3949 let ResourceCycles = [1,11,1,1,30];
3950}
3951def: InstRW<[SKLWriteResGroup232], (instregex "XSAVEOPT")>;
3952
3953def SKLWriteResGroup233 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
3954 let Latency = 42;
3955 let NumMicroOps = 22;
3956 let ResourceCycles = [2,20];
3957}
3958def: InstRW<[SKLWriteResGroup233], (instregex "RDTSCP")>;
3959
3960def SKLWriteResGroup234 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
3961 let Latency = 57;
3962 let NumMicroOps = 64;
3963 let ResourceCycles = [2,8,5,10,39];
3964}
3965def: InstRW<[SKLWriteResGroup234], (instregex "FLDENVm")>;
3966def: InstRW<[SKLWriteResGroup234], (instregex "FLDENVm")>;
3967
3968def SKLWriteResGroup235 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
3969 let Latency = 58;
3970 let NumMicroOps = 88;
3971 let ResourceCycles = [4,4,31,1,2,1,45];
3972}
3973def: InstRW<[SKLWriteResGroup235], (instregex "FXRSTOR64")>;
3974
3975def SKLWriteResGroup236 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
3976 let Latency = 58;
3977 let NumMicroOps = 90;
3978 let ResourceCycles = [4,2,33,1,2,1,47];
3979}
3980def: InstRW<[SKLWriteResGroup236], (instregex "FXRSTOR")>;
3981
3982def SKLWriteResGroup239 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
3983 let Latency = 75;
3984 let NumMicroOps = 15;
3985 let ResourceCycles = [6,3,6];
3986}
3987def: InstRW<[SKLWriteResGroup239], (instregex "FNINIT")>;
3988
3989def SKLWriteResGroup240 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
3990 let Latency = 76;
3991 let NumMicroOps = 32;
3992 let ResourceCycles = [7,2,8,3,1,11];
3993}
3994def: InstRW<[SKLWriteResGroup240], (instregex "DIV(16|32|64)r")>;
3995
3996def SKLWriteResGroup241 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
3997 let Latency = 102;
3998 let NumMicroOps = 66;
3999 let ResourceCycles = [4,2,4,8,14,34];
4000}
4001def: InstRW<[SKLWriteResGroup241], (instregex "IDIV(16|32|64)r")>;
4002
4003def SKLWriteResGroup242 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
4004 let Latency = 105;
4005 let NumMicroOps = 100;
4006 let ResourceCycles = [9,1,11,16,1,11,21,30];
4007}
4008def: InstRW<[SKLWriteResGroup242], (instregex "FSTENVm")>;
4009def: InstRW<[SKLWriteResGroup242], (instregex "FSTENVm")>;
4010
4011} // SchedModel