Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame^] | 1 | //=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the machine model for Skylake Client to support |
| 11 | // instruction scheduling and other instruction cost heuristics. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | def SkylakeClientModel : SchedMachineModel { |
| 16 | // All x86 instructions are modeled as a single micro-op, and SKylake can |
| 17 | // decode 6 instructions per cycle. |
| 18 | let IssueWidth = 6; |
| 19 | let MicroOpBufferSize = 224; // Based on the reorder buffer. |
| 20 | let LoadLatency = 5; |
| 21 | let MispredictPenalty = 14; |
| 22 | |
| 23 | // Based on the LSD (loop-stream detector) queue size and benchmarking data. |
| 24 | let LoopMicroOpBufferSize = 50; |
| 25 | |
| 26 | // This flag is set to allow the scheduler to assign a default model to |
| 27 | // unrecognized opcodes. |
| 28 | let CompleteModel = 0; |
| 29 | } |
| 30 | |
| 31 | let SchedModel = SkylakeClientModel in { |
| 32 | |
| 33 | // Skylake Client can issue micro-ops to 8 different ports in one cycle. |
| 34 | |
| 35 | // Ports 0, 1, 5, and 6 handle all computation. |
| 36 | // Port 4 gets the data half of stores. Store data can be available later than |
| 37 | // the store address, but since we don't model the latency of stores, we can |
| 38 | // ignore that. |
| 39 | // Ports 2 and 3 are identical. They handle loads and the address half of |
| 40 | // stores. Port 7 can handle address calculations. |
| 41 | def SKLPort0 : ProcResource<1>; |
| 42 | def SKLPort1 : ProcResource<1>; |
| 43 | def SKLPort2 : ProcResource<1>; |
| 44 | def SKLPort3 : ProcResource<1>; |
| 45 | def SKLPort4 : ProcResource<1>; |
| 46 | def SKLPort5 : ProcResource<1>; |
| 47 | def SKLPort6 : ProcResource<1>; |
| 48 | def SKLPort7 : ProcResource<1>; |
| 49 | |
| 50 | // Many micro-ops are capable of issuing on multiple ports. |
| 51 | def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>; |
| 52 | def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>; |
| 53 | def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>; |
| 54 | def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>; |
| 55 | def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>; |
| 56 | def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>; |
| 57 | def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>; |
| 58 | def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>; |
| 59 | def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>; |
| 60 | def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>; |
| 61 | def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>; |
| 62 | def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>; |
| 63 | |
| 64 | // 60 Entry Unified Scheduler |
| 65 | def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4, |
| 66 | SKLPort5, SKLPort6, SKLPort7]> { |
| 67 | let BufferSize=60; |
| 68 | } |
| 69 | |
| 70 | // Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5 |
| 71 | // cycles after the memory operand. |
| 72 | def : ReadAdvance<ReadAfterLd, 5>; |
| 73 | |
| 74 | // Many SchedWrites are defined in pairs with and without a folded load. |
| 75 | // Instructions with folded loads are usually micro-fused, so they only appear |
| 76 | // as two micro-ops when queued in the reservation station. |
| 77 | // This multiclass defines the resource usage for variants with and without |
| 78 | // folded loads. |
| 79 | multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW, |
| 80 | ProcResourceKind ExePort, |
| 81 | int Lat> { |
| 82 | // Register variant is using a single cycle on ExePort. |
| 83 | def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; } |
| 84 | |
| 85 | // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the |
| 86 | // latency. |
| 87 | def : WriteRes<SchedRW.Folded, [SKLPort23, ExePort]> { |
| 88 | let Latency = !add(Lat, 5); |
| 89 | } |
| 90 | } |
| 91 | |
| 92 | // A folded store needs a cycle on port 4 for the store data, but it does not |
| 93 | // need an extra port 2/3 cycle to recompute the address. |
| 94 | def : WriteRes<WriteRMW, [SKLPort4]>; |
| 95 | |
| 96 | // Arithmetic. |
| 97 | defm : SKLWriteResPair<WriteALU, SKLPort0156, 1>; // Simple integer ALU op. |
| 98 | defm : SKLWriteResPair<WriteIMul, SKLPort1, 3>; // Integer multiplication. |
| 99 | def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part. |
| 100 | def SKLDivider : ProcResource<1>; // Integer division issued on port 0. |
| 101 | def : WriteRes<WriteIDiv, [SKLPort0, SKLDivider]> { // Integer division. |
| 102 | let Latency = 25; |
| 103 | let ResourceCycles = [1, 10]; |
| 104 | } |
| 105 | def : WriteRes<WriteIDivLd, [SKLPort23, SKLPort0, SKLDivider]> { |
| 106 | let Latency = 29; |
| 107 | let ResourceCycles = [1, 1, 10]; |
| 108 | } |
| 109 | |
| 110 | def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads. |
| 111 | |
| 112 | // Integer shifts and rotates. |
| 113 | defm : SKLWriteResPair<WriteShift, SKLPort06, 1>; |
| 114 | |
| 115 | // Loads, stores, and moves, not folded with other operations. |
| 116 | def : WriteRes<WriteLoad, [SKLPort23]> { let Latency = 5; } |
| 117 | def : WriteRes<WriteStore, [SKLPort237, SKLPort4]>; |
| 118 | def : WriteRes<WriteMove, [SKLPort0156]>; |
| 119 | |
| 120 | // Idioms that clear a register, like xorps %xmm0, %xmm0. |
| 121 | // These can often bypass execution ports completely. |
| 122 | def : WriteRes<WriteZero, []>; |
| 123 | |
| 124 | // Branches don't produce values, so they have no latency, but they still |
| 125 | // consume resources. Indirect branches can fold loads. |
| 126 | defm : SKLWriteResPair<WriteJump, SKLPort06, 1>; |
| 127 | |
| 128 | // Floating point. This covers both scalar and vector operations. |
| 129 | defm : SKLWriteResPair<WriteFAdd, SKLPort1, 3>; // Floating point add/sub/compare. |
| 130 | defm : SKLWriteResPair<WriteFMul, SKLPort0, 5>; // Floating point multiplication. |
| 131 | defm : SKLWriteResPair<WriteFDiv, SKLPort0, 12>; // 10-14 cycles. // Floating point division. |
| 132 | defm : SKLWriteResPair<WriteFSqrt, SKLPort0, 15>; // Floating point square root. |
| 133 | defm : SKLWriteResPair<WriteFRcp, SKLPort0, 5>; // Floating point reciprocal estimate. |
| 134 | defm : SKLWriteResPair<WriteFRsqrt, SKLPort0, 5>; // Floating point reciprocal square root estimate. |
| 135 | // defm WriteFMA : X86SchedWritePair; // Fused Multiply Add. |
| 136 | defm : SKLWriteResPair<WriteFShuffle, SKLPort5, 1>; // Floating point vector shuffles. |
| 137 | defm : SKLWriteResPair<WriteFBlend, SKLPort015, 1>; // Floating point vector blends. |
| 138 | def : WriteRes<WriteFVarBlend, [SKLPort5]> { // Fp vector variable blends. |
| 139 | let Latency = 2; |
| 140 | let ResourceCycles = [2]; |
| 141 | } |
| 142 | def : WriteRes<WriteFVarBlendLd, [SKLPort5, SKLPort23]> { |
| 143 | let Latency = 6; |
| 144 | let ResourceCycles = [2, 1]; |
| 145 | } |
| 146 | |
| 147 | // FMA Scheduling helper class. |
| 148 | // class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; } |
| 149 | |
| 150 | // Vector integer operations. |
| 151 | defm : SKLWriteResPair<WriteVecALU, SKLPort15, 1>; // Vector integer ALU op, no logicals. |
| 152 | defm : SKLWriteResPair<WriteVecShift, SKLPort0, 1>; // Vector integer shifts. |
| 153 | defm : SKLWriteResPair<WriteVecIMul, SKLPort0, 5>; // Vector integer multiply. |
| 154 | defm : SKLWriteResPair<WriteShuffle, SKLPort5, 1>; // Vector shuffles. |
| 155 | defm : SKLWriteResPair<WriteBlend, SKLPort15, 1>; // Vector blends. |
| 156 | |
| 157 | def : WriteRes<WriteVarBlend, [SKLPort5]> { // Vector variable blends. |
| 158 | let Latency = 2; |
| 159 | let ResourceCycles = [2]; |
| 160 | } |
| 161 | def : WriteRes<WriteVarBlendLd, [SKLPort5, SKLPort23]> { |
| 162 | let Latency = 6; |
| 163 | let ResourceCycles = [2, 1]; |
| 164 | } |
| 165 | |
| 166 | def : WriteRes<WriteMPSAD, [SKLPort0, SKLPort5]> { // Vector MPSAD. |
| 167 | let Latency = 6; |
| 168 | let ResourceCycles = [1, 2]; |
| 169 | } |
| 170 | def : WriteRes<WriteMPSADLd, [SKLPort23, SKLPort0, SKLPort5]> { |
| 171 | let Latency = 6; |
| 172 | let ResourceCycles = [1, 1, 2]; |
| 173 | } |
| 174 | |
| 175 | // Vector bitwise operations. |
| 176 | // These are often used on both floating point and integer vectors. |
| 177 | defm : SKLWriteResPair<WriteVecLogic, SKLPort015, 1>; // Vector and/or/xor. |
| 178 | |
| 179 | // Conversion between integer and float. |
| 180 | defm : SKLWriteResPair<WriteCvtF2I, SKLPort1, 3>; // Float -> Integer. |
| 181 | defm : SKLWriteResPair<WriteCvtI2F, SKLPort1, 4>; // Integer -> Float. |
| 182 | defm : SKLWriteResPair<WriteCvtF2F, SKLPort1, 3>; // Float -> Float size conversion. |
| 183 | |
| 184 | // Strings instructions. |
| 185 | // Packed Compare Implicit Length Strings, Return Mask |
| 186 | // String instructions. |
| 187 | def : WriteRes<WritePCmpIStrM, [SKLPort0]> { |
| 188 | let Latency = 10; |
| 189 | let ResourceCycles = [3]; |
| 190 | } |
| 191 | def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> { |
| 192 | let Latency = 10; |
| 193 | let ResourceCycles = [3, 1]; |
| 194 | } |
| 195 | // Packed Compare Explicit Length Strings, Return Mask |
| 196 | def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort16, SKLPort5]> { |
| 197 | let Latency = 10; |
| 198 | let ResourceCycles = [3, 2, 4]; |
| 199 | } |
| 200 | def : WriteRes<WritePCmpEStrMLd, [SKLPort05, SKLPort16, SKLPort23]> { |
| 201 | let Latency = 10; |
| 202 | let ResourceCycles = [6, 2, 1]; |
| 203 | } |
| 204 | // Packed Compare Implicit Length Strings, Return Index |
| 205 | def : WriteRes<WritePCmpIStrI, [SKLPort0]> { |
| 206 | let Latency = 11; |
| 207 | let ResourceCycles = [3]; |
| 208 | } |
| 209 | def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> { |
| 210 | let Latency = 11; |
| 211 | let ResourceCycles = [3, 1]; |
| 212 | } |
| 213 | // Packed Compare Explicit Length Strings, Return Index |
| 214 | def : WriteRes<WritePCmpEStrI, [SKLPort05, SKLPort16]> { |
| 215 | let Latency = 11; |
| 216 | let ResourceCycles = [6, 2]; |
| 217 | } |
| 218 | def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort16, SKLPort5, SKLPort23]> { |
| 219 | let Latency = 11; |
| 220 | let ResourceCycles = [3, 2, 2, 1]; |
| 221 | } |
| 222 | |
| 223 | // AES instructions. |
| 224 | def : WriteRes<WriteAESDecEnc, [SKLPort5]> { // Decryption, encryption. |
| 225 | let Latency = 7; |
| 226 | let ResourceCycles = [1]; |
| 227 | } |
| 228 | def : WriteRes<WriteAESDecEncLd, [SKLPort5, SKLPort23]> { |
| 229 | let Latency = 7; |
| 230 | let ResourceCycles = [1, 1]; |
| 231 | } |
| 232 | def : WriteRes<WriteAESIMC, [SKLPort5]> { // InvMixColumn. |
| 233 | let Latency = 14; |
| 234 | let ResourceCycles = [2]; |
| 235 | } |
| 236 | def : WriteRes<WriteAESIMCLd, [SKLPort5, SKLPort23]> { |
| 237 | let Latency = 14; |
| 238 | let ResourceCycles = [2, 1]; |
| 239 | } |
| 240 | def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5]> { // Key Generation. |
| 241 | let Latency = 10; |
| 242 | let ResourceCycles = [2, 8]; |
| 243 | } |
| 244 | def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23]> { |
| 245 | let Latency = 10; |
| 246 | let ResourceCycles = [2, 7, 1]; |
| 247 | } |
| 248 | |
| 249 | // Carry-less multiplication instructions. |
| 250 | def : WriteRes<WriteCLMul, [SKLPort0, SKLPort5]> { |
| 251 | let Latency = 7; |
| 252 | let ResourceCycles = [2, 1]; |
| 253 | } |
| 254 | def : WriteRes<WriteCLMulLd, [SKLPort0, SKLPort5, SKLPort23]> { |
| 255 | let Latency = 7; |
| 256 | let ResourceCycles = [2, 1, 1]; |
| 257 | } |
| 258 | |
| 259 | // Catch-all for expensive system instructions. |
| 260 | def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite; |
| 261 | |
| 262 | // AVX2. |
| 263 | defm : SKLWriteResPair<WriteFShuffle256, SKLPort5, 3>; // Fp 256-bit width vector shuffles. |
| 264 | defm : SKLWriteResPair<WriteShuffle256, SKLPort5, 3>; // 256-bit width vector shuffles. |
| 265 | def : WriteRes<WriteVarVecShift, [SKLPort0, SKLPort5]> { // Variable vector shifts. |
| 266 | let Latency = 2; |
| 267 | let ResourceCycles = [2, 1]; |
| 268 | } |
| 269 | def : WriteRes<WriteVarVecShiftLd, [SKLPort0, SKLPort5, SKLPort23]> { |
| 270 | let Latency = 6; |
| 271 | let ResourceCycles = [2, 1, 1]; |
| 272 | } |
| 273 | |
| 274 | // Old microcoded instructions that nobody use. |
| 275 | def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite; |
| 276 | |
| 277 | // Fence instructions. |
| 278 | def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>; |
| 279 | |
| 280 | // Nop, not very useful expect it provides a model for nops! |
| 281 | def : WriteRes<WriteNop, []>; |
| 282 | |
| 283 | //////////////////////////////////////////////////////////////////////////////// |
| 284 | // Horizontal add/sub instructions. |
| 285 | //////////////////////////////////////////////////////////////////////////////// |
| 286 | // HADD, HSUB PS/PD |
| 287 | // x,x / v,v,v. |
| 288 | def : WriteRes<WriteFHAdd, [SKLPort1]> { |
| 289 | let Latency = 3; |
| 290 | } |
| 291 | |
| 292 | // x,m / v,v,m. |
| 293 | def : WriteRes<WriteFHAddLd, [SKLPort1, SKLPort23]> { |
| 294 | let Latency = 7; |
| 295 | let ResourceCycles = [1, 1]; |
| 296 | } |
| 297 | |
| 298 | // PHADD|PHSUB (S) W/D. |
| 299 | // v <- v,v. |
| 300 | def : WriteRes<WritePHAdd, [SKLPort15]>; |
| 301 | |
| 302 | // v <- v,m. |
| 303 | def : WriteRes<WritePHAddLd, [SKLPort15, SKLPort23]> { |
| 304 | let Latency = 5; |
| 305 | let ResourceCycles = [1, 1]; |
| 306 | } |
| 307 | |
| 308 | // Remaining instrs. |
| 309 | |
| 310 | def SKLWriteResGroup0 : SchedWriteRes<[SKLPort23]> { |
| 311 | let Latency = 1; |
| 312 | let NumMicroOps = 1; |
| 313 | let ResourceCycles = [1]; |
| 314 | } |
| 315 | def: InstRW<[SKLWriteResGroup0], (instregex "LDDQUrm")>; |
| 316 | def: InstRW<[SKLWriteResGroup0], (instregex "LD_F32m")>; |
| 317 | def: InstRW<[SKLWriteResGroup0], (instregex "LD_F64m")>; |
| 318 | def: InstRW<[SKLWriteResGroup0], (instregex "LD_F80m")>; |
| 319 | def: InstRW<[SKLWriteResGroup0], (instregex "MMX_MOVD64from64rm")>; |
| 320 | def: InstRW<[SKLWriteResGroup0], (instregex "MMX_MOVD64rm")>; |
| 321 | def: InstRW<[SKLWriteResGroup0], (instregex "MMX_MOVD64to64rm")>; |
| 322 | def: InstRW<[SKLWriteResGroup0], (instregex "MMX_MOVQ64rm")>; |
| 323 | def: InstRW<[SKLWriteResGroup0], (instregex "MOV(16|32|64)rm")>; |
| 324 | def: InstRW<[SKLWriteResGroup0], (instregex "MOV64toPQIrm")>; |
| 325 | def: InstRW<[SKLWriteResGroup0], (instregex "MOV8rm")>; |
| 326 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVAPDrm")>; |
| 327 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVAPSrm")>; |
| 328 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVDDUPrm")>; |
| 329 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVDI2PDIrm")>; |
| 330 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVDQArm")>; |
| 331 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVDQUrm")>; |
| 332 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVNTDQArm")>; |
| 333 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVSHDUPrm")>; |
| 334 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVSLDUPrm")>; |
| 335 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVSSrm")>; |
| 336 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVSX(16|32|64)rm16")>; |
| 337 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVSX(16|32|64)rm32")>; |
| 338 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVSX(16|32|64)rm8")>; |
| 339 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVUPDrm")>; |
| 340 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVUPSrm")>; |
| 341 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVZX(16|32|64)rm16")>; |
| 342 | def: InstRW<[SKLWriteResGroup0], (instregex "MOVZX(16|32|64)rm8")>; |
| 343 | def: InstRW<[SKLWriteResGroup0], (instregex "PREFETCHNTA")>; |
| 344 | def: InstRW<[SKLWriteResGroup0], (instregex "PREFETCHT0")>; |
| 345 | def: InstRW<[SKLWriteResGroup0], (instregex "PREFETCHT1")>; |
| 346 | def: InstRW<[SKLWriteResGroup0], (instregex "PREFETCHT2")>; |
| 347 | def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTF128")>; |
| 348 | def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTI128")>; |
| 349 | def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTSDYrm")>; |
| 350 | def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTSSYrm")>; |
| 351 | def: InstRW<[SKLWriteResGroup0], (instregex "VBROADCASTSSrm")>; |
| 352 | def: InstRW<[SKLWriteResGroup0], (instregex "VLDDQUYrm")>; |
| 353 | def: InstRW<[SKLWriteResGroup0], (instregex "VLDDQUrm")>; |
| 354 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOV64toPQIrm")>; |
| 355 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVAPDYrm")>; |
| 356 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVAPDrm")>; |
| 357 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVAPSYrm")>; |
| 358 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVAPSrm")>; |
| 359 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDDUPYrm")>; |
| 360 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDDUPrm")>; |
| 361 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDI2PDIrm")>; |
| 362 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDQAYrm")>; |
| 363 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDQArm")>; |
| 364 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDQUYrm")>; |
| 365 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVDQUrm")>; |
| 366 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVNTDQAYrm")>; |
| 367 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVNTDQArm")>; |
| 368 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVQI2PQIrm")>; |
| 369 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSDrm")>; |
| 370 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSHDUPYrm")>; |
| 371 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSHDUPrm")>; |
| 372 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSLDUPYrm")>; |
| 373 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSLDUPrm")>; |
| 374 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVSSrm")>; |
| 375 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVUPDYrm")>; |
| 376 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVUPDrm")>; |
| 377 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVUPSYrm")>; |
| 378 | def: InstRW<[SKLWriteResGroup0], (instregex "VMOVUPSrm")>; |
| 379 | def: InstRW<[SKLWriteResGroup0], (instregex "VPBROADCASTDYrm")>; |
| 380 | def: InstRW<[SKLWriteResGroup0], (instregex "VPBROADCASTDrm")>; |
| 381 | def: InstRW<[SKLWriteResGroup0], (instregex "VPBROADCASTQYrm")>; |
| 382 | def: InstRW<[SKLWriteResGroup0], (instregex "VPBROADCASTQrm")>; |
| 383 | |
| 384 | def SKLWriteResGroup1 : SchedWriteRes<[SKLPort4,SKLPort237]> { |
| 385 | let Latency = 1; |
| 386 | let NumMicroOps = 2; |
| 387 | let ResourceCycles = [1,1]; |
| 388 | } |
| 389 | def: InstRW<[SKLWriteResGroup1], (instregex "FBSTPm")>; |
| 390 | def: InstRW<[SKLWriteResGroup1], (instregex "MMX_MOVD64from64rm")>; |
| 391 | def: InstRW<[SKLWriteResGroup1], (instregex "MMX_MOVD64mr")>; |
| 392 | def: InstRW<[SKLWriteResGroup1], (instregex "MMX_MOVNTQmr")>; |
| 393 | def: InstRW<[SKLWriteResGroup1], (instregex "MMX_MOVQ64mr")>; |
| 394 | def: InstRW<[SKLWriteResGroup1], (instregex "MOV(16|32|64)mr")>; |
| 395 | def: InstRW<[SKLWriteResGroup1], (instregex "MOV8mi")>; |
| 396 | def: InstRW<[SKLWriteResGroup1], (instregex "MOV8mr")>; |
| 397 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVAPDmr")>; |
| 398 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVAPSmr")>; |
| 399 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVDQAmr")>; |
| 400 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVDQUmr")>; |
| 401 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVHPDmr")>; |
| 402 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVHPSmr")>; |
| 403 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVLPDmr")>; |
| 404 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVLPSmr")>; |
| 405 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTDQmr")>; |
| 406 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTI_64mr")>; |
| 407 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTImr")>; |
| 408 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTPDmr")>; |
| 409 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVNTPSmr")>; |
| 410 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVPDI2DImr")>; |
| 411 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVPQI2QImr")>; |
| 412 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVPQIto64mr")>; |
| 413 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVSSmr")>; |
| 414 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVUPDmr")>; |
| 415 | def: InstRW<[SKLWriteResGroup1], (instregex "MOVUPSmr")>; |
| 416 | def: InstRW<[SKLWriteResGroup1], (instregex "ST_FP32m")>; |
| 417 | def: InstRW<[SKLWriteResGroup1], (instregex "ST_FP64m")>; |
| 418 | def: InstRW<[SKLWriteResGroup1], (instregex "ST_FP80m")>; |
| 419 | def: InstRW<[SKLWriteResGroup1], (instregex "VEXTRACTF128mr")>; |
| 420 | def: InstRW<[SKLWriteResGroup1], (instregex "VEXTRACTI128mr")>; |
| 421 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVAPDYmr")>; |
| 422 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVAPDmr")>; |
| 423 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVAPSYmr")>; |
| 424 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVAPSmr")>; |
| 425 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVDQAYmr")>; |
| 426 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVDQAmr")>; |
| 427 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVDQUYmr")>; |
| 428 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVDQUmr")>; |
| 429 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVHPDmr")>; |
| 430 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVHPSmr")>; |
| 431 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVLPDmr")>; |
| 432 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVLPSmr")>; |
| 433 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTDQYmr")>; |
| 434 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTDQmr")>; |
| 435 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTPDYmr")>; |
| 436 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTPDmr")>; |
| 437 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTPSYmr")>; |
| 438 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVNTPSmr")>; |
| 439 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVPDI2DImr")>; |
| 440 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVPQI2QImr")>; |
| 441 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVPQIto64mr")>; |
| 442 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVSDmr")>; |
| 443 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVSSmr")>; |
| 444 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVUPDYmr")>; |
| 445 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVUPDmr")>; |
| 446 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVUPSYmr")>; |
| 447 | def: InstRW<[SKLWriteResGroup1], (instregex "VMOVUPSmr")>; |
| 448 | def: InstRW<[SKLWriteResGroup1], (instregex "VMPTRSTm")>; |
| 449 | |
| 450 | def SKLWriteResGroup2 : SchedWriteRes<[SKLPort0]> { |
| 451 | let Latency = 1; |
| 452 | let NumMicroOps = 1; |
| 453 | let ResourceCycles = [1]; |
| 454 | } |
| 455 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PADDSBirr")>; |
| 456 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PADDSWirr")>; |
| 457 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PADDUSBirr")>; |
| 458 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PADDUSWirr")>; |
| 459 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PAVGBirr")>; |
| 460 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PAVGWirr")>; |
| 461 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPEQBirr")>; |
| 462 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPEQDirr")>; |
| 463 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPEQWirr")>; |
| 464 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPGTBirr")>; |
| 465 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPGTDirr")>; |
| 466 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PCMPGTWirr")>; |
| 467 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PMAXSWirr")>; |
| 468 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PMAXUBirr")>; |
| 469 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PMINSWirr")>; |
| 470 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PMINUBirr")>; |
| 471 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLDri")>; |
| 472 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLDrr")>; |
| 473 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLQri")>; |
| 474 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLQrr")>; |
| 475 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLWri")>; |
| 476 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSLLWrr")>; |
| 477 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRADri")>; |
| 478 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRADrr")>; |
| 479 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRAWri")>; |
| 480 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRAWrr")>; |
| 481 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLDri")>; |
| 482 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLDrr")>; |
| 483 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLQri")>; |
| 484 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLQrr")>; |
| 485 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLWri")>; |
| 486 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSRLWrr")>; |
| 487 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSUBSBirr")>; |
| 488 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSUBSWirr")>; |
| 489 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSUBUSBirr")>; |
| 490 | def: InstRW<[SKLWriteResGroup2], (instregex "MMX_PSUBUSWirr")>; |
| 491 | |
| 492 | def SKLWriteResGroup3 : SchedWriteRes<[SKLPort1]> { |
| 493 | let Latency = 1; |
| 494 | let NumMicroOps = 1; |
| 495 | let ResourceCycles = [1]; |
| 496 | } |
| 497 | def: InstRW<[SKLWriteResGroup3], (instregex "MMX_MASKMOVQ64")>; |
| 498 | def: InstRW<[SKLWriteResGroup3], (instregex "PABSBrr")>; |
| 499 | def: InstRW<[SKLWriteResGroup3], (instregex "PABSDrr")>; |
| 500 | def: InstRW<[SKLWriteResGroup3], (instregex "PABSWrr")>; |
| 501 | def: InstRW<[SKLWriteResGroup3], (instregex "PADDSBrr")>; |
| 502 | def: InstRW<[SKLWriteResGroup3], (instregex "PADDSWrr")>; |
| 503 | def: InstRW<[SKLWriteResGroup3], (instregex "PADDUSBrr")>; |
| 504 | def: InstRW<[SKLWriteResGroup3], (instregex "PADDUSWrr")>; |
| 505 | def: InstRW<[SKLWriteResGroup3], (instregex "PAVGBrr")>; |
| 506 | def: InstRW<[SKLWriteResGroup3], (instregex "PAVGWrr")>; |
| 507 | def: InstRW<[SKLWriteResGroup3], (instregex "PCMPEQBrr")>; |
| 508 | def: InstRW<[SKLWriteResGroup3], (instregex "PCMPEQDrr")>; |
| 509 | def: InstRW<[SKLWriteResGroup3], (instregex "PCMPEQQrr")>; |
| 510 | def: InstRW<[SKLWriteResGroup3], (instregex "PCMPEQWrr")>; |
| 511 | def: InstRW<[SKLWriteResGroup3], (instregex "PCMPGTBrr")>; |
| 512 | def: InstRW<[SKLWriteResGroup3], (instregex "PCMPGTDrr")>; |
| 513 | def: InstRW<[SKLWriteResGroup3], (instregex "PCMPGTWrr")>; |
| 514 | def: InstRW<[SKLWriteResGroup3], (instregex "PMAXSBrr")>; |
| 515 | def: InstRW<[SKLWriteResGroup3], (instregex "PMAXSDrr")>; |
| 516 | def: InstRW<[SKLWriteResGroup3], (instregex "PMAXSWrr")>; |
| 517 | def: InstRW<[SKLWriteResGroup3], (instregex "PMAXUBrr")>; |
| 518 | def: InstRW<[SKLWriteResGroup3], (instregex "PMAXUDrr")>; |
| 519 | def: InstRW<[SKLWriteResGroup3], (instregex "PMAXUWrr")>; |
| 520 | def: InstRW<[SKLWriteResGroup3], (instregex "PMINSBrr")>; |
| 521 | def: InstRW<[SKLWriteResGroup3], (instregex "PMINSDrr")>; |
| 522 | def: InstRW<[SKLWriteResGroup3], (instregex "PMINSWrr")>; |
| 523 | def: InstRW<[SKLWriteResGroup3], (instregex "PMINUBrr")>; |
| 524 | def: InstRW<[SKLWriteResGroup3], (instregex "PMINUDrr")>; |
| 525 | def: InstRW<[SKLWriteResGroup3], (instregex "PMINUWrr")>; |
| 526 | def: InstRW<[SKLWriteResGroup3], (instregex "PSIGNBrr128")>; |
| 527 | def: InstRW<[SKLWriteResGroup3], (instregex "PSIGNDrr128")>; |
| 528 | def: InstRW<[SKLWriteResGroup3], (instregex "PSIGNWrr128")>; |
| 529 | def: InstRW<[SKLWriteResGroup3], (instregex "PSLLDri")>; |
| 530 | def: InstRW<[SKLWriteResGroup3], (instregex "PSLLQri")>; |
| 531 | def: InstRW<[SKLWriteResGroup3], (instregex "PSLLWri")>; |
| 532 | def: InstRW<[SKLWriteResGroup3], (instregex "PSRADri")>; |
| 533 | def: InstRW<[SKLWriteResGroup3], (instregex "PSRAWri")>; |
| 534 | def: InstRW<[SKLWriteResGroup3], (instregex "PSRLDri")>; |
| 535 | def: InstRW<[SKLWriteResGroup3], (instregex "PSRLQri")>; |
| 536 | def: InstRW<[SKLWriteResGroup3], (instregex "PSRLWri")>; |
| 537 | def: InstRW<[SKLWriteResGroup3], (instregex "PSUBSBrr")>; |
| 538 | def: InstRW<[SKLWriteResGroup3], (instregex "PSUBSWrr")>; |
| 539 | def: InstRW<[SKLWriteResGroup3], (instregex "PSUBUSBrr")>; |
| 540 | def: InstRW<[SKLWriteResGroup3], (instregex "PSUBUSWrr")>; |
| 541 | def: InstRW<[SKLWriteResGroup3], (instregex "VPABSBYrr")>; |
| 542 | def: InstRW<[SKLWriteResGroup3], (instregex "VPABSBrr")>; |
| 543 | def: InstRW<[SKLWriteResGroup3], (instregex "VPABSDYrr")>; |
| 544 | def: InstRW<[SKLWriteResGroup3], (instregex "VPABSDrr")>; |
| 545 | def: InstRW<[SKLWriteResGroup3], (instregex "VPABSWYrr")>; |
| 546 | def: InstRW<[SKLWriteResGroup3], (instregex "VPABSWrr")>; |
| 547 | def: InstRW<[SKLWriteResGroup3], (instregex "VPADDSBYrr")>; |
| 548 | def: InstRW<[SKLWriteResGroup3], (instregex "VPADDSBrr")>; |
| 549 | def: InstRW<[SKLWriteResGroup3], (instregex "VPADDSWYrr")>; |
| 550 | def: InstRW<[SKLWriteResGroup3], (instregex "VPADDSWrr")>; |
| 551 | def: InstRW<[SKLWriteResGroup3], (instregex "VPADDUSBYrr")>; |
| 552 | def: InstRW<[SKLWriteResGroup3], (instregex "VPADDUSBrr")>; |
| 553 | def: InstRW<[SKLWriteResGroup3], (instregex "VPADDUSWYrr")>; |
| 554 | def: InstRW<[SKLWriteResGroup3], (instregex "VPADDUSWrr")>; |
| 555 | def: InstRW<[SKLWriteResGroup3], (instregex "VPAVGBYrr")>; |
| 556 | def: InstRW<[SKLWriteResGroup3], (instregex "VPAVGBrr")>; |
| 557 | def: InstRW<[SKLWriteResGroup3], (instregex "VPAVGWYrr")>; |
| 558 | def: InstRW<[SKLWriteResGroup3], (instregex "VPAVGWrr")>; |
| 559 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQBYrr")>; |
| 560 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQBrr")>; |
| 561 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQDYrr")>; |
| 562 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQDrr")>; |
| 563 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQQYrr")>; |
| 564 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQQrr")>; |
| 565 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQWYrr")>; |
| 566 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPEQWrr")>; |
| 567 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTBYrr")>; |
| 568 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTBrr")>; |
| 569 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTDYrr")>; |
| 570 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTDrr")>; |
| 571 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTWYrr")>; |
| 572 | def: InstRW<[SKLWriteResGroup3], (instregex "VPCMPGTWrr")>; |
| 573 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSBYrr")>; |
| 574 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSBrr")>; |
| 575 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSDYrr")>; |
| 576 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSDrr")>; |
| 577 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSWYrr")>; |
| 578 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXSWrr")>; |
| 579 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUBYrr")>; |
| 580 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUBrr")>; |
| 581 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUDYrr")>; |
| 582 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUDrr")>; |
| 583 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUWYrr")>; |
| 584 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMAXUWrr")>; |
| 585 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSBYrr")>; |
| 586 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSBrr")>; |
| 587 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSDYrr")>; |
| 588 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSDrr")>; |
| 589 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSWYrr")>; |
| 590 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINSWrr")>; |
| 591 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUBYrr")>; |
| 592 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUBrr")>; |
| 593 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUDYrr")>; |
| 594 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUDrr")>; |
| 595 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUWYrr")>; |
| 596 | def: InstRW<[SKLWriteResGroup3], (instregex "VPMINUWrr")>; |
| 597 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNBYrr256")>; |
| 598 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNBrr128")>; |
| 599 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNDYrr256")>; |
| 600 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNDrr128")>; |
| 601 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNWYrr256")>; |
| 602 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSIGNWrr128")>; |
| 603 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLDYri")>; |
| 604 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLDri")>; |
| 605 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLQYri")>; |
| 606 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLQri")>; |
| 607 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLVDYrr")>; |
| 608 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLVDrr")>; |
| 609 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLVQYrr")>; |
| 610 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLVQrr")>; |
| 611 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLWYri")>; |
| 612 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSLLWri")>; |
| 613 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRADYri")>; |
| 614 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRADri")>; |
| 615 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRAVDYrr")>; |
| 616 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRAVDrr")>; |
| 617 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRAWYri")>; |
| 618 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRAWri")>; |
| 619 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLDYri")>; |
| 620 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLDri")>; |
| 621 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLQYri")>; |
| 622 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLQri")>; |
| 623 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLVDYrr")>; |
| 624 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLVDrr")>; |
| 625 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLVQYrr")>; |
| 626 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLVQrr")>; |
| 627 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLWYri")>; |
| 628 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSRLWri")>; |
| 629 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBSBYrr")>; |
| 630 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBSBrr")>; |
| 631 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBSWYrr")>; |
| 632 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBSWrr")>; |
| 633 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBUSBYrr")>; |
| 634 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBUSBrr")>; |
| 635 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBUSWYrr")>; |
| 636 | def: InstRW<[SKLWriteResGroup3], (instregex "VPSUBUSWrr")>; |
| 637 | |
| 638 | def SKLWriteResGroup4 : SchedWriteRes<[SKLPort5]> { |
| 639 | let Latency = 1; |
| 640 | let NumMicroOps = 1; |
| 641 | let ResourceCycles = [1]; |
| 642 | } |
| 643 | def: InstRW<[SKLWriteResGroup4], (instregex "COMP_FST0r")>; |
| 644 | def: InstRW<[SKLWriteResGroup4], (instregex "COM_FST0r")>; |
| 645 | def: InstRW<[SKLWriteResGroup4], (instregex "FINCSTP")>; |
| 646 | def: InstRW<[SKLWriteResGroup4], (instregex "FNOP")>; |
| 647 | def: InstRW<[SKLWriteResGroup4], (instregex "INSERTPSrr")>; |
| 648 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_MOVD64rr")>; |
| 649 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_MOVD64to64rr")>; |
| 650 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_MOVQ64rr(_REV?)")>; |
| 651 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PABSBrr64")>; |
| 652 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PABSDrr64")>; |
| 653 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PABSWrr64")>; |
| 654 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PADDBirr")>; |
| 655 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PADDDirr")>; |
| 656 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PADDQirr")>; |
| 657 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PADDWirr")>; |
| 658 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PALIGNR64irr")>; |
| 659 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PANDNirr")>; |
| 660 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PANDirr")>; |
| 661 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PORirr")>; |
| 662 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSHUFBrr64")>; |
| 663 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSHUFWri")>; |
| 664 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSIGNBrr64")>; |
| 665 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSIGNDrr64")>; |
| 666 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSIGNWrr64")>; |
| 667 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSUBBirr")>; |
| 668 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSUBDirr")>; |
| 669 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSUBQirr")>; |
| 670 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PSUBWirr")>; |
| 671 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKHBWirr")>; |
| 672 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKHDQirr")>; |
| 673 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKHWDirr")>; |
| 674 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKLBWirr")>; |
| 675 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKLDQirr")>; |
| 676 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PUNPCKLWDirr")>; |
| 677 | def: InstRW<[SKLWriteResGroup4], (instregex "MMX_PXORirr")>; |
| 678 | def: InstRW<[SKLWriteResGroup4], (instregex "MOV64toPQIrr")>; |
| 679 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVDDUPrr")>; |
| 680 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVDI2PDIrr")>; |
| 681 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVHLPSrr")>; |
| 682 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVLHPSrr")>; |
| 683 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVSDrr(_REV?)")>; |
| 684 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVSHDUPrr")>; |
| 685 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVSLDUPrr")>; |
| 686 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVUPDrr(_REV?)")>; |
| 687 | def: InstRW<[SKLWriteResGroup4], (instregex "MOVUPSrr(_REV?)")>; |
| 688 | def: InstRW<[SKLWriteResGroup4], (instregex "PACKSSDWrr")>; |
| 689 | def: InstRW<[SKLWriteResGroup4], (instregex "PACKSSWBrr")>; |
| 690 | def: InstRW<[SKLWriteResGroup4], (instregex "PACKUSDWrr")>; |
| 691 | def: InstRW<[SKLWriteResGroup4], (instregex "PACKUSWBrr")>; |
| 692 | def: InstRW<[SKLWriteResGroup4], (instregex "PALIGNRrri")>; |
| 693 | def: InstRW<[SKLWriteResGroup4], (instregex "PBLENDWrri")>; |
| 694 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXBDrr")>; |
| 695 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXBQrr")>; |
| 696 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXBWrr")>; |
| 697 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXDQrr")>; |
| 698 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXWDrr")>; |
| 699 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVSXWQrr")>; |
| 700 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXBDrr")>; |
| 701 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXBQrr")>; |
| 702 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXBWrr")>; |
| 703 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXDQrr")>; |
| 704 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXWDrr")>; |
| 705 | def: InstRW<[SKLWriteResGroup4], (instregex "PMOVZXWQrr")>; |
| 706 | def: InstRW<[SKLWriteResGroup4], (instregex "PSHUFBrr")>; |
| 707 | def: InstRW<[SKLWriteResGroup4], (instregex "PSHUFDri")>; |
| 708 | def: InstRW<[SKLWriteResGroup4], (instregex "PSHUFHWri")>; |
| 709 | def: InstRW<[SKLWriteResGroup4], (instregex "PSHUFLWri")>; |
| 710 | def: InstRW<[SKLWriteResGroup4], (instregex "PSLLDQri")>; |
| 711 | def: InstRW<[SKLWriteResGroup4], (instregex "PSRLDQri")>; |
| 712 | def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKHBWrr")>; |
| 713 | def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKHDQrr")>; |
| 714 | def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKHQDQrr")>; |
| 715 | def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKHWDrr")>; |
| 716 | def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKLBWrr")>; |
| 717 | def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKLDQrr")>; |
| 718 | def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKLQDQrr")>; |
| 719 | def: InstRW<[SKLWriteResGroup4], (instregex "PUNPCKLWDrr")>; |
| 720 | def: InstRW<[SKLWriteResGroup4], (instregex "SHUFPDrri")>; |
| 721 | def: InstRW<[SKLWriteResGroup4], (instregex "SHUFPSrri")>; |
| 722 | def: InstRW<[SKLWriteResGroup4], (instregex "UCOM_FPr")>; |
| 723 | def: InstRW<[SKLWriteResGroup4], (instregex "UCOM_Fr")>; |
| 724 | def: InstRW<[SKLWriteResGroup4], (instregex "UNPCKHPDrr")>; |
| 725 | def: InstRW<[SKLWriteResGroup4], (instregex "UNPCKHPSrr")>; |
| 726 | def: InstRW<[SKLWriteResGroup4], (instregex "UNPCKLPDrr")>; |
| 727 | def: InstRW<[SKLWriteResGroup4], (instregex "UNPCKLPSrr")>; |
| 728 | def: InstRW<[SKLWriteResGroup4], (instregex "VBROADCASTSSrr")>; |
| 729 | def: InstRW<[SKLWriteResGroup4], (instregex "VINSERTPSrr")>; |
| 730 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOV64toPQIrr")>; |
| 731 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVDDUPYrr")>; |
| 732 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVDDUPrr")>; |
| 733 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVDI2PDIrr")>; |
| 734 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVHLPSrr")>; |
| 735 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVLHPSrr")>; |
| 736 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSDrr(_REV?)")>; |
| 737 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSHDUPYrr")>; |
| 738 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSHDUPrr")>; |
| 739 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSLDUPYrr")>; |
| 740 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVSLDUPrr")>; |
| 741 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVUPDYrr(_REV?)")>; |
| 742 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVUPDrr(_REV?)")>; |
| 743 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVUPSYrr(_REV?)")>; |
| 744 | def: InstRW<[SKLWriteResGroup4], (instregex "VMOVUPSrr(_REV?)")>; |
| 745 | def: InstRW<[SKLWriteResGroup4], (instregex "VPACKSSDWYrr")>; |
| 746 | def: InstRW<[SKLWriteResGroup4], (instregex "VPACKSSDWrr")>; |
| 747 | def: InstRW<[SKLWriteResGroup4], (instregex "VPACKSSWBYrr")>; |
| 748 | def: InstRW<[SKLWriteResGroup4], (instregex "VPACKSSWBrr")>; |
| 749 | def: InstRW<[SKLWriteResGroup4], (instregex "VPACKUSDWYrr")>; |
| 750 | def: InstRW<[SKLWriteResGroup4], (instregex "VPACKUSDWrr")>; |
| 751 | def: InstRW<[SKLWriteResGroup4], (instregex "VPACKUSWBYrr")>; |
| 752 | def: InstRW<[SKLWriteResGroup4], (instregex "VPACKUSWBrr")>; |
| 753 | def: InstRW<[SKLWriteResGroup4], (instregex "VPALIGNRYrri")>; |
| 754 | def: InstRW<[SKLWriteResGroup4], (instregex "VPALIGNRrri")>; |
| 755 | def: InstRW<[SKLWriteResGroup4], (instregex "VPBLENDWYrri")>; |
| 756 | def: InstRW<[SKLWriteResGroup4], (instregex "VPBLENDWrri")>; |
| 757 | def: InstRW<[SKLWriteResGroup4], (instregex "VPBROADCASTDrr")>; |
| 758 | def: InstRW<[SKLWriteResGroup4], (instregex "VPBROADCASTQrr")>; |
| 759 | def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPDYri")>; |
| 760 | def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPDYrr")>; |
| 761 | def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPDri")>; |
| 762 | def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPDrr")>; |
| 763 | def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPSYri")>; |
| 764 | def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPSYrr")>; |
| 765 | def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPSri")>; |
| 766 | def: InstRW<[SKLWriteResGroup4], (instregex "VPERMILPSrr")>; |
| 767 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXBDrr")>; |
| 768 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXBQrr")>; |
| 769 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXBWrr")>; |
| 770 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXDQrr")>; |
| 771 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXWDrr")>; |
| 772 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVSXWQrr")>; |
| 773 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXBDrr")>; |
| 774 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXBQrr")>; |
| 775 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXBWrr")>; |
| 776 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXDQrr")>; |
| 777 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXWDrr")>; |
| 778 | def: InstRW<[SKLWriteResGroup4], (instregex "VPMOVZXWQrr")>; |
| 779 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFBYrr")>; |
| 780 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFBrr")>; |
| 781 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFDYri")>; |
| 782 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFDri")>; |
| 783 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFHWYri")>; |
| 784 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFHWri")>; |
| 785 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFLWYri")>; |
| 786 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSHUFLWri")>; |
| 787 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSLLDQYri")>; |
| 788 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSLLDQri")>; |
| 789 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSRLDQYri")>; |
| 790 | def: InstRW<[SKLWriteResGroup4], (instregex "VPSRLDQri")>; |
| 791 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHBWYrr")>; |
| 792 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHBWrr")>; |
| 793 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHDQYrr")>; |
| 794 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHDQrr")>; |
| 795 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHQDQYrr")>; |
| 796 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHQDQrr")>; |
| 797 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHWDYrr")>; |
| 798 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKHWDrr")>; |
| 799 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLBWYrr")>; |
| 800 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLBWrr")>; |
| 801 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLDQYrr")>; |
| 802 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLDQrr")>; |
| 803 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLQDQYrr")>; |
| 804 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLQDQrr")>; |
| 805 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLWDYrr")>; |
| 806 | def: InstRW<[SKLWriteResGroup4], (instregex "VPUNPCKLWDrr")>; |
| 807 | def: InstRW<[SKLWriteResGroup4], (instregex "VSHUFPDYrri")>; |
| 808 | def: InstRW<[SKLWriteResGroup4], (instregex "VSHUFPDrri")>; |
| 809 | def: InstRW<[SKLWriteResGroup4], (instregex "VSHUFPSYrri")>; |
| 810 | def: InstRW<[SKLWriteResGroup4], (instregex "VSHUFPSrri")>; |
| 811 | def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKHPDYrr")>; |
| 812 | def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKHPDrr")>; |
| 813 | def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKHPSYrr")>; |
| 814 | def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKHPSrr")>; |
| 815 | def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKLPDYrr")>; |
| 816 | def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKLPDrr")>; |
| 817 | def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKLPSYrr")>; |
| 818 | def: InstRW<[SKLWriteResGroup4], (instregex "VUNPCKLPSrr")>; |
| 819 | |
| 820 | def SKLWriteResGroup5 : SchedWriteRes<[SKLPort6]> { |
| 821 | let Latency = 1; |
| 822 | let NumMicroOps = 1; |
| 823 | let ResourceCycles = [1]; |
| 824 | } |
| 825 | def: InstRW<[SKLWriteResGroup5], (instregex "ADC(16|32|64)ri8")>; |
| 826 | def: InstRW<[SKLWriteResGroup5], (instregex "ADC(16|32|64)rr(_REV?)")>; |
| 827 | def: InstRW<[SKLWriteResGroup5], (instregex "ADC8rr(_REV?)")>; |
| 828 | def: InstRW<[SKLWriteResGroup5], (instregex "ADCX32rr")>; |
| 829 | def: InstRW<[SKLWriteResGroup5], (instregex "ADCX64rr")>; |
| 830 | def: InstRW<[SKLWriteResGroup5], (instregex "ADOX32rr")>; |
| 831 | def: InstRW<[SKLWriteResGroup5], (instregex "ADOX64rr")>; |
| 832 | def: InstRW<[SKLWriteResGroup5], (instregex "BT(16|32|64)ri8")>; |
| 833 | def: InstRW<[SKLWriteResGroup5], (instregex "BT(16|32|64)rr")>; |
| 834 | def: InstRW<[SKLWriteResGroup5], (instregex "BTC(16|32|64)ri8")>; |
| 835 | def: InstRW<[SKLWriteResGroup5], (instregex "BTC(16|32|64)rr")>; |
| 836 | def: InstRW<[SKLWriteResGroup5], (instregex "BTR(16|32|64)ri8")>; |
| 837 | def: InstRW<[SKLWriteResGroup5], (instregex "BTR(16|32|64)rr")>; |
| 838 | def: InstRW<[SKLWriteResGroup5], (instregex "BTS(16|32|64)ri8")>; |
| 839 | def: InstRW<[SKLWriteResGroup5], (instregex "BTS(16|32|64)rr")>; |
| 840 | def: InstRW<[SKLWriteResGroup5], (instregex "CDQ")>; |
| 841 | def: InstRW<[SKLWriteResGroup5], (instregex "CLAC")>; |
| 842 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVAE(16|32|64)rr")>; |
| 843 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVB(16|32|64)rr")>; |
| 844 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVE(16|32|64)rr")>; |
| 845 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVG(16|32|64)rr")>; |
| 846 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVGE(16|32|64)rr")>; |
| 847 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVL(16|32|64)rr")>; |
| 848 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVLE(16|32|64)rr")>; |
| 849 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVNE(16|32|64)rr")>; |
| 850 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVNO(16|32|64)rr")>; |
| 851 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVNP(16|32|64)rr")>; |
| 852 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVNS(16|32|64)rr")>; |
| 853 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVO(16|32|64)rr")>; |
| 854 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVP(16|32|64)rr")>; |
| 855 | def: InstRW<[SKLWriteResGroup5], (instregex "CMOVS(16|32|64)rr")>; |
| 856 | def: InstRW<[SKLWriteResGroup5], (instregex "CQO")>; |
| 857 | def: InstRW<[SKLWriteResGroup5], (instregex "JAE_1")>; |
| 858 | def: InstRW<[SKLWriteResGroup5], (instregex "JAE_4")>; |
| 859 | def: InstRW<[SKLWriteResGroup5], (instregex "JA_1")>; |
| 860 | def: InstRW<[SKLWriteResGroup5], (instregex "JA_4")>; |
| 861 | def: InstRW<[SKLWriteResGroup5], (instregex "JBE_1")>; |
| 862 | def: InstRW<[SKLWriteResGroup5], (instregex "JBE_4")>; |
| 863 | def: InstRW<[SKLWriteResGroup5], (instregex "JB_1")>; |
| 864 | def: InstRW<[SKLWriteResGroup5], (instregex "JB_4")>; |
| 865 | def: InstRW<[SKLWriteResGroup5], (instregex "JE_1")>; |
| 866 | def: InstRW<[SKLWriteResGroup5], (instregex "JE_4")>; |
| 867 | def: InstRW<[SKLWriteResGroup5], (instregex "JGE_1")>; |
| 868 | def: InstRW<[SKLWriteResGroup5], (instregex "JGE_4")>; |
| 869 | def: InstRW<[SKLWriteResGroup5], (instregex "JG_1")>; |
| 870 | def: InstRW<[SKLWriteResGroup5], (instregex "JG_4")>; |
| 871 | def: InstRW<[SKLWriteResGroup5], (instregex "JLE_1")>; |
| 872 | def: InstRW<[SKLWriteResGroup5], (instregex "JLE_4")>; |
| 873 | def: InstRW<[SKLWriteResGroup5], (instregex "JL_1")>; |
| 874 | def: InstRW<[SKLWriteResGroup5], (instregex "JL_4")>; |
| 875 | def: InstRW<[SKLWriteResGroup5], (instregex "JMP(16|32|64)r")>; |
| 876 | def: InstRW<[SKLWriteResGroup5], (instregex "JMP_1")>; |
| 877 | def: InstRW<[SKLWriteResGroup5], (instregex "JMP_4")>; |
| 878 | def: InstRW<[SKLWriteResGroup5], (instregex "JNE_1")>; |
| 879 | def: InstRW<[SKLWriteResGroup5], (instregex "JNE_4")>; |
| 880 | def: InstRW<[SKLWriteResGroup5], (instregex "JNO_1")>; |
| 881 | def: InstRW<[SKLWriteResGroup5], (instregex "JNO_4")>; |
| 882 | def: InstRW<[SKLWriteResGroup5], (instregex "JNP_1")>; |
| 883 | def: InstRW<[SKLWriteResGroup5], (instregex "JNP_4")>; |
| 884 | def: InstRW<[SKLWriteResGroup5], (instregex "JNS_1")>; |
| 885 | def: InstRW<[SKLWriteResGroup5], (instregex "JNS_4")>; |
| 886 | def: InstRW<[SKLWriteResGroup5], (instregex "JO_1")>; |
| 887 | def: InstRW<[SKLWriteResGroup5], (instregex "JO_4")>; |
| 888 | def: InstRW<[SKLWriteResGroup5], (instregex "JP_1")>; |
| 889 | def: InstRW<[SKLWriteResGroup5], (instregex "JP_4")>; |
| 890 | def: InstRW<[SKLWriteResGroup5], (instregex "JS_1")>; |
| 891 | def: InstRW<[SKLWriteResGroup5], (instregex "JS_4")>; |
| 892 | def: InstRW<[SKLWriteResGroup5], (instregex "RORX32ri")>; |
| 893 | def: InstRW<[SKLWriteResGroup5], (instregex "RORX64ri")>; |
| 894 | def: InstRW<[SKLWriteResGroup5], (instregex "SAR(16|32|64)r1")>; |
| 895 | def: InstRW<[SKLWriteResGroup5], (instregex "SAR(16|32|64)ri")>; |
| 896 | def: InstRW<[SKLWriteResGroup5], (instregex "SAR8r1")>; |
| 897 | def: InstRW<[SKLWriteResGroup5], (instregex "SAR8ri")>; |
| 898 | def: InstRW<[SKLWriteResGroup5], (instregex "SARX32rr")>; |
| 899 | def: InstRW<[SKLWriteResGroup5], (instregex "SARX64rr")>; |
| 900 | def: InstRW<[SKLWriteResGroup5], (instregex "SBB(16|32|64)ri8")>; |
| 901 | def: InstRW<[SKLWriteResGroup5], (instregex "SBB(16|32|64)rr(_REV?)")>; |
| 902 | def: InstRW<[SKLWriteResGroup5], (instregex "SBB8rr(_REV?)")>; |
| 903 | def: InstRW<[SKLWriteResGroup5], (instregex "SETAEr")>; |
| 904 | def: InstRW<[SKLWriteResGroup5], (instregex "SETBr")>; |
| 905 | def: InstRW<[SKLWriteResGroup5], (instregex "SETEr")>; |
| 906 | def: InstRW<[SKLWriteResGroup5], (instregex "SETGEr")>; |
| 907 | def: InstRW<[SKLWriteResGroup5], (instregex "SETGr")>; |
| 908 | def: InstRW<[SKLWriteResGroup5], (instregex "SETLEr")>; |
| 909 | def: InstRW<[SKLWriteResGroup5], (instregex "SETLr")>; |
| 910 | def: InstRW<[SKLWriteResGroup5], (instregex "SETNEr")>; |
| 911 | def: InstRW<[SKLWriteResGroup5], (instregex "SETNOr")>; |
| 912 | def: InstRW<[SKLWriteResGroup5], (instregex "SETNPr")>; |
| 913 | def: InstRW<[SKLWriteResGroup5], (instregex "SETNSr")>; |
| 914 | def: InstRW<[SKLWriteResGroup5], (instregex "SETOr")>; |
| 915 | def: InstRW<[SKLWriteResGroup5], (instregex "SETPr")>; |
| 916 | def: InstRW<[SKLWriteResGroup5], (instregex "SETSr")>; |
| 917 | def: InstRW<[SKLWriteResGroup5], (instregex "SHL(16|32|64)r1")>; |
| 918 | def: InstRW<[SKLWriteResGroup5], (instregex "SHL(16|32|64)ri")>; |
| 919 | def: InstRW<[SKLWriteResGroup5], (instregex "SHL8r1")>; |
| 920 | def: InstRW<[SKLWriteResGroup5], (instregex "SHL8ri")>; |
| 921 | def: InstRW<[SKLWriteResGroup5], (instregex "SHLX32rr")>; |
| 922 | def: InstRW<[SKLWriteResGroup5], (instregex "SHLX64rr")>; |
| 923 | def: InstRW<[SKLWriteResGroup5], (instregex "SHR(16|32|64)r1")>; |
| 924 | def: InstRW<[SKLWriteResGroup5], (instregex "SHR(16|32|64)ri")>; |
| 925 | def: InstRW<[SKLWriteResGroup5], (instregex "SHR8r1")>; |
| 926 | def: InstRW<[SKLWriteResGroup5], (instregex "SHR8ri")>; |
| 927 | def: InstRW<[SKLWriteResGroup5], (instregex "SHRX32rr")>; |
| 928 | def: InstRW<[SKLWriteResGroup5], (instregex "SHRX64rr")>; |
| 929 | def: InstRW<[SKLWriteResGroup5], (instregex "STAC")>; |
| 930 | |
| 931 | def SKLWriteResGroup6 : SchedWriteRes<[SKLPort15]> { |
| 932 | let Latency = 1; |
| 933 | let NumMicroOps = 1; |
| 934 | let ResourceCycles = [1]; |
| 935 | } |
| 936 | def: InstRW<[SKLWriteResGroup6], (instregex "ANDN32rr")>; |
| 937 | def: InstRW<[SKLWriteResGroup6], (instregex "ANDN64rr")>; |
| 938 | def: InstRW<[SKLWriteResGroup6], (instregex "ANDNPDrr")>; |
| 939 | def: InstRW<[SKLWriteResGroup6], (instregex "ANDNPSrr")>; |
| 940 | def: InstRW<[SKLWriteResGroup6], (instregex "ANDPDrr")>; |
| 941 | def: InstRW<[SKLWriteResGroup6], (instregex "ANDPSrr")>; |
| 942 | def: InstRW<[SKLWriteResGroup6], (instregex "BLENDPDrri")>; |
| 943 | def: InstRW<[SKLWriteResGroup6], (instregex "BLENDPSrri")>; |
| 944 | def: InstRW<[SKLWriteResGroup6], (instregex "BLSI32rr")>; |
| 945 | def: InstRW<[SKLWriteResGroup6], (instregex "BLSI64rr")>; |
| 946 | def: InstRW<[SKLWriteResGroup6], (instregex "BLSMSK32rr")>; |
| 947 | def: InstRW<[SKLWriteResGroup6], (instregex "BLSMSK64rr")>; |
| 948 | def: InstRW<[SKLWriteResGroup6], (instregex "BLSR32rr")>; |
| 949 | def: InstRW<[SKLWriteResGroup6], (instregex "BLSR64rr")>; |
| 950 | def: InstRW<[SKLWriteResGroup6], (instregex "BZHI32rr")>; |
| 951 | def: InstRW<[SKLWriteResGroup6], (instregex "BZHI64rr")>; |
| 952 | def: InstRW<[SKLWriteResGroup6], (instregex "LEA(16|32|64)r")>; |
| 953 | def: InstRW<[SKLWriteResGroup6], (instregex "MMX_MOVD64from64rr")>; |
| 954 | def: InstRW<[SKLWriteResGroup6], (instregex "MOVAPDrr(_REV?)")>; |
| 955 | def: InstRW<[SKLWriteResGroup6], (instregex "MOVAPSrr(_REV?)")>; |
| 956 | def: InstRW<[SKLWriteResGroup6], (instregex "MOVDQArr(_REV?)")>; |
| 957 | def: InstRW<[SKLWriteResGroup6], (instregex "MOVDQUrr(_REV?)")>; |
| 958 | def: InstRW<[SKLWriteResGroup6], (instregex "MOVPQI2QIrr")>; |
| 959 | def: InstRW<[SKLWriteResGroup6], (instregex "MOVSSrr(_REV?)")>; |
| 960 | def: InstRW<[SKLWriteResGroup6], (instregex "ORPDrr")>; |
| 961 | def: InstRW<[SKLWriteResGroup6], (instregex "ORPSrr")>; |
| 962 | def: InstRW<[SKLWriteResGroup6], (instregex "PADDBrr")>; |
| 963 | def: InstRW<[SKLWriteResGroup6], (instregex "PADDDrr")>; |
| 964 | def: InstRW<[SKLWriteResGroup6], (instregex "PADDQrr")>; |
| 965 | def: InstRW<[SKLWriteResGroup6], (instregex "PADDWrr")>; |
| 966 | def: InstRW<[SKLWriteResGroup6], (instregex "PANDNrr")>; |
| 967 | def: InstRW<[SKLWriteResGroup6], (instregex "PANDrr")>; |
| 968 | def: InstRW<[SKLWriteResGroup6], (instregex "PORrr")>; |
| 969 | def: InstRW<[SKLWriteResGroup6], (instregex "PSUBBrr")>; |
| 970 | def: InstRW<[SKLWriteResGroup6], (instregex "PSUBDrr")>; |
| 971 | def: InstRW<[SKLWriteResGroup6], (instregex "PSUBQrr")>; |
| 972 | def: InstRW<[SKLWriteResGroup6], (instregex "PSUBWrr")>; |
| 973 | def: InstRW<[SKLWriteResGroup6], (instregex "PXORrr")>; |
| 974 | def: InstRW<[SKLWriteResGroup6], (instregex "VANDNPDYrr")>; |
| 975 | def: InstRW<[SKLWriteResGroup6], (instregex "VANDNPDrr")>; |
| 976 | def: InstRW<[SKLWriteResGroup6], (instregex "VANDNPSYrr")>; |
| 977 | def: InstRW<[SKLWriteResGroup6], (instregex "VANDNPSrr")>; |
| 978 | def: InstRW<[SKLWriteResGroup6], (instregex "VANDPDYrr")>; |
| 979 | def: InstRW<[SKLWriteResGroup6], (instregex "VANDPDrr")>; |
| 980 | def: InstRW<[SKLWriteResGroup6], (instregex "VANDPSYrr")>; |
| 981 | def: InstRW<[SKLWriteResGroup6], (instregex "VANDPSrr")>; |
| 982 | def: InstRW<[SKLWriteResGroup6], (instregex "VBLENDPDYrri")>; |
| 983 | def: InstRW<[SKLWriteResGroup6], (instregex "VBLENDPDrri")>; |
| 984 | def: InstRW<[SKLWriteResGroup6], (instregex "VBLENDPSYrri")>; |
| 985 | def: InstRW<[SKLWriteResGroup6], (instregex "VBLENDPSrri")>; |
| 986 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVAPDYrr(_REV?)")>; |
| 987 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVAPDrr(_REV?)")>; |
| 988 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVAPSYrr(_REV?)")>; |
| 989 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVAPSrr(_REV?)")>; |
| 990 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVDQAYrr(_REV?)")>; |
| 991 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVDQArr(_REV?)")>; |
| 992 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVDQUYrr(_REV?)")>; |
| 993 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVDQUrr(_REV?)")>; |
| 994 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVPQI2QIrr")>; |
| 995 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVSSrr(_REV?)")>; |
| 996 | def: InstRW<[SKLWriteResGroup6], (instregex "VMOVZPQILo2PQIrr")>; |
| 997 | def: InstRW<[SKLWriteResGroup6], (instregex "VORPDYrr")>; |
| 998 | def: InstRW<[SKLWriteResGroup6], (instregex "VORPDrr")>; |
| 999 | def: InstRW<[SKLWriteResGroup6], (instregex "VORPSYrr")>; |
| 1000 | def: InstRW<[SKLWriteResGroup6], (instregex "VORPSrr")>; |
| 1001 | def: InstRW<[SKLWriteResGroup6], (instregex "VPADDBYrr")>; |
| 1002 | def: InstRW<[SKLWriteResGroup6], (instregex "VPADDBrr")>; |
| 1003 | def: InstRW<[SKLWriteResGroup6], (instregex "VPADDDYrr")>; |
| 1004 | def: InstRW<[SKLWriteResGroup6], (instregex "VPADDDrr")>; |
| 1005 | def: InstRW<[SKLWriteResGroup6], (instregex "VPADDQYrr")>; |
| 1006 | def: InstRW<[SKLWriteResGroup6], (instregex "VPADDQrr")>; |
| 1007 | def: InstRW<[SKLWriteResGroup6], (instregex "VPADDWYrr")>; |
| 1008 | def: InstRW<[SKLWriteResGroup6], (instregex "VPADDWrr")>; |
| 1009 | def: InstRW<[SKLWriteResGroup6], (instregex "VPANDNYrr")>; |
| 1010 | def: InstRW<[SKLWriteResGroup6], (instregex "VPANDNrr")>; |
| 1011 | def: InstRW<[SKLWriteResGroup6], (instregex "VPANDYrr")>; |
| 1012 | def: InstRW<[SKLWriteResGroup6], (instregex "VPANDrr")>; |
| 1013 | def: InstRW<[SKLWriteResGroup6], (instregex "VPBLENDDYrri")>; |
| 1014 | def: InstRW<[SKLWriteResGroup6], (instregex "VPBLENDDrri")>; |
| 1015 | def: InstRW<[SKLWriteResGroup6], (instregex "VPORYrr")>; |
| 1016 | def: InstRW<[SKLWriteResGroup6], (instregex "VPORrr")>; |
| 1017 | def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBBYrr")>; |
| 1018 | def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBBrr")>; |
| 1019 | def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBDYrr")>; |
| 1020 | def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBDrr")>; |
| 1021 | def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBQYrr")>; |
| 1022 | def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBQrr")>; |
| 1023 | def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBWYrr")>; |
| 1024 | def: InstRW<[SKLWriteResGroup6], (instregex "VPSUBWrr")>; |
| 1025 | def: InstRW<[SKLWriteResGroup6], (instregex "VPXORYrr")>; |
| 1026 | def: InstRW<[SKLWriteResGroup6], (instregex "VPXORrr")>; |
| 1027 | def: InstRW<[SKLWriteResGroup6], (instregex "VXORPDYrr")>; |
| 1028 | def: InstRW<[SKLWriteResGroup6], (instregex "VXORPDrr")>; |
| 1029 | def: InstRW<[SKLWriteResGroup6], (instregex "VXORPSYrr")>; |
| 1030 | def: InstRW<[SKLWriteResGroup6], (instregex "VXORPSrr")>; |
| 1031 | def: InstRW<[SKLWriteResGroup6], (instregex "XORPDrr")>; |
| 1032 | def: InstRW<[SKLWriteResGroup6], (instregex "XORPSrr")>; |
| 1033 | |
| 1034 | def SKLWriteResGroup7 : SchedWriteRes<[SKLPort0156]> { |
| 1035 | let Latency = 1; |
| 1036 | let NumMicroOps = 1; |
| 1037 | let ResourceCycles = [1]; |
| 1038 | } |
| 1039 | def: InstRW<[SKLWriteResGroup7], (instregex "ADD(16|32|64)ri8")>; |
| 1040 | def: InstRW<[SKLWriteResGroup7], (instregex "ADD(16|32|64)rr(_REV?)")>; |
| 1041 | def: InstRW<[SKLWriteResGroup7], (instregex "ADD8i8")>; |
| 1042 | def: InstRW<[SKLWriteResGroup7], (instregex "ADD8ri")>; |
| 1043 | def: InstRW<[SKLWriteResGroup7], (instregex "ADD8rr(_REV?)")>; |
| 1044 | def: InstRW<[SKLWriteResGroup7], (instregex "AND(16|32|64)ri8")>; |
| 1045 | def: InstRW<[SKLWriteResGroup7], (instregex "AND(16|32|64)rr(_REV?)")>; |
| 1046 | def: InstRW<[SKLWriteResGroup7], (instregex "AND8i8")>; |
| 1047 | def: InstRW<[SKLWriteResGroup7], (instregex "AND8ri")>; |
| 1048 | def: InstRW<[SKLWriteResGroup7], (instregex "AND8rr(_REV?)")>; |
| 1049 | def: InstRW<[SKLWriteResGroup7], (instregex "CBW")>; |
| 1050 | //def: InstRW<[SKLWriteResGroup7], (instregex "CDQE")>; |
| 1051 | def: InstRW<[SKLWriteResGroup7], (instregex "CLC")>; |
| 1052 | def: InstRW<[SKLWriteResGroup7], (instregex "CMC")>; |
| 1053 | def: InstRW<[SKLWriteResGroup7], (instregex "CMP(16|32|64)ri8")>; |
| 1054 | def: InstRW<[SKLWriteResGroup7], (instregex "CMP(16|32|64)rr(_REV?)")>; |
| 1055 | def: InstRW<[SKLWriteResGroup7], (instregex "CMP8i8")>; |
| 1056 | def: InstRW<[SKLWriteResGroup7], (instregex "CMP8ri")>; |
| 1057 | def: InstRW<[SKLWriteResGroup7], (instregex "CMP8rr(_REV?)")>; |
| 1058 | def: InstRW<[SKLWriteResGroup7], (instregex "CWDE")>; |
| 1059 | def: InstRW<[SKLWriteResGroup7], (instregex "DEC(16|32|64)r")>; |
| 1060 | def: InstRW<[SKLWriteResGroup7], (instregex "DEC8r")>; |
| 1061 | def: InstRW<[SKLWriteResGroup7], (instregex "INC(16|32|64)r")>; |
| 1062 | def: InstRW<[SKLWriteResGroup7], (instregex "INC8r")>; |
| 1063 | def: InstRW<[SKLWriteResGroup7], (instregex "LAHF")>; |
| 1064 | def: InstRW<[SKLWriteResGroup7], (instregex "MOV(16|32|64)rr(_REV?)")>; |
| 1065 | def: InstRW<[SKLWriteResGroup7], (instregex "MOV8ri(_alt?)")>; |
| 1066 | def: InstRW<[SKLWriteResGroup7], (instregex "MOV8rr(_REV?)")>; |
| 1067 | def: InstRW<[SKLWriteResGroup7], (instregex "MOVSX(16|32|64)rr16")>; |
| 1068 | def: InstRW<[SKLWriteResGroup7], (instregex "MOVSX(16|32|64)rr32")>; |
| 1069 | def: InstRW<[SKLWriteResGroup7], (instregex "MOVSX(16|32|64)rr8")>; |
| 1070 | def: InstRW<[SKLWriteResGroup7], (instregex "MOVZX(16|32|64)rr16")>; |
| 1071 | def: InstRW<[SKLWriteResGroup7], (instregex "MOVZX(16|32|64)rr8")>; |
| 1072 | def: InstRW<[SKLWriteResGroup7], (instregex "NEG(16|32|64)r")>; |
| 1073 | def: InstRW<[SKLWriteResGroup7], (instregex "NEG8r")>; |
| 1074 | def: InstRW<[SKLWriteResGroup7], (instregex "NOOP")>; |
| 1075 | def: InstRW<[SKLWriteResGroup7], (instregex "NOT(16|32|64)r")>; |
| 1076 | def: InstRW<[SKLWriteResGroup7], (instregex "NOT8r")>; |
| 1077 | def: InstRW<[SKLWriteResGroup7], (instregex "OR(16|32|64)ri8")>; |
| 1078 | def: InstRW<[SKLWriteResGroup7], (instregex "OR(16|32|64)rr(_REV?)")>; |
| 1079 | def: InstRW<[SKLWriteResGroup7], (instregex "OR8i8")>; |
| 1080 | def: InstRW<[SKLWriteResGroup7], (instregex "OR8ri")>; |
| 1081 | def: InstRW<[SKLWriteResGroup7], (instregex "OR8rr(_REV?)")>; |
| 1082 | def: InstRW<[SKLWriteResGroup7], (instregex "SAHF")>; |
| 1083 | def: InstRW<[SKLWriteResGroup7], (instregex "SGDT64m")>; |
| 1084 | def: InstRW<[SKLWriteResGroup7], (instregex "SIDT64m")>; |
| 1085 | def: InstRW<[SKLWriteResGroup7], (instregex "SLDT64m")>; |
| 1086 | def: InstRW<[SKLWriteResGroup7], (instregex "SMSW16m")>; |
| 1087 | def: InstRW<[SKLWriteResGroup7], (instregex "STC")>; |
| 1088 | def: InstRW<[SKLWriteResGroup7], (instregex "STRm")>; |
| 1089 | def: InstRW<[SKLWriteResGroup7], (instregex "SUB(16|32|64)ri8")>; |
| 1090 | def: InstRW<[SKLWriteResGroup7], (instregex "SUB(16|32|64)rr(_REV?)")>; |
| 1091 | def: InstRW<[SKLWriteResGroup7], (instregex "SUB8i8")>; |
| 1092 | def: InstRW<[SKLWriteResGroup7], (instregex "SUB8ri")>; |
| 1093 | def: InstRW<[SKLWriteResGroup7], (instregex "SUB8rr(_REV?)")>; |
| 1094 | def: InstRW<[SKLWriteResGroup7], (instregex "SYSCALL")>; |
| 1095 | def: InstRW<[SKLWriteResGroup7], (instregex "TEST(16|32|64)rr")>; |
| 1096 | def: InstRW<[SKLWriteResGroup7], (instregex "TEST8i8")>; |
| 1097 | def: InstRW<[SKLWriteResGroup7], (instregex "TEST8ri")>; |
| 1098 | def: InstRW<[SKLWriteResGroup7], (instregex "TEST8rr")>; |
| 1099 | def: InstRW<[SKLWriteResGroup7], (instregex "XCHG(16|32|64)rr")>; |
| 1100 | def: InstRW<[SKLWriteResGroup7], (instregex "XOR(16|32|64)ri8")>; |
| 1101 | def: InstRW<[SKLWriteResGroup7], (instregex "XOR(16|32|64)rr(_REV?)")>; |
| 1102 | def: InstRW<[SKLWriteResGroup7], (instregex "XOR8i8")>; |
| 1103 | def: InstRW<[SKLWriteResGroup7], (instregex "XOR8ri")>; |
| 1104 | def: InstRW<[SKLWriteResGroup7], (instregex "XOR8rr(_REV?)")>; |
| 1105 | |
| 1106 | def SKLWriteResGroup12 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 1107 | let Latency = 1; |
| 1108 | let NumMicroOps = 2; |
| 1109 | let ResourceCycles = [1,1]; |
| 1110 | } |
| 1111 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PADDSBirm")>; |
| 1112 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PADDSWirm")>; |
| 1113 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PADDUSBirm")>; |
| 1114 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PADDUSWirm")>; |
| 1115 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PAVGBirm")>; |
| 1116 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PAVGWirm")>; |
| 1117 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPEQBirm")>; |
| 1118 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPEQDirm")>; |
| 1119 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPEQWirm")>; |
| 1120 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPGTBirm")>; |
| 1121 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPGTDirm")>; |
| 1122 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PCMPGTWirm")>; |
| 1123 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMAXSWirm")>; |
| 1124 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMAXUBirm")>; |
| 1125 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMINSWirm")>; |
| 1126 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PMINUBirm")>; |
| 1127 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSLLDrm")>; |
| 1128 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSLLQrm")>; |
| 1129 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSLLWrm")>; |
| 1130 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRADrm")>; |
| 1131 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRAWrm")>; |
| 1132 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRLDrm")>; |
| 1133 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRLQrm")>; |
| 1134 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSRLWrm")>; |
| 1135 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSUBSBirm")>; |
| 1136 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSUBSWirm")>; |
| 1137 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSUBUSBirm")>; |
| 1138 | def: InstRW<[SKLWriteResGroup12], (instregex "MMX_PSUBUSWirm")>; |
| 1139 | |
| 1140 | def SKLWriteResGroup13 : SchedWriteRes<[SKLPort0,SKLPort237]> { |
| 1141 | let Latency = 1; |
| 1142 | let NumMicroOps = 2; |
| 1143 | let ResourceCycles = [1,1]; |
| 1144 | } |
| 1145 | def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MASKMOVQ64")>; |
| 1146 | def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVDQU")>; |
| 1147 | def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVPDYmr")>; |
| 1148 | def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVPDmr")>; |
| 1149 | def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVPSYmr")>; |
| 1150 | def: InstRW<[SKLWriteResGroup13], (instregex "VMASKMOVPSmr")>; |
| 1151 | def: InstRW<[SKLWriteResGroup13], (instregex "VPMASKMOVDYmr")>; |
| 1152 | def: InstRW<[SKLWriteResGroup13], (instregex "VPMASKMOVDmr")>; |
| 1153 | def: InstRW<[SKLWriteResGroup13], (instregex "VPMASKMOVQYmr")>; |
| 1154 | def: InstRW<[SKLWriteResGroup13], (instregex "VPMASKMOVQmr")>; |
| 1155 | |
| 1156 | def SKLWriteResGroup14 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 1157 | let Latency = 1; |
| 1158 | let NumMicroOps = 2; |
| 1159 | let ResourceCycles = [1,1]; |
| 1160 | } |
| 1161 | def: InstRW<[SKLWriteResGroup14], (instregex "FCOM32m")>; |
| 1162 | def: InstRW<[SKLWriteResGroup14], (instregex "FCOM64m")>; |
| 1163 | def: InstRW<[SKLWriteResGroup14], (instregex "FCOMP32m")>; |
| 1164 | def: InstRW<[SKLWriteResGroup14], (instregex "FCOMP64m")>; |
| 1165 | def: InstRW<[SKLWriteResGroup14], (instregex "INSERTPSrm")>; |
| 1166 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PALIGNR64irm")>; |
| 1167 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PINSRWirmi")>; |
| 1168 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PSHUFBrm64")>; |
| 1169 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PSHUFWmi")>; |
| 1170 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKHBWirm")>; |
| 1171 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKHDQirm")>; |
| 1172 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKHWDirm")>; |
| 1173 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKLBWirm")>; |
| 1174 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKLDQirm")>; |
| 1175 | def: InstRW<[SKLWriteResGroup14], (instregex "MMX_PUNPCKLWDirm")>; |
| 1176 | def: InstRW<[SKLWriteResGroup14], (instregex "MOVHPDrm")>; |
| 1177 | def: InstRW<[SKLWriteResGroup14], (instregex "MOVHPSrm")>; |
| 1178 | def: InstRW<[SKLWriteResGroup14], (instregex "MOVLPDrm")>; |
| 1179 | def: InstRW<[SKLWriteResGroup14], (instregex "MOVLPSrm")>; |
| 1180 | def: InstRW<[SKLWriteResGroup14], (instregex "PACKSSDWrm")>; |
| 1181 | def: InstRW<[SKLWriteResGroup14], (instregex "PACKSSWBrm")>; |
| 1182 | def: InstRW<[SKLWriteResGroup14], (instregex "PACKUSDWrm")>; |
| 1183 | def: InstRW<[SKLWriteResGroup14], (instregex "PACKUSWBrm")>; |
| 1184 | def: InstRW<[SKLWriteResGroup14], (instregex "PALIGNRrmi")>; |
| 1185 | def: InstRW<[SKLWriteResGroup14], (instregex "PBLENDWrmi")>; |
| 1186 | def: InstRW<[SKLWriteResGroup14], (instregex "PINSRBrm")>; |
| 1187 | def: InstRW<[SKLWriteResGroup14], (instregex "PINSRDrm")>; |
| 1188 | def: InstRW<[SKLWriteResGroup14], (instregex "PINSRQrm")>; |
| 1189 | def: InstRW<[SKLWriteResGroup14], (instregex "PINSRWrmi")>; |
| 1190 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXBDrm")>; |
| 1191 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXBQrm")>; |
| 1192 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXBWrm")>; |
| 1193 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXDQrm")>; |
| 1194 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXWDrm")>; |
| 1195 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVSXWQrm")>; |
| 1196 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXBDrm")>; |
| 1197 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXBQrm")>; |
| 1198 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXBWrm")>; |
| 1199 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXDQrm")>; |
| 1200 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXWDrm")>; |
| 1201 | def: InstRW<[SKLWriteResGroup14], (instregex "PMOVZXWQrm")>; |
| 1202 | def: InstRW<[SKLWriteResGroup14], (instregex "PSHUFBrm")>; |
| 1203 | def: InstRW<[SKLWriteResGroup14], (instregex "PSHUFDmi")>; |
| 1204 | def: InstRW<[SKLWriteResGroup14], (instregex "PSHUFHWmi")>; |
| 1205 | def: InstRW<[SKLWriteResGroup14], (instregex "PSHUFLWmi")>; |
| 1206 | def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKHBWrm")>; |
| 1207 | def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKHDQrm")>; |
| 1208 | def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKHQDQrm")>; |
| 1209 | def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKHWDrm")>; |
| 1210 | def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKLBWrm")>; |
| 1211 | def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKLDQrm")>; |
| 1212 | def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKLQDQrm")>; |
| 1213 | def: InstRW<[SKLWriteResGroup14], (instregex "PUNPCKLWDrm")>; |
| 1214 | def: InstRW<[SKLWriteResGroup14], (instregex "SHUFPDrmi")>; |
| 1215 | def: InstRW<[SKLWriteResGroup14], (instregex "SHUFPSrmi")>; |
| 1216 | def: InstRW<[SKLWriteResGroup14], (instregex "UNPCKHPDrm")>; |
| 1217 | def: InstRW<[SKLWriteResGroup14], (instregex "UNPCKHPSrm")>; |
| 1218 | def: InstRW<[SKLWriteResGroup14], (instregex "UNPCKLPDrm")>; |
| 1219 | def: InstRW<[SKLWriteResGroup14], (instregex "UNPCKLPSrm")>; |
| 1220 | def: InstRW<[SKLWriteResGroup14], (instregex "VINSERTPSrm")>; |
| 1221 | def: InstRW<[SKLWriteResGroup14], (instregex "VMOVHPDrm")>; |
| 1222 | def: InstRW<[SKLWriteResGroup14], (instregex "VMOVHPSrm")>; |
| 1223 | def: InstRW<[SKLWriteResGroup14], (instregex "VMOVLPDrm")>; |
| 1224 | def: InstRW<[SKLWriteResGroup14], (instregex "VMOVLPSrm")>; |
| 1225 | def: InstRW<[SKLWriteResGroup14], (instregex "VPACKSSDWYrm")>; |
| 1226 | def: InstRW<[SKLWriteResGroup14], (instregex "VPACKSSDWrm")>; |
| 1227 | def: InstRW<[SKLWriteResGroup14], (instregex "VPACKSSWBYrm")>; |
| 1228 | def: InstRW<[SKLWriteResGroup14], (instregex "VPACKSSWBrm")>; |
| 1229 | def: InstRW<[SKLWriteResGroup14], (instregex "VPACKUSDWYrm")>; |
| 1230 | def: InstRW<[SKLWriteResGroup14], (instregex "VPACKUSDWrm")>; |
| 1231 | def: InstRW<[SKLWriteResGroup14], (instregex "VPACKUSWBYrm")>; |
| 1232 | def: InstRW<[SKLWriteResGroup14], (instregex "VPACKUSWBrm")>; |
| 1233 | def: InstRW<[SKLWriteResGroup14], (instregex "VPALIGNRYrmi")>; |
| 1234 | def: InstRW<[SKLWriteResGroup14], (instregex "VPALIGNRrmi")>; |
| 1235 | def: InstRW<[SKLWriteResGroup14], (instregex "VPBLENDWYrmi")>; |
| 1236 | def: InstRW<[SKLWriteResGroup14], (instregex "VPBLENDWrmi")>; |
| 1237 | def: InstRW<[SKLWriteResGroup14], (instregex "VPBROADCASTBYrm")>; |
| 1238 | def: InstRW<[SKLWriteResGroup14], (instregex "VPBROADCASTBrm")>; |
| 1239 | def: InstRW<[SKLWriteResGroup14], (instregex "VPBROADCASTWYrm")>; |
| 1240 | def: InstRW<[SKLWriteResGroup14], (instregex "VPBROADCASTWrm")>; |
| 1241 | def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPDYmi")>; |
| 1242 | def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPDYrm")>; |
| 1243 | def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPDmi")>; |
| 1244 | def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPDrm")>; |
| 1245 | def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPSYmi")>; |
| 1246 | def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPSYrm")>; |
| 1247 | def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPSmi")>; |
| 1248 | def: InstRW<[SKLWriteResGroup14], (instregex "VPERMILPSrm")>; |
| 1249 | def: InstRW<[SKLWriteResGroup14], (instregex "VPINSRBrm")>; |
| 1250 | def: InstRW<[SKLWriteResGroup14], (instregex "VPINSRDrm")>; |
| 1251 | def: InstRW<[SKLWriteResGroup14], (instregex "VPINSRQrm")>; |
| 1252 | def: InstRW<[SKLWriteResGroup14], (instregex "VPINSRWrmi")>; |
| 1253 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXBDrm")>; |
| 1254 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXBQrm")>; |
| 1255 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXBWrm")>; |
| 1256 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXDQrm")>; |
| 1257 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXWDrm")>; |
| 1258 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVSXWQrm")>; |
| 1259 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXBDrm")>; |
| 1260 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXBQrm")>; |
| 1261 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXBWrm")>; |
| 1262 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXDQrm")>; |
| 1263 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXWDrm")>; |
| 1264 | def: InstRW<[SKLWriteResGroup14], (instregex "VPMOVZXWQrm")>; |
| 1265 | def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFBYrm")>; |
| 1266 | def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFBrm")>; |
| 1267 | def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFDYmi")>; |
| 1268 | def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFDmi")>; |
| 1269 | def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFHWYmi")>; |
| 1270 | def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFHWmi")>; |
| 1271 | def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFLWYmi")>; |
| 1272 | def: InstRW<[SKLWriteResGroup14], (instregex "VPSHUFLWmi")>; |
| 1273 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHBWYrm")>; |
| 1274 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHBWrm")>; |
| 1275 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHDQYrm")>; |
| 1276 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHDQrm")>; |
| 1277 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHQDQYrm")>; |
| 1278 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHQDQrm")>; |
| 1279 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHWDYrm")>; |
| 1280 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKHWDrm")>; |
| 1281 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLBWYrm")>; |
| 1282 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLBWrm")>; |
| 1283 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLDQYrm")>; |
| 1284 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLDQrm")>; |
| 1285 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLQDQYrm")>; |
| 1286 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLQDQrm")>; |
| 1287 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLWDYrm")>; |
| 1288 | def: InstRW<[SKLWriteResGroup14], (instregex "VPUNPCKLWDrm")>; |
| 1289 | def: InstRW<[SKLWriteResGroup14], (instregex "VSHUFPDYrmi")>; |
| 1290 | def: InstRW<[SKLWriteResGroup14], (instregex "VSHUFPDrmi")>; |
| 1291 | def: InstRW<[SKLWriteResGroup14], (instregex "VSHUFPSYrmi")>; |
| 1292 | def: InstRW<[SKLWriteResGroup14], (instregex "VSHUFPSrmi")>; |
| 1293 | def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKHPDYrm")>; |
| 1294 | def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKHPDrm")>; |
| 1295 | def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKHPSYrm")>; |
| 1296 | def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKHPSrm")>; |
| 1297 | def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKLPDYrm")>; |
| 1298 | def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKLPDrm")>; |
| 1299 | def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKLPSYrm")>; |
| 1300 | def: InstRW<[SKLWriteResGroup14], (instregex "VUNPCKLPSrm")>; |
| 1301 | |
| 1302 | def SKLWriteResGroup15 : SchedWriteRes<[SKLPort6,SKLPort23]> { |
| 1303 | let Latency = 1; |
| 1304 | let NumMicroOps = 2; |
| 1305 | let ResourceCycles = [1,1]; |
| 1306 | } |
| 1307 | def: InstRW<[SKLWriteResGroup15], (instregex "FARJMP64")>; |
| 1308 | def: InstRW<[SKLWriteResGroup15], (instregex "JMP(16|32|64)m")>; |
| 1309 | |
| 1310 | def SKLWriteResGroup16 : SchedWriteRes<[SKLPort01,SKLPort23]> { |
| 1311 | let Latency = 1; |
| 1312 | let NumMicroOps = 2; |
| 1313 | let ResourceCycles = [1,1]; |
| 1314 | } |
| 1315 | def: InstRW<[SKLWriteResGroup16], (instregex "PABSBrm")>; |
| 1316 | def: InstRW<[SKLWriteResGroup16], (instregex "PABSDrm")>; |
| 1317 | def: InstRW<[SKLWriteResGroup16], (instregex "PABSWrm")>; |
| 1318 | def: InstRW<[SKLWriteResGroup16], (instregex "PADDSBrm")>; |
| 1319 | def: InstRW<[SKLWriteResGroup16], (instregex "PADDSWrm")>; |
| 1320 | def: InstRW<[SKLWriteResGroup16], (instregex "PADDUSBrm")>; |
| 1321 | def: InstRW<[SKLWriteResGroup16], (instregex "PADDUSWrm")>; |
| 1322 | def: InstRW<[SKLWriteResGroup16], (instregex "PAVGBrm")>; |
| 1323 | def: InstRW<[SKLWriteResGroup16], (instregex "PAVGWrm")>; |
| 1324 | def: InstRW<[SKLWriteResGroup16], (instregex "PCMPEQBrm")>; |
| 1325 | def: InstRW<[SKLWriteResGroup16], (instregex "PCMPEQDrm")>; |
| 1326 | def: InstRW<[SKLWriteResGroup16], (instregex "PCMPEQQrm")>; |
| 1327 | def: InstRW<[SKLWriteResGroup16], (instregex "PCMPEQWrm")>; |
| 1328 | def: InstRW<[SKLWriteResGroup16], (instregex "PCMPGTBrm")>; |
| 1329 | def: InstRW<[SKLWriteResGroup16], (instregex "PCMPGTDrm")>; |
| 1330 | def: InstRW<[SKLWriteResGroup16], (instregex "PCMPGTWrm")>; |
| 1331 | def: InstRW<[SKLWriteResGroup16], (instregex "PMAXSBrm")>; |
| 1332 | def: InstRW<[SKLWriteResGroup16], (instregex "PMAXSDrm")>; |
| 1333 | def: InstRW<[SKLWriteResGroup16], (instregex "PMAXSWrm")>; |
| 1334 | def: InstRW<[SKLWriteResGroup16], (instregex "PMAXUBrm")>; |
| 1335 | def: InstRW<[SKLWriteResGroup16], (instregex "PMAXUDrm")>; |
| 1336 | def: InstRW<[SKLWriteResGroup16], (instregex "PMAXUWrm")>; |
| 1337 | def: InstRW<[SKLWriteResGroup16], (instregex "PMINSBrm")>; |
| 1338 | def: InstRW<[SKLWriteResGroup16], (instregex "PMINSDrm")>; |
| 1339 | def: InstRW<[SKLWriteResGroup16], (instregex "PMINSWrm")>; |
| 1340 | def: InstRW<[SKLWriteResGroup16], (instregex "PMINUBrm")>; |
| 1341 | def: InstRW<[SKLWriteResGroup16], (instregex "PMINUDrm")>; |
| 1342 | def: InstRW<[SKLWriteResGroup16], (instregex "PMINUWrm")>; |
| 1343 | def: InstRW<[SKLWriteResGroup16], (instregex "PSIGNBrm128")>; |
| 1344 | def: InstRW<[SKLWriteResGroup16], (instregex "PSIGNDrm128")>; |
| 1345 | def: InstRW<[SKLWriteResGroup16], (instregex "PSIGNWrm128")>; |
| 1346 | def: InstRW<[SKLWriteResGroup16], (instregex "PSLLDrm")>; |
| 1347 | def: InstRW<[SKLWriteResGroup16], (instregex "PSLLQrm")>; |
| 1348 | def: InstRW<[SKLWriteResGroup16], (instregex "PSLLWrm")>; |
| 1349 | def: InstRW<[SKLWriteResGroup16], (instregex "PSRADrm")>; |
| 1350 | def: InstRW<[SKLWriteResGroup16], (instregex "PSRAWrm")>; |
| 1351 | def: InstRW<[SKLWriteResGroup16], (instregex "PSRLDrm")>; |
| 1352 | def: InstRW<[SKLWriteResGroup16], (instregex "PSRLQrm")>; |
| 1353 | def: InstRW<[SKLWriteResGroup16], (instregex "PSRLWrm")>; |
| 1354 | def: InstRW<[SKLWriteResGroup16], (instregex "PSUBSBrm")>; |
| 1355 | def: InstRW<[SKLWriteResGroup16], (instregex "PSUBSWrm")>; |
| 1356 | def: InstRW<[SKLWriteResGroup16], (instregex "PSUBUSBrm")>; |
| 1357 | def: InstRW<[SKLWriteResGroup16], (instregex "PSUBUSWrm")>; |
| 1358 | def: InstRW<[SKLWriteResGroup16], (instregex "VPABSBYrm")>; |
| 1359 | def: InstRW<[SKLWriteResGroup16], (instregex "VPABSBrm")>; |
| 1360 | def: InstRW<[SKLWriteResGroup16], (instregex "VPABSDYrm")>; |
| 1361 | def: InstRW<[SKLWriteResGroup16], (instregex "VPABSDrm")>; |
| 1362 | def: InstRW<[SKLWriteResGroup16], (instregex "VPABSWYrm")>; |
| 1363 | def: InstRW<[SKLWriteResGroup16], (instregex "VPABSWrm")>; |
| 1364 | def: InstRW<[SKLWriteResGroup16], (instregex "VPADDSBYrm")>; |
| 1365 | def: InstRW<[SKLWriteResGroup16], (instregex "VPADDSBrm")>; |
| 1366 | def: InstRW<[SKLWriteResGroup16], (instregex "VPADDSWYrm")>; |
| 1367 | def: InstRW<[SKLWriteResGroup16], (instregex "VPADDSWrm")>; |
| 1368 | def: InstRW<[SKLWriteResGroup16], (instregex "VPADDUSBYrm")>; |
| 1369 | def: InstRW<[SKLWriteResGroup16], (instregex "VPADDUSBrm")>; |
| 1370 | def: InstRW<[SKLWriteResGroup16], (instregex "VPADDUSWYrm")>; |
| 1371 | def: InstRW<[SKLWriteResGroup16], (instregex "VPADDUSWrm")>; |
| 1372 | def: InstRW<[SKLWriteResGroup16], (instregex "VPAVGBYrm")>; |
| 1373 | def: InstRW<[SKLWriteResGroup16], (instregex "VPAVGBrm")>; |
| 1374 | def: InstRW<[SKLWriteResGroup16], (instregex "VPAVGWYrm")>; |
| 1375 | def: InstRW<[SKLWriteResGroup16], (instregex "VPAVGWrm")>; |
| 1376 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQBYrm")>; |
| 1377 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQBrm")>; |
| 1378 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQDYrm")>; |
| 1379 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQDrm")>; |
| 1380 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQQYrm")>; |
| 1381 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQQrm")>; |
| 1382 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQWYrm")>; |
| 1383 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPEQWrm")>; |
| 1384 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTBYrm")>; |
| 1385 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTBrm")>; |
| 1386 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTDYrm")>; |
| 1387 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTDrm")>; |
| 1388 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTWYrm")>; |
| 1389 | def: InstRW<[SKLWriteResGroup16], (instregex "VPCMPGTWrm")>; |
| 1390 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSBYrm")>; |
| 1391 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSBrm")>; |
| 1392 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSDYrm")>; |
| 1393 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSDrm")>; |
| 1394 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSWYrm")>; |
| 1395 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXSWrm")>; |
| 1396 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUBYrm")>; |
| 1397 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUBrm")>; |
| 1398 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUDYrm")>; |
| 1399 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUDrm")>; |
| 1400 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUWYrm")>; |
| 1401 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMAXUWrm")>; |
| 1402 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSBYrm")>; |
| 1403 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSBrm")>; |
| 1404 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSDYrm")>; |
| 1405 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSDrm")>; |
| 1406 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSWYrm")>; |
| 1407 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINSWrm")>; |
| 1408 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUBYrm")>; |
| 1409 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUBrm")>; |
| 1410 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUDYrm")>; |
| 1411 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUDrm")>; |
| 1412 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUWYrm")>; |
| 1413 | def: InstRW<[SKLWriteResGroup16], (instregex "VPMINUWrm")>; |
| 1414 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNBYrm256")>; |
| 1415 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNBrm128")>; |
| 1416 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNDYrm256")>; |
| 1417 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNDrm128")>; |
| 1418 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNWYrm256")>; |
| 1419 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSIGNWrm128")>; |
| 1420 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLDYrm")>; |
| 1421 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLDrm")>; |
| 1422 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLQYrm")>; |
| 1423 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLQrm")>; |
| 1424 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLVDYrm")>; |
| 1425 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLVDrm")>; |
| 1426 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLVQYrm")>; |
| 1427 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLVQrm")>; |
| 1428 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLWYrm")>; |
| 1429 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSLLWrm")>; |
| 1430 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRADYrm")>; |
| 1431 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRADrm")>; |
| 1432 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRAVDYrm")>; |
| 1433 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRAVDrm")>; |
| 1434 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRAWYrm")>; |
| 1435 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRAWrm")>; |
| 1436 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLDYrm")>; |
| 1437 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLDrm")>; |
| 1438 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLQYrm")>; |
| 1439 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLQrm")>; |
| 1440 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLVDYrm")>; |
| 1441 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLVDrm")>; |
| 1442 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLVQYrm")>; |
| 1443 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLVQrm")>; |
| 1444 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLWYrm")>; |
| 1445 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSRLWrm")>; |
| 1446 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBSBYrm")>; |
| 1447 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBSBrm")>; |
| 1448 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBSWYrm")>; |
| 1449 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBSWrm")>; |
| 1450 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBUSBYrm")>; |
| 1451 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBUSBrm")>; |
| 1452 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBUSWYrm")>; |
| 1453 | def: InstRW<[SKLWriteResGroup16], (instregex "VPSUBUSWrm")>; |
| 1454 | |
| 1455 | def SKLWriteResGroup17 : SchedWriteRes<[SKLPort23,SKLPort05]> { |
| 1456 | let Latency = 1; |
| 1457 | let NumMicroOps = 2; |
| 1458 | let ResourceCycles = [1,1]; |
| 1459 | } |
| 1460 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PABSBrm64")>; |
| 1461 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PABSDrm64")>; |
| 1462 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PABSWrm64")>; |
| 1463 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PADDBirm")>; |
| 1464 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PADDDirm")>; |
| 1465 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PADDQirm")>; |
| 1466 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PADDWirm")>; |
| 1467 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PANDNirm")>; |
| 1468 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PANDirm")>; |
| 1469 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PORirm")>; |
| 1470 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSIGNBrm64")>; |
| 1471 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSIGNDrm64")>; |
| 1472 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSIGNWrm64")>; |
| 1473 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSUBBirm")>; |
| 1474 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSUBDirm")>; |
| 1475 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSUBQirm")>; |
| 1476 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PSUBWirm")>; |
| 1477 | def: InstRW<[SKLWriteResGroup17], (instregex "MMX_PXORirm")>; |
| 1478 | |
| 1479 | def SKLWriteResGroup18 : SchedWriteRes<[SKLPort23,SKLPort06]> { |
| 1480 | let Latency = 1; |
| 1481 | let NumMicroOps = 2; |
| 1482 | let ResourceCycles = [1,1]; |
| 1483 | } |
| 1484 | def: InstRW<[SKLWriteResGroup18], (instregex "ADC(16|32|64)rm")>; |
| 1485 | def: InstRW<[SKLWriteResGroup18], (instregex "ADC8rm")>; |
| 1486 | def: InstRW<[SKLWriteResGroup18], (instregex "ADCX32rm")>; |
| 1487 | def: InstRW<[SKLWriteResGroup18], (instregex "ADCX64rm")>; |
| 1488 | def: InstRW<[SKLWriteResGroup18], (instregex "ADOX32rm")>; |
| 1489 | def: InstRW<[SKLWriteResGroup18], (instregex "ADOX64rm")>; |
| 1490 | def: InstRW<[SKLWriteResGroup18], (instregex "BT(16|32|64)mi8")>; |
| 1491 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVAE(16|32|64)rm")>; |
| 1492 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVB(16|32|64)rm")>; |
| 1493 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVE(16|32|64)rm")>; |
| 1494 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVG(16|32|64)rm")>; |
| 1495 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVGE(16|32|64)rm")>; |
| 1496 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVL(16|32|64)rm")>; |
| 1497 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVLE(16|32|64)rm")>; |
| 1498 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVNE(16|32|64)rm")>; |
| 1499 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVNO(16|32|64)rm")>; |
| 1500 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVNP(16|32|64)rm")>; |
| 1501 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVNS(16|32|64)rm")>; |
| 1502 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVO(16|32|64)rm")>; |
| 1503 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVP(16|32|64)rm")>; |
| 1504 | def: InstRW<[SKLWriteResGroup18], (instregex "CMOVS(16|32|64)rm")>; |
| 1505 | def: InstRW<[SKLWriteResGroup18], (instregex "RORX32mi")>; |
| 1506 | def: InstRW<[SKLWriteResGroup18], (instregex "RORX64mi")>; |
| 1507 | def: InstRW<[SKLWriteResGroup18], (instregex "SARX32rm")>; |
| 1508 | def: InstRW<[SKLWriteResGroup18], (instregex "SARX64rm")>; |
| 1509 | def: InstRW<[SKLWriteResGroup18], (instregex "SBB(16|32|64)rm")>; |
| 1510 | def: InstRW<[SKLWriteResGroup18], (instregex "SBB8rm")>; |
| 1511 | def: InstRW<[SKLWriteResGroup18], (instregex "SHLX32rm")>; |
| 1512 | def: InstRW<[SKLWriteResGroup18], (instregex "SHLX64rm")>; |
| 1513 | def: InstRW<[SKLWriteResGroup18], (instregex "SHRX32rm")>; |
| 1514 | def: InstRW<[SKLWriteResGroup18], (instregex "SHRX64rm")>; |
| 1515 | |
| 1516 | def SKLWriteResGroup19 : SchedWriteRes<[SKLPort23,SKLPort15]> { |
| 1517 | let Latency = 1; |
| 1518 | let NumMicroOps = 2; |
| 1519 | let ResourceCycles = [1,1]; |
| 1520 | } |
| 1521 | def: InstRW<[SKLWriteResGroup19], (instregex "ANDN32rm")>; |
| 1522 | def: InstRW<[SKLWriteResGroup19], (instregex "ANDN64rm")>; |
| 1523 | def: InstRW<[SKLWriteResGroup19], (instregex "BLSI32rm")>; |
| 1524 | def: InstRW<[SKLWriteResGroup19], (instregex "BLSI64rm")>; |
| 1525 | def: InstRW<[SKLWriteResGroup19], (instregex "BLSMSK32rm")>; |
| 1526 | def: InstRW<[SKLWriteResGroup19], (instregex "BLSMSK64rm")>; |
| 1527 | def: InstRW<[SKLWriteResGroup19], (instregex "BLSR32rm")>; |
| 1528 | def: InstRW<[SKLWriteResGroup19], (instregex "BLSR64rm")>; |
| 1529 | def: InstRW<[SKLWriteResGroup19], (instregex "BZHI32rm")>; |
| 1530 | def: InstRW<[SKLWriteResGroup19], (instregex "BZHI64rm")>; |
| 1531 | def: InstRW<[SKLWriteResGroup19], (instregex "MOVBE(16|32|64)rm")>; |
| 1532 | |
| 1533 | def SKLWriteResGroup20 : SchedWriteRes<[SKLPort23,SKLPort015]> { |
| 1534 | let Latency = 1; |
| 1535 | let NumMicroOps = 2; |
| 1536 | let ResourceCycles = [1,1]; |
| 1537 | } |
| 1538 | def: InstRW<[SKLWriteResGroup20], (instregex "ANDNPDrm")>; |
| 1539 | def: InstRW<[SKLWriteResGroup20], (instregex "ANDNPSrm")>; |
| 1540 | def: InstRW<[SKLWriteResGroup20], (instregex "ANDPDrm")>; |
| 1541 | def: InstRW<[SKLWriteResGroup20], (instregex "ANDPSrm")>; |
| 1542 | def: InstRW<[SKLWriteResGroup20], (instregex "BLENDPDrmi")>; |
| 1543 | def: InstRW<[SKLWriteResGroup20], (instregex "BLENDPSrmi")>; |
| 1544 | def: InstRW<[SKLWriteResGroup20], (instregex "ORPDrm")>; |
| 1545 | def: InstRW<[SKLWriteResGroup20], (instregex "ORPSrm")>; |
| 1546 | def: InstRW<[SKLWriteResGroup20], (instregex "PADDBrm")>; |
| 1547 | def: InstRW<[SKLWriteResGroup20], (instregex "PADDDrm")>; |
| 1548 | def: InstRW<[SKLWriteResGroup20], (instregex "PADDQrm")>; |
| 1549 | def: InstRW<[SKLWriteResGroup20], (instregex "PADDWrm")>; |
| 1550 | def: InstRW<[SKLWriteResGroup20], (instregex "PANDNrm")>; |
| 1551 | def: InstRW<[SKLWriteResGroup20], (instregex "PANDrm")>; |
| 1552 | def: InstRW<[SKLWriteResGroup20], (instregex "PORrm")>; |
| 1553 | def: InstRW<[SKLWriteResGroup20], (instregex "PSUBBrm")>; |
| 1554 | def: InstRW<[SKLWriteResGroup20], (instregex "PSUBDrm")>; |
| 1555 | def: InstRW<[SKLWriteResGroup20], (instregex "PSUBQrm")>; |
| 1556 | def: InstRW<[SKLWriteResGroup20], (instregex "PSUBWrm")>; |
| 1557 | def: InstRW<[SKLWriteResGroup20], (instregex "PXORrm")>; |
| 1558 | def: InstRW<[SKLWriteResGroup20], (instregex "VANDNPDYrm")>; |
| 1559 | def: InstRW<[SKLWriteResGroup20], (instregex "VANDNPDrm")>; |
| 1560 | def: InstRW<[SKLWriteResGroup20], (instregex "VANDNPSYrm")>; |
| 1561 | def: InstRW<[SKLWriteResGroup20], (instregex "VANDNPSrm")>; |
| 1562 | def: InstRW<[SKLWriteResGroup20], (instregex "VANDPDYrm")>; |
| 1563 | def: InstRW<[SKLWriteResGroup20], (instregex "VANDPDrm")>; |
| 1564 | def: InstRW<[SKLWriteResGroup20], (instregex "VANDPSYrm")>; |
| 1565 | def: InstRW<[SKLWriteResGroup20], (instregex "VANDPSrm")>; |
| 1566 | def: InstRW<[SKLWriteResGroup20], (instregex "VBLENDPDYrmi")>; |
| 1567 | def: InstRW<[SKLWriteResGroup20], (instregex "VBLENDPDrmi")>; |
| 1568 | def: InstRW<[SKLWriteResGroup20], (instregex "VBLENDPSYrmi")>; |
| 1569 | def: InstRW<[SKLWriteResGroup20], (instregex "VBLENDPSrmi")>; |
| 1570 | def: InstRW<[SKLWriteResGroup20], (instregex "VINSERTF128rm")>; |
| 1571 | def: InstRW<[SKLWriteResGroup20], (instregex "VINSERTI128rm")>; |
| 1572 | def: InstRW<[SKLWriteResGroup20], (instregex "VMASKMOVPDYrm")>; |
| 1573 | def: InstRW<[SKLWriteResGroup20], (instregex "VMASKMOVPDrm")>; |
| 1574 | def: InstRW<[SKLWriteResGroup20], (instregex "VMASKMOVPSYrm")>; |
| 1575 | def: InstRW<[SKLWriteResGroup20], (instregex "VMASKMOVPSrm")>; |
| 1576 | def: InstRW<[SKLWriteResGroup20], (instregex "VORPDYrm")>; |
| 1577 | def: InstRW<[SKLWriteResGroup20], (instregex "VORPDrm")>; |
| 1578 | def: InstRW<[SKLWriteResGroup20], (instregex "VORPSYrm")>; |
| 1579 | def: InstRW<[SKLWriteResGroup20], (instregex "VORPSrm")>; |
| 1580 | def: InstRW<[SKLWriteResGroup20], (instregex "VPADDBYrm")>; |
| 1581 | def: InstRW<[SKLWriteResGroup20], (instregex "VPADDBrm")>; |
| 1582 | def: InstRW<[SKLWriteResGroup20], (instregex "VPADDDYrm")>; |
| 1583 | def: InstRW<[SKLWriteResGroup20], (instregex "VPADDDrm")>; |
| 1584 | def: InstRW<[SKLWriteResGroup20], (instregex "VPADDQYrm")>; |
| 1585 | def: InstRW<[SKLWriteResGroup20], (instregex "VPADDQrm")>; |
| 1586 | def: InstRW<[SKLWriteResGroup20], (instregex "VPADDWYrm")>; |
| 1587 | def: InstRW<[SKLWriteResGroup20], (instregex "VPADDWrm")>; |
| 1588 | def: InstRW<[SKLWriteResGroup20], (instregex "VPANDNYrm")>; |
| 1589 | def: InstRW<[SKLWriteResGroup20], (instregex "VPANDNrm")>; |
| 1590 | def: InstRW<[SKLWriteResGroup20], (instregex "VPANDYrm")>; |
| 1591 | def: InstRW<[SKLWriteResGroup20], (instregex "VPANDrm")>; |
| 1592 | def: InstRW<[SKLWriteResGroup20], (instregex "VPBLENDDYrmi")>; |
| 1593 | def: InstRW<[SKLWriteResGroup20], (instregex "VPBLENDDrmi")>; |
| 1594 | def: InstRW<[SKLWriteResGroup20], (instregex "VPMASKMOVDYrm")>; |
| 1595 | def: InstRW<[SKLWriteResGroup20], (instregex "VPMASKMOVDrm")>; |
| 1596 | def: InstRW<[SKLWriteResGroup20], (instregex "VPMASKMOVQYrm")>; |
| 1597 | def: InstRW<[SKLWriteResGroup20], (instregex "VPMASKMOVQrm")>; |
| 1598 | def: InstRW<[SKLWriteResGroup20], (instregex "VPORYrm")>; |
| 1599 | def: InstRW<[SKLWriteResGroup20], (instregex "VPORrm")>; |
| 1600 | def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBBYrm")>; |
| 1601 | def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBBrm")>; |
| 1602 | def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBDYrm")>; |
| 1603 | def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBDrm")>; |
| 1604 | def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBQYrm")>; |
| 1605 | def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBQrm")>; |
| 1606 | def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBWYrm")>; |
| 1607 | def: InstRW<[SKLWriteResGroup20], (instregex "VPSUBWrm")>; |
| 1608 | def: InstRW<[SKLWriteResGroup20], (instregex "VPXORYrm")>; |
| 1609 | def: InstRW<[SKLWriteResGroup20], (instregex "VPXORrm")>; |
| 1610 | def: InstRW<[SKLWriteResGroup20], (instregex "VXORPDYrm")>; |
| 1611 | def: InstRW<[SKLWriteResGroup20], (instregex "VXORPDrm")>; |
| 1612 | def: InstRW<[SKLWriteResGroup20], (instregex "VXORPSYrm")>; |
| 1613 | def: InstRW<[SKLWriteResGroup20], (instregex "VXORPSrm")>; |
| 1614 | def: InstRW<[SKLWriteResGroup20], (instregex "XORPDrm")>; |
| 1615 | def: InstRW<[SKLWriteResGroup20], (instregex "XORPSrm")>; |
| 1616 | |
| 1617 | def SKLWriteResGroup21 : SchedWriteRes<[SKLPort23,SKLPort0156]> { |
| 1618 | let Latency = 1; |
| 1619 | let NumMicroOps = 2; |
| 1620 | let ResourceCycles = [1,1]; |
| 1621 | } |
| 1622 | def: InstRW<[SKLWriteResGroup21], (instregex "ADD(16|32|64)rm")>; |
| 1623 | def: InstRW<[SKLWriteResGroup21], (instregex "ADD8rm")>; |
| 1624 | def: InstRW<[SKLWriteResGroup21], (instregex "AND(16|32|64)rm")>; |
| 1625 | def: InstRW<[SKLWriteResGroup21], (instregex "AND8rm")>; |
| 1626 | def: InstRW<[SKLWriteResGroup21], (instregex "CMP(16|32|64)mi8")>; |
| 1627 | def: InstRW<[SKLWriteResGroup21], (instregex "CMP(16|32|64)mr")>; |
| 1628 | def: InstRW<[SKLWriteResGroup21], (instregex "CMP(16|32|64)rm")>; |
| 1629 | def: InstRW<[SKLWriteResGroup21], (instregex "CMP8mi")>; |
| 1630 | def: InstRW<[SKLWriteResGroup21], (instregex "CMP8mr")>; |
| 1631 | def: InstRW<[SKLWriteResGroup21], (instregex "CMP8rm")>; |
| 1632 | def: InstRW<[SKLWriteResGroup21], (instregex "OR(16|32|64)rm")>; |
| 1633 | def: InstRW<[SKLWriteResGroup21], (instregex "OR8rm")>; |
| 1634 | def: InstRW<[SKLWriteResGroup21], (instregex "POP(16|32|64)r(mr?)")>; |
| 1635 | def: InstRW<[SKLWriteResGroup21], (instregex "SUB(16|32|64)rm")>; |
| 1636 | def: InstRW<[SKLWriteResGroup21], (instregex "SUB8rm")>; |
| 1637 | def: InstRW<[SKLWriteResGroup21], (instregex "TEST(16|32|64)rm")>; |
| 1638 | def: InstRW<[SKLWriteResGroup21], (instregex "TEST8mi")>; |
| 1639 | def: InstRW<[SKLWriteResGroup21], (instregex "TEST8rm")>; |
| 1640 | def: InstRW<[SKLWriteResGroup21], (instregex "XOR(16|32|64)rm")>; |
| 1641 | def: InstRW<[SKLWriteResGroup21], (instregex "XOR8rm")>; |
| 1642 | |
| 1643 | def SKLWriteResGroup22 : SchedWriteRes<[SKLPort237,SKLPort0156]> { |
| 1644 | let Latency = 1; |
| 1645 | let NumMicroOps = 2; |
| 1646 | let ResourceCycles = [1,1]; |
| 1647 | } |
| 1648 | def: InstRW<[SKLWriteResGroup22], (instregex "SFENCE")>; |
| 1649 | |
| 1650 | def SKLWriteResGroup23 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> { |
| 1651 | let Latency = 1; |
| 1652 | let NumMicroOps = 3; |
| 1653 | let ResourceCycles = [1,1,1]; |
| 1654 | } |
| 1655 | def: InstRW<[SKLWriteResGroup23], (instregex "EXTRACTPSmr")>; |
| 1656 | def: InstRW<[SKLWriteResGroup23], (instregex "PEXTRBmr")>; |
| 1657 | def: InstRW<[SKLWriteResGroup23], (instregex "PEXTRDmr")>; |
| 1658 | def: InstRW<[SKLWriteResGroup23], (instregex "PEXTRQmr")>; |
| 1659 | def: InstRW<[SKLWriteResGroup23], (instregex "PEXTRWmr")>; |
| 1660 | def: InstRW<[SKLWriteResGroup23], (instregex "STMXCSR")>; |
| 1661 | def: InstRW<[SKLWriteResGroup23], (instregex "VEXTRACTPSmr")>; |
| 1662 | def: InstRW<[SKLWriteResGroup23], (instregex "VPEXTRBmr")>; |
| 1663 | def: InstRW<[SKLWriteResGroup23], (instregex "VPEXTRDmr")>; |
| 1664 | def: InstRW<[SKLWriteResGroup23], (instregex "VPEXTRQmr")>; |
| 1665 | def: InstRW<[SKLWriteResGroup23], (instregex "VPEXTRWmr")>; |
| 1666 | def: InstRW<[SKLWriteResGroup23], (instregex "VSTMXCSR")>; |
| 1667 | |
| 1668 | def SKLWriteResGroup24 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> { |
| 1669 | let Latency = 1; |
| 1670 | let NumMicroOps = 3; |
| 1671 | let ResourceCycles = [1,1,1]; |
| 1672 | } |
| 1673 | def: InstRW<[SKLWriteResGroup24], (instregex "FNSTCW16m")>; |
| 1674 | |
| 1675 | def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> { |
| 1676 | let Latency = 1; |
| 1677 | let NumMicroOps = 3; |
| 1678 | let ResourceCycles = [1,1,1]; |
| 1679 | } |
| 1680 | def: InstRW<[SKLWriteResGroup25], (instregex "SETAEm")>; |
| 1681 | def: InstRW<[SKLWriteResGroup25], (instregex "SETBm")>; |
| 1682 | def: InstRW<[SKLWriteResGroup25], (instregex "SETEm")>; |
| 1683 | def: InstRW<[SKLWriteResGroup25], (instregex "SETGEm")>; |
| 1684 | def: InstRW<[SKLWriteResGroup25], (instregex "SETGm")>; |
| 1685 | def: InstRW<[SKLWriteResGroup25], (instregex "SETLEm")>; |
| 1686 | def: InstRW<[SKLWriteResGroup25], (instregex "SETLm")>; |
| 1687 | def: InstRW<[SKLWriteResGroup25], (instregex "SETNEm")>; |
| 1688 | def: InstRW<[SKLWriteResGroup25], (instregex "SETNOm")>; |
| 1689 | def: InstRW<[SKLWriteResGroup25], (instregex "SETNPm")>; |
| 1690 | def: InstRW<[SKLWriteResGroup25], (instregex "SETNSm")>; |
| 1691 | def: InstRW<[SKLWriteResGroup25], (instregex "SETOm")>; |
| 1692 | def: InstRW<[SKLWriteResGroup25], (instregex "SETPm")>; |
| 1693 | def: InstRW<[SKLWriteResGroup25], (instregex "SETSm")>; |
| 1694 | |
| 1695 | def SKLWriteResGroup26 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> { |
| 1696 | let Latency = 1; |
| 1697 | let NumMicroOps = 3; |
| 1698 | let ResourceCycles = [1,1,1]; |
| 1699 | } |
| 1700 | def: InstRW<[SKLWriteResGroup26], (instregex "MOVBE(16|32|64)mr")>; |
| 1701 | |
| 1702 | def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> { |
| 1703 | let Latency = 1; |
| 1704 | let NumMicroOps = 3; |
| 1705 | let ResourceCycles = [1,1,1]; |
| 1706 | } |
| 1707 | def: InstRW<[SKLWriteResGroup27], (instregex "PUSH(16|32|64)r(mr?)")>; |
| 1708 | def: InstRW<[SKLWriteResGroup27], (instregex "PUSH64i8")>; |
| 1709 | def: InstRW<[SKLWriteResGroup27], (instregex "STOSB")>; |
| 1710 | def: InstRW<[SKLWriteResGroup27], (instregex "STOSL")>; |
| 1711 | def: InstRW<[SKLWriteResGroup27], (instregex "STOSQ")>; |
| 1712 | def: InstRW<[SKLWriteResGroup27], (instregex "STOSW")>; |
| 1713 | |
| 1714 | def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { |
| 1715 | let Latency = 1; |
| 1716 | let NumMicroOps = 4; |
| 1717 | let ResourceCycles = [1,1,1,1]; |
| 1718 | } |
| 1719 | def: InstRW<[SKLWriteResGroup28], (instregex "BTC(16|32|64)mi8")>; |
| 1720 | def: InstRW<[SKLWriteResGroup28], (instregex "BTR(16|32|64)mi8")>; |
| 1721 | def: InstRW<[SKLWriteResGroup28], (instregex "BTS(16|32|64)mi8")>; |
| 1722 | def: InstRW<[SKLWriteResGroup28], (instregex "SAR(16|32|64)m1")>; |
| 1723 | def: InstRW<[SKLWriteResGroup28], (instregex "SAR(16|32|64)mi")>; |
| 1724 | def: InstRW<[SKLWriteResGroup28], (instregex "SAR8m1")>; |
| 1725 | def: InstRW<[SKLWriteResGroup28], (instregex "SAR8mi")>; |
| 1726 | def: InstRW<[SKLWriteResGroup28], (instregex "SHL(16|32|64)m1")>; |
| 1727 | def: InstRW<[SKLWriteResGroup28], (instregex "SHL(16|32|64)mi")>; |
| 1728 | def: InstRW<[SKLWriteResGroup28], (instregex "SHL8m1")>; |
| 1729 | def: InstRW<[SKLWriteResGroup28], (instregex "SHL8mi")>; |
| 1730 | def: InstRW<[SKLWriteResGroup28], (instregex "SHR(16|32|64)m1")>; |
| 1731 | def: InstRW<[SKLWriteResGroup28], (instregex "SHR(16|32|64)mi")>; |
| 1732 | def: InstRW<[SKLWriteResGroup28], (instregex "SHR8m1")>; |
| 1733 | def: InstRW<[SKLWriteResGroup28], (instregex "SHR8mi")>; |
| 1734 | |
| 1735 | def SKLWriteResGroup29 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> { |
| 1736 | let Latency = 1; |
| 1737 | let NumMicroOps = 4; |
| 1738 | let ResourceCycles = [1,1,1,1]; |
| 1739 | } |
| 1740 | def: InstRW<[SKLWriteResGroup29], (instregex "ADD(16|32|64)mi8")>; |
| 1741 | def: InstRW<[SKLWriteResGroup29], (instregex "ADD(16|32|64)mr")>; |
| 1742 | def: InstRW<[SKLWriteResGroup29], (instregex "ADD8mi")>; |
| 1743 | def: InstRW<[SKLWriteResGroup29], (instregex "ADD8mr")>; |
| 1744 | def: InstRW<[SKLWriteResGroup29], (instregex "AND(16|32|64)mi8")>; |
| 1745 | def: InstRW<[SKLWriteResGroup29], (instregex "AND(16|32|64)mr")>; |
| 1746 | def: InstRW<[SKLWriteResGroup29], (instregex "AND8mi")>; |
| 1747 | def: InstRW<[SKLWriteResGroup29], (instregex "AND8mr")>; |
| 1748 | def: InstRW<[SKLWriteResGroup29], (instregex "DEC(16|32|64)m")>; |
| 1749 | def: InstRW<[SKLWriteResGroup29], (instregex "DEC8m")>; |
| 1750 | def: InstRW<[SKLWriteResGroup29], (instregex "INC(16|32|64)m")>; |
| 1751 | def: InstRW<[SKLWriteResGroup29], (instregex "INC8m")>; |
| 1752 | def: InstRW<[SKLWriteResGroup29], (instregex "NEG(16|32|64)m")>; |
| 1753 | def: InstRW<[SKLWriteResGroup29], (instregex "NEG8m")>; |
| 1754 | def: InstRW<[SKLWriteResGroup29], (instregex "NOT(16|32|64)m")>; |
| 1755 | def: InstRW<[SKLWriteResGroup29], (instregex "NOT8m")>; |
| 1756 | def: InstRW<[SKLWriteResGroup29], (instregex "OR(16|32|64)mi8")>; |
| 1757 | def: InstRW<[SKLWriteResGroup29], (instregex "OR(16|32|64)mr")>; |
| 1758 | def: InstRW<[SKLWriteResGroup29], (instregex "OR8mi")>; |
| 1759 | def: InstRW<[SKLWriteResGroup29], (instregex "OR8mr")>; |
| 1760 | def: InstRW<[SKLWriteResGroup29], (instregex "POP(16|32|64)rmm")>; |
| 1761 | def: InstRW<[SKLWriteResGroup29], (instregex "PUSH(16|32|64)rmm")>; |
| 1762 | def: InstRW<[SKLWriteResGroup29], (instregex "SUB(16|32|64)mi8")>; |
| 1763 | def: InstRW<[SKLWriteResGroup29], (instregex "SUB(16|32|64)mr")>; |
| 1764 | def: InstRW<[SKLWriteResGroup29], (instregex "SUB8mi")>; |
| 1765 | def: InstRW<[SKLWriteResGroup29], (instregex "SUB8mr")>; |
| 1766 | def: InstRW<[SKLWriteResGroup29], (instregex "XOR(16|32|64)mi8")>; |
| 1767 | def: InstRW<[SKLWriteResGroup29], (instregex "XOR(16|32|64)mr")>; |
| 1768 | def: InstRW<[SKLWriteResGroup29], (instregex "XOR8mi")>; |
| 1769 | def: InstRW<[SKLWriteResGroup29], (instregex "XOR8mr")>; |
| 1770 | |
| 1771 | def SKLWriteResGroup31 : SchedWriteRes<[SKLPort0]> { |
| 1772 | let Latency = 2; |
| 1773 | let NumMicroOps = 1; |
| 1774 | let ResourceCycles = [1]; |
| 1775 | } |
| 1776 | def: InstRW<[SKLWriteResGroup31], (instregex "COMISDrr")>; |
| 1777 | def: InstRW<[SKLWriteResGroup31], (instregex "COMISSrr")>; |
| 1778 | def: InstRW<[SKLWriteResGroup31], (instregex "MMX_MOVD64from64rr")>; |
| 1779 | def: InstRW<[SKLWriteResGroup31], (instregex "MMX_MOVD64grr")>; |
| 1780 | def: InstRW<[SKLWriteResGroup31], (instregex "MMX_PMOVMSKBrr")>; |
| 1781 | def: InstRW<[SKLWriteResGroup31], (instregex "MOVMSKPDrr")>; |
| 1782 | def: InstRW<[SKLWriteResGroup31], (instregex "MOVMSKPSrr")>; |
| 1783 | def: InstRW<[SKLWriteResGroup31], (instregex "MOVPDI2DIrr")>; |
| 1784 | def: InstRW<[SKLWriteResGroup31], (instregex "MOVPQIto64rr")>; |
| 1785 | def: InstRW<[SKLWriteResGroup31], (instregex "PMOVMSKBrr")>; |
| 1786 | def: InstRW<[SKLWriteResGroup31], (instregex "UCOMISDrr")>; |
| 1787 | def: InstRW<[SKLWriteResGroup31], (instregex "UCOMISSrr")>; |
| 1788 | def: InstRW<[SKLWriteResGroup31], (instregex "VCOMISDrr")>; |
| 1789 | def: InstRW<[SKLWriteResGroup31], (instregex "VCOMISSrr")>; |
| 1790 | def: InstRW<[SKLWriteResGroup31], (instregex "VMOVMSKPDYrr")>; |
| 1791 | def: InstRW<[SKLWriteResGroup31], (instregex "VMOVMSKPDrr")>; |
| 1792 | def: InstRW<[SKLWriteResGroup31], (instregex "VMOVMSKPSYrr")>; |
| 1793 | def: InstRW<[SKLWriteResGroup31], (instregex "VMOVMSKPSrr")>; |
| 1794 | def: InstRW<[SKLWriteResGroup31], (instregex "VMOVPDI2DIrr")>; |
| 1795 | def: InstRW<[SKLWriteResGroup31], (instregex "VMOVPQIto64rr")>; |
| 1796 | def: InstRW<[SKLWriteResGroup31], (instregex "VPMOVMSKBYrr")>; |
| 1797 | def: InstRW<[SKLWriteResGroup31], (instregex "VPMOVMSKBrr")>; |
| 1798 | def: InstRW<[SKLWriteResGroup31], (instregex "VTESTPDYrr")>; |
| 1799 | def: InstRW<[SKLWriteResGroup31], (instregex "VTESTPDrr")>; |
| 1800 | def: InstRW<[SKLWriteResGroup31], (instregex "VTESTPSYrr")>; |
| 1801 | def: InstRW<[SKLWriteResGroup31], (instregex "VTESTPSrr")>; |
| 1802 | def: InstRW<[SKLWriteResGroup31], (instregex "VUCOMISDrr")>; |
| 1803 | def: InstRW<[SKLWriteResGroup31], (instregex "VUCOMISSrr")>; |
| 1804 | |
| 1805 | def SKLWriteResGroup32 : SchedWriteRes<[SKLPort5]> { |
| 1806 | let Latency = 2; |
| 1807 | let NumMicroOps = 2; |
| 1808 | let ResourceCycles = [2]; |
| 1809 | } |
| 1810 | def: InstRW<[SKLWriteResGroup32], (instregex "MMX_MOVQ2DQrr")>; |
| 1811 | def: InstRW<[SKLWriteResGroup32], (instregex "MMX_PINSRWirri")>; |
| 1812 | def: InstRW<[SKLWriteResGroup32], (instregex "PINSRBrr")>; |
| 1813 | def: InstRW<[SKLWriteResGroup32], (instregex "PINSRDrr")>; |
| 1814 | def: InstRW<[SKLWriteResGroup32], (instregex "PINSRQrr")>; |
| 1815 | def: InstRW<[SKLWriteResGroup32], (instregex "PINSRWrri")>; |
| 1816 | def: InstRW<[SKLWriteResGroup32], (instregex "VPINSRBrr")>; |
| 1817 | def: InstRW<[SKLWriteResGroup32], (instregex "VPINSRDrr")>; |
| 1818 | def: InstRW<[SKLWriteResGroup32], (instregex "VPINSRQrr")>; |
| 1819 | def: InstRW<[SKLWriteResGroup32], (instregex "VPINSRWrri")>; |
| 1820 | |
| 1821 | def SKLWriteResGroup33 : SchedWriteRes<[SKLPort05]> { |
| 1822 | let Latency = 2; |
| 1823 | let NumMicroOps = 2; |
| 1824 | let ResourceCycles = [2]; |
| 1825 | } |
| 1826 | def: InstRW<[SKLWriteResGroup33], (instregex "FDECSTP")>; |
| 1827 | def: InstRW<[SKLWriteResGroup33], (instregex "MMX_MOVDQ2Qrr")>; |
| 1828 | |
| 1829 | def SKLWriteResGroup34 : SchedWriteRes<[SKLPort06]> { |
| 1830 | let Latency = 2; |
| 1831 | let NumMicroOps = 2; |
| 1832 | let ResourceCycles = [2]; |
| 1833 | } |
| 1834 | def: InstRW<[SKLWriteResGroup34], (instregex "CMOVA(16|32|64)rr")>; |
| 1835 | def: InstRW<[SKLWriteResGroup34], (instregex "CMOVBE(16|32|64)rr")>; |
| 1836 | def: InstRW<[SKLWriteResGroup34], (instregex "ROL(16|32|64)r1")>; |
| 1837 | def: InstRW<[SKLWriteResGroup34], (instregex "ROL(16|32|64)ri")>; |
| 1838 | def: InstRW<[SKLWriteResGroup34], (instregex "ROL8r1")>; |
| 1839 | def: InstRW<[SKLWriteResGroup34], (instregex "ROL8ri")>; |
| 1840 | def: InstRW<[SKLWriteResGroup34], (instregex "ROR(16|32|64)r1")>; |
| 1841 | def: InstRW<[SKLWriteResGroup34], (instregex "ROR(16|32|64)ri")>; |
| 1842 | def: InstRW<[SKLWriteResGroup34], (instregex "ROR8r1")>; |
| 1843 | def: InstRW<[SKLWriteResGroup34], (instregex "ROR8ri")>; |
| 1844 | def: InstRW<[SKLWriteResGroup34], (instregex "SETAr")>; |
| 1845 | def: InstRW<[SKLWriteResGroup34], (instregex "SETBEr")>; |
| 1846 | |
| 1847 | def SKLWriteResGroup35 : SchedWriteRes<[SKLPort015]> { |
| 1848 | let Latency = 2; |
| 1849 | let NumMicroOps = 2; |
| 1850 | let ResourceCycles = [2]; |
| 1851 | } |
| 1852 | def: InstRW<[SKLWriteResGroup35], (instregex "BLENDVPDrr0")>; |
| 1853 | def: InstRW<[SKLWriteResGroup35], (instregex "BLENDVPSrr0")>; |
| 1854 | def: InstRW<[SKLWriteResGroup35], (instregex "PBLENDVBrr0")>; |
| 1855 | def: InstRW<[SKLWriteResGroup35], (instregex "VBLENDVPDYrr")>; |
| 1856 | def: InstRW<[SKLWriteResGroup35], (instregex "VBLENDVPDrr")>; |
| 1857 | def: InstRW<[SKLWriteResGroup35], (instregex "VBLENDVPSYrr")>; |
| 1858 | def: InstRW<[SKLWriteResGroup35], (instregex "VBLENDVPSrr")>; |
| 1859 | def: InstRW<[SKLWriteResGroup35], (instregex "VPBLENDVBYrr")>; |
| 1860 | def: InstRW<[SKLWriteResGroup35], (instregex "VPBLENDVBrr")>; |
| 1861 | |
| 1862 | def SKLWriteResGroup36 : SchedWriteRes<[SKLPort0156]> { |
| 1863 | let Latency = 2; |
| 1864 | let NumMicroOps = 2; |
| 1865 | let ResourceCycles = [2]; |
| 1866 | } |
| 1867 | def: InstRW<[SKLWriteResGroup36], (instregex "LFENCE")>; |
| 1868 | def: InstRW<[SKLWriteResGroup36], (instregex "WAIT")>; |
| 1869 | def: InstRW<[SKLWriteResGroup36], (instregex "XGETBV")>; |
| 1870 | |
| 1871 | def SKLWriteResGroup37 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 1872 | let Latency = 2; |
| 1873 | let NumMicroOps = 2; |
| 1874 | let ResourceCycles = [1,1]; |
| 1875 | } |
| 1876 | def: InstRW<[SKLWriteResGroup37], (instregex "COMISDrm")>; |
| 1877 | def: InstRW<[SKLWriteResGroup37], (instregex "COMISSrm")>; |
| 1878 | def: InstRW<[SKLWriteResGroup37], (instregex "UCOMISDrm")>; |
| 1879 | def: InstRW<[SKLWriteResGroup37], (instregex "UCOMISSrm")>; |
| 1880 | def: InstRW<[SKLWriteResGroup37], (instregex "VCOMISDrm")>; |
| 1881 | def: InstRW<[SKLWriteResGroup37], (instregex "VCOMISSrm")>; |
| 1882 | def: InstRW<[SKLWriteResGroup37], (instregex "VTESTPDYrm")>; |
| 1883 | def: InstRW<[SKLWriteResGroup37], (instregex "VTESTPDrm")>; |
| 1884 | def: InstRW<[SKLWriteResGroup37], (instregex "VTESTPSYrm")>; |
| 1885 | def: InstRW<[SKLWriteResGroup37], (instregex "VTESTPSrm")>; |
| 1886 | def: InstRW<[SKLWriteResGroup37], (instregex "VUCOMISDrm")>; |
| 1887 | def: InstRW<[SKLWriteResGroup37], (instregex "VUCOMISSrm")>; |
| 1888 | |
| 1889 | def SKLWriteResGroup38 : SchedWriteRes<[SKLPort5,SKLPort01]> { |
| 1890 | let Latency = 2; |
| 1891 | let NumMicroOps = 2; |
| 1892 | let ResourceCycles = [1,1]; |
| 1893 | } |
| 1894 | def: InstRW<[SKLWriteResGroup38], (instregex "PSLLDrr")>; |
| 1895 | def: InstRW<[SKLWriteResGroup38], (instregex "PSLLQrr")>; |
| 1896 | def: InstRW<[SKLWriteResGroup38], (instregex "PSLLWrr")>; |
| 1897 | def: InstRW<[SKLWriteResGroup38], (instregex "PSRADrr")>; |
| 1898 | def: InstRW<[SKLWriteResGroup38], (instregex "PSRAWrr")>; |
| 1899 | def: InstRW<[SKLWriteResGroup38], (instregex "PSRLDrr")>; |
| 1900 | def: InstRW<[SKLWriteResGroup38], (instregex "PSRLQrr")>; |
| 1901 | def: InstRW<[SKLWriteResGroup38], (instregex "PSRLWrr")>; |
| 1902 | def: InstRW<[SKLWriteResGroup38], (instregex "VPSLLDrr")>; |
| 1903 | def: InstRW<[SKLWriteResGroup38], (instregex "VPSLLQrr")>; |
| 1904 | def: InstRW<[SKLWriteResGroup38], (instregex "VPSLLWrr")>; |
| 1905 | def: InstRW<[SKLWriteResGroup38], (instregex "VPSRADrr")>; |
| 1906 | def: InstRW<[SKLWriteResGroup38], (instregex "VPSRAWrr")>; |
| 1907 | def: InstRW<[SKLWriteResGroup38], (instregex "VPSRLDrr")>; |
| 1908 | def: InstRW<[SKLWriteResGroup38], (instregex "VPSRLQrr")>; |
| 1909 | def: InstRW<[SKLWriteResGroup38], (instregex "VPSRLWrr")>; |
| 1910 | |
| 1911 | def SKLWriteResGroup39 : SchedWriteRes<[SKLPort6,SKLPort0156]> { |
| 1912 | let Latency = 2; |
| 1913 | let NumMicroOps = 2; |
| 1914 | let ResourceCycles = [1,1]; |
| 1915 | } |
| 1916 | def: InstRW<[SKLWriteResGroup39], (instregex "CLFLUSH")>; |
| 1917 | |
| 1918 | def SKLWriteResGroup40 : SchedWriteRes<[SKLPort06,SKLPort15]> { |
| 1919 | let Latency = 2; |
| 1920 | let NumMicroOps = 2; |
| 1921 | let ResourceCycles = [1,1]; |
| 1922 | } |
| 1923 | def: InstRW<[SKLWriteResGroup40], (instregex "BEXTR32rr")>; |
| 1924 | def: InstRW<[SKLWriteResGroup40], (instregex "BEXTR64rr")>; |
| 1925 | def: InstRW<[SKLWriteResGroup40], (instregex "BSWAP(16|32|64)r")>; |
| 1926 | |
| 1927 | def SKLWriteResGroup41 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
| 1928 | let Latency = 2; |
| 1929 | let NumMicroOps = 2; |
| 1930 | let ResourceCycles = [1,1]; |
| 1931 | } |
| 1932 | def: InstRW<[SKLWriteResGroup41], (instregex "ADC8i8")>; |
| 1933 | def: InstRW<[SKLWriteResGroup41], (instregex "ADC8ri")>; |
| 1934 | def: InstRW<[SKLWriteResGroup41], (instregex "CWD")>; |
| 1935 | def: InstRW<[SKLWriteResGroup41], (instregex "JRCXZ")>; |
| 1936 | def: InstRW<[SKLWriteResGroup41], (instregex "SBB8i8")>; |
| 1937 | def: InstRW<[SKLWriteResGroup41], (instregex "SBB8ri")>; |
| 1938 | |
| 1939 | def SKLWriteResGroup42 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 1940 | let Latency = 2; |
| 1941 | let NumMicroOps = 3; |
| 1942 | let ResourceCycles = [2,1]; |
| 1943 | } |
| 1944 | def: InstRW<[SKLWriteResGroup42], (instregex "MMX_PACKSSDWirm")>; |
| 1945 | def: InstRW<[SKLWriteResGroup42], (instregex "MMX_PACKSSWBirm")>; |
| 1946 | def: InstRW<[SKLWriteResGroup42], (instregex "MMX_PACKUSWBirm")>; |
| 1947 | |
| 1948 | def SKLWriteResGroup43 : SchedWriteRes<[SKLPort23,SKLPort06]> { |
| 1949 | let Latency = 2; |
| 1950 | let NumMicroOps = 3; |
| 1951 | let ResourceCycles = [1,2]; |
| 1952 | } |
| 1953 | def: InstRW<[SKLWriteResGroup43], (instregex "CMOVA(16|32|64)rm")>; |
| 1954 | def: InstRW<[SKLWriteResGroup43], (instregex "CMOVBE(16|32|64)rm")>; |
| 1955 | |
| 1956 | def SKLWriteResGroup44 : SchedWriteRes<[SKLPort23,SKLPort015]> { |
| 1957 | let Latency = 2; |
| 1958 | let NumMicroOps = 3; |
| 1959 | let ResourceCycles = [1,2]; |
| 1960 | } |
| 1961 | def: InstRW<[SKLWriteResGroup44], (instregex "BLENDVPDrm0")>; |
| 1962 | def: InstRW<[SKLWriteResGroup44], (instregex "BLENDVPSrm0")>; |
| 1963 | def: InstRW<[SKLWriteResGroup44], (instregex "PBLENDVBrm0")>; |
| 1964 | def: InstRW<[SKLWriteResGroup44], (instregex "VBLENDVPDYrm")>; |
| 1965 | def: InstRW<[SKLWriteResGroup44], (instregex "VBLENDVPDrm")>; |
| 1966 | def: InstRW<[SKLWriteResGroup44], (instregex "VBLENDVPSYrm")>; |
| 1967 | def: InstRW<[SKLWriteResGroup44], (instregex "VBLENDVPSrm")>; |
| 1968 | def: InstRW<[SKLWriteResGroup44], (instregex "VPBLENDVBYrm")>; |
| 1969 | def: InstRW<[SKLWriteResGroup44], (instregex "VPBLENDVBrm")>; |
| 1970 | |
| 1971 | def SKLWriteResGroup45 : SchedWriteRes<[SKLPort23,SKLPort0156]> { |
| 1972 | let Latency = 2; |
| 1973 | let NumMicroOps = 3; |
| 1974 | let ResourceCycles = [1,2]; |
| 1975 | } |
| 1976 | def: InstRW<[SKLWriteResGroup45], (instregex "LEAVE64")>; |
| 1977 | def: InstRW<[SKLWriteResGroup45], (instregex "SCASB")>; |
| 1978 | def: InstRW<[SKLWriteResGroup45], (instregex "SCASL")>; |
| 1979 | def: InstRW<[SKLWriteResGroup45], (instregex "SCASQ")>; |
| 1980 | def: InstRW<[SKLWriteResGroup45], (instregex "SCASW")>; |
| 1981 | |
| 1982 | def SKLWriteResGroup46 : SchedWriteRes<[SKLPort237,SKLPort0156]> { |
| 1983 | let Latency = 2; |
| 1984 | let NumMicroOps = 3; |
| 1985 | let ResourceCycles = [1,2]; |
| 1986 | } |
| 1987 | def: InstRW<[SKLWriteResGroup46], (instregex "MFENCE")>; |
| 1988 | |
| 1989 | def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> { |
| 1990 | let Latency = 2; |
| 1991 | let NumMicroOps = 3; |
| 1992 | let ResourceCycles = [1,1,1]; |
| 1993 | } |
| 1994 | def: InstRW<[SKLWriteResGroup47], (instregex "FNSTSWm")>; |
| 1995 | |
| 1996 | def SKLWriteResGroup48 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> { |
| 1997 | let Latency = 2; |
| 1998 | let NumMicroOps = 3; |
| 1999 | let ResourceCycles = [1,1,1]; |
| 2000 | } |
| 2001 | def: InstRW<[SKLWriteResGroup48], (instregex "FLDCW16m")>; |
| 2002 | |
| 2003 | def SKLWriteResGroup49 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort0156]> { |
| 2004 | let Latency = 2; |
| 2005 | let NumMicroOps = 3; |
| 2006 | let ResourceCycles = [1,1,1]; |
| 2007 | } |
| 2008 | def: InstRW<[SKLWriteResGroup49], (instregex "LDMXCSR")>; |
| 2009 | def: InstRW<[SKLWriteResGroup49], (instregex "VLDMXCSR")>; |
| 2010 | |
| 2011 | def SKLWriteResGroup51 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> { |
| 2012 | let Latency = 2; |
| 2013 | let NumMicroOps = 3; |
| 2014 | let ResourceCycles = [1,1,1]; |
| 2015 | } |
| 2016 | def: InstRW<[SKLWriteResGroup51], (instregex "LRETQ")>; |
| 2017 | def: InstRW<[SKLWriteResGroup51], (instregex "RETQ")>; |
| 2018 | |
| 2019 | def SKLWriteResGroup52 : SchedWriteRes<[SKLPort23,SKLPort06,SKLPort15]> { |
| 2020 | let Latency = 2; |
| 2021 | let NumMicroOps = 3; |
| 2022 | let ResourceCycles = [1,1,1]; |
| 2023 | } |
| 2024 | def: InstRW<[SKLWriteResGroup52], (instregex "BEXTR32rm")>; |
| 2025 | def: InstRW<[SKLWriteResGroup52], (instregex "BEXTR64rm")>; |
| 2026 | |
| 2027 | def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> { |
| 2028 | let Latency = 2; |
| 2029 | let NumMicroOps = 4; |
| 2030 | let ResourceCycles = [1,1,2]; |
| 2031 | } |
| 2032 | def: InstRW<[SKLWriteResGroup53], (instregex "SETAm")>; |
| 2033 | def: InstRW<[SKLWriteResGroup53], (instregex "SETBEm")>; |
| 2034 | |
| 2035 | def SKLWriteResGroup54 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> { |
| 2036 | let Latency = 2; |
| 2037 | let NumMicroOps = 4; |
| 2038 | let ResourceCycles = [1,1,1,1]; |
| 2039 | } |
| 2040 | def: InstRW<[SKLWriteResGroup54], (instregex "CALL(16|32|64)r")>; |
| 2041 | |
| 2042 | def SKLWriteResGroup55 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> { |
| 2043 | let Latency = 2; |
| 2044 | let NumMicroOps = 4; |
| 2045 | let ResourceCycles = [1,1,1,1]; |
| 2046 | } |
| 2047 | def: InstRW<[SKLWriteResGroup55], (instregex "CALL64pcrel32")>; |
| 2048 | |
| 2049 | def SKLWriteResGroup56 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { |
| 2050 | let Latency = 2; |
| 2051 | let NumMicroOps = 5; |
| 2052 | let ResourceCycles = [1,1,1,2]; |
| 2053 | } |
| 2054 | def: InstRW<[SKLWriteResGroup56], (instregex "ROL(16|32|64)m1")>; |
| 2055 | def: InstRW<[SKLWriteResGroup56], (instregex "ROL(16|32|64)mi")>; |
| 2056 | def: InstRW<[SKLWriteResGroup56], (instregex "ROL8m1")>; |
| 2057 | def: InstRW<[SKLWriteResGroup56], (instregex "ROL8mi")>; |
| 2058 | def: InstRW<[SKLWriteResGroup56], (instregex "ROR(16|32|64)m1")>; |
| 2059 | def: InstRW<[SKLWriteResGroup56], (instregex "ROR(16|32|64)mi")>; |
| 2060 | def: InstRW<[SKLWriteResGroup56], (instregex "ROR8m1")>; |
| 2061 | def: InstRW<[SKLWriteResGroup56], (instregex "ROR8mi")>; |
| 2062 | |
| 2063 | def SKLWriteResGroup57 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> { |
| 2064 | let Latency = 2; |
| 2065 | let NumMicroOps = 5; |
| 2066 | let ResourceCycles = [1,1,1,2]; |
| 2067 | } |
| 2068 | def: InstRW<[SKLWriteResGroup57], (instregex "XADD(16|32|64)rm")>; |
| 2069 | def: InstRW<[SKLWriteResGroup57], (instregex "XADD8rm")>; |
| 2070 | |
| 2071 | def SKLWriteResGroup58 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { |
| 2072 | let Latency = 2; |
| 2073 | let NumMicroOps = 5; |
| 2074 | let ResourceCycles = [1,1,1,1,1]; |
| 2075 | } |
| 2076 | def: InstRW<[SKLWriteResGroup58], (instregex "CALL(16|32|64)m")>; |
| 2077 | def: InstRW<[SKLWriteResGroup58], (instregex "FARCALL64")>; |
| 2078 | |
| 2079 | def SKLWriteResGroup60 : SchedWriteRes<[SKLPort1]> { |
| 2080 | let Latency = 3; |
| 2081 | let NumMicroOps = 1; |
| 2082 | let ResourceCycles = [1]; |
| 2083 | } |
| 2084 | def: InstRW<[SKLWriteResGroup60], (instregex "BSF(16|32|64)rr")>; |
| 2085 | def: InstRW<[SKLWriteResGroup60], (instregex "BSR(16|32|64)rr")>; |
| 2086 | def: InstRW<[SKLWriteResGroup60], (instregex "IMUL64rr(i8?)")>; |
| 2087 | def: InstRW<[SKLWriteResGroup60], (instregex "IMUL8r")>; |
| 2088 | def: InstRW<[SKLWriteResGroup60], (instregex "LZCNT(16|32|64)rr")>; |
| 2089 | def: InstRW<[SKLWriteResGroup60], (instregex "MUL8r")>; |
| 2090 | def: InstRW<[SKLWriteResGroup60], (instregex "PDEP32rr")>; |
| 2091 | def: InstRW<[SKLWriteResGroup60], (instregex "PDEP64rr")>; |
| 2092 | def: InstRW<[SKLWriteResGroup60], (instregex "PEXT32rr")>; |
| 2093 | def: InstRW<[SKLWriteResGroup60], (instregex "PEXT64rr")>; |
| 2094 | def: InstRW<[SKLWriteResGroup60], (instregex "POPCNT(16|32|64)rr")>; |
| 2095 | def: InstRW<[SKLWriteResGroup60], (instregex "SHLD(16|32|64)rri8")>; |
| 2096 | def: InstRW<[SKLWriteResGroup60], (instregex "SHRD(16|32|64)rri8")>; |
| 2097 | def: InstRW<[SKLWriteResGroup60], (instregex "TZCNT(16|32|64)rr")>; |
| 2098 | |
| 2099 | def SKLWriteResGroup60_16 : SchedWriteRes<[SKLPort1, SKLPort0156]> { |
| 2100 | let Latency = 3; |
| 2101 | let NumMicroOps = 2; |
| 2102 | let ResourceCycles = [1,1]; |
| 2103 | } |
| 2104 | def: InstRW<[SKLWriteResGroup60_16], (instregex "IMUL16rr(i8?)")>; |
| 2105 | |
| 2106 | def SKLWriteResGroup60_32 : SchedWriteRes<[SKLPort1]> { |
| 2107 | let Latency = 3; |
| 2108 | let NumMicroOps = 1; |
| 2109 | } |
| 2110 | def: InstRW<[SKLWriteResGroup60_32], (instregex "IMUL32rr(i8?)")>; |
| 2111 | |
| 2112 | def SKLWriteResGroup61 : SchedWriteRes<[SKLPort5]> { |
| 2113 | let Latency = 3; |
| 2114 | let NumMicroOps = 1; |
| 2115 | let ResourceCycles = [1]; |
| 2116 | } |
| 2117 | def: InstRW<[SKLWriteResGroup61], (instregex "ADD_FPrST0")>; |
| 2118 | def: InstRW<[SKLWriteResGroup61], (instregex "ADD_FST0r")>; |
| 2119 | def: InstRW<[SKLWriteResGroup61], (instregex "ADD_FrST0")>; |
| 2120 | def: InstRW<[SKLWriteResGroup61], (instregex "MMX_PSADBWirr")>; |
| 2121 | def: InstRW<[SKLWriteResGroup61], (instregex "PCMPGTQrr")>; |
| 2122 | def: InstRW<[SKLWriteResGroup61], (instregex "PSADBWrr")>; |
| 2123 | def: InstRW<[SKLWriteResGroup61], (instregex "SUBR_FPrST0")>; |
| 2124 | def: InstRW<[SKLWriteResGroup61], (instregex "SUBR_FST0r")>; |
| 2125 | def: InstRW<[SKLWriteResGroup61], (instregex "SUBR_FrST0")>; |
| 2126 | def: InstRW<[SKLWriteResGroup61], (instregex "SUB_FPrST0")>; |
| 2127 | def: InstRW<[SKLWriteResGroup61], (instregex "SUB_FST0r")>; |
| 2128 | def: InstRW<[SKLWriteResGroup61], (instregex "SUB_FrST0")>; |
| 2129 | def: InstRW<[SKLWriteResGroup61], (instregex "VBROADCASTSDYrr")>; |
| 2130 | def: InstRW<[SKLWriteResGroup61], (instregex "VBROADCASTSSYrr")>; |
| 2131 | def: InstRW<[SKLWriteResGroup61], (instregex "VEXTRACTF128rr")>; |
| 2132 | def: InstRW<[SKLWriteResGroup61], (instregex "VEXTRACTI128rr")>; |
| 2133 | def: InstRW<[SKLWriteResGroup61], (instregex "VINSERTF128rr")>; |
| 2134 | def: InstRW<[SKLWriteResGroup61], (instregex "VINSERTI128rr")>; |
| 2135 | def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTBYrr")>; |
| 2136 | def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTBrr")>; |
| 2137 | def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTDYrr")>; |
| 2138 | def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTQYrr")>; |
| 2139 | def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTWYrr")>; |
| 2140 | def: InstRW<[SKLWriteResGroup61], (instregex "VPBROADCASTWrr")>; |
| 2141 | def: InstRW<[SKLWriteResGroup61], (instregex "VPCMPGTQYrr")>; |
| 2142 | def: InstRW<[SKLWriteResGroup61], (instregex "VPCMPGTQrr")>; |
| 2143 | def: InstRW<[SKLWriteResGroup61], (instregex "VPERM2F128rr")>; |
| 2144 | def: InstRW<[SKLWriteResGroup61], (instregex "VPERM2I128rr")>; |
| 2145 | def: InstRW<[SKLWriteResGroup61], (instregex "VPERMDYrr")>; |
| 2146 | def: InstRW<[SKLWriteResGroup61], (instregex "VPERMPDYri")>; |
| 2147 | def: InstRW<[SKLWriteResGroup61], (instregex "VPERMPSYrr")>; |
| 2148 | def: InstRW<[SKLWriteResGroup61], (instregex "VPERMQYri")>; |
| 2149 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXBDYrr")>; |
| 2150 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXBQYrr")>; |
| 2151 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXBWYrr")>; |
| 2152 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXDQYrr")>; |
| 2153 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXWDYrr")>; |
| 2154 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVSXWQYrr")>; |
| 2155 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXBDYrr")>; |
| 2156 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXBQYrr")>; |
| 2157 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXBWYrr")>; |
| 2158 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXDQYrr")>; |
| 2159 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXWDYrr")>; |
| 2160 | def: InstRW<[SKLWriteResGroup61], (instregex "VPMOVZXWQYrr")>; |
| 2161 | def: InstRW<[SKLWriteResGroup61], (instregex "VPSADBWYrr")>; |
| 2162 | def: InstRW<[SKLWriteResGroup61], (instregex "VPSADBWrr")>; |
| 2163 | |
| 2164 | def SKLWriteResGroup62 : SchedWriteRes<[SKLPort0,SKLPort5]> { |
| 2165 | let Latency = 3; |
| 2166 | let NumMicroOps = 2; |
| 2167 | let ResourceCycles = [1,1]; |
| 2168 | } |
| 2169 | def: InstRW<[SKLWriteResGroup62], (instregex "EXTRACTPSrr")>; |
| 2170 | def: InstRW<[SKLWriteResGroup62], (instregex "MMX_PEXTRWirri")>; |
| 2171 | def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRBrr")>; |
| 2172 | def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRDrr")>; |
| 2173 | def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRQrr")>; |
| 2174 | def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRWri")>; |
| 2175 | def: InstRW<[SKLWriteResGroup62], (instregex "PEXTRWrr_REV")>; |
| 2176 | def: InstRW<[SKLWriteResGroup62], (instregex "PTESTrr")>; |
| 2177 | def: InstRW<[SKLWriteResGroup62], (instregex "VEXTRACTPSrr")>; |
| 2178 | def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRBrr")>; |
| 2179 | def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRDrr")>; |
| 2180 | def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRQrr")>; |
| 2181 | def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRWri")>; |
| 2182 | def: InstRW<[SKLWriteResGroup62], (instregex "VPEXTRWrr_REV")>; |
| 2183 | def: InstRW<[SKLWriteResGroup62], (instregex "VPTESTYrr")>; |
| 2184 | def: InstRW<[SKLWriteResGroup62], (instregex "VPTESTrr")>; |
| 2185 | |
| 2186 | def SKLWriteResGroup63 : SchedWriteRes<[SKLPort0,SKLPort0156]> { |
| 2187 | let Latency = 3; |
| 2188 | let NumMicroOps = 2; |
| 2189 | let ResourceCycles = [1,1]; |
| 2190 | } |
| 2191 | def: InstRW<[SKLWriteResGroup63], (instregex "FNSTSW16r")>; |
| 2192 | |
| 2193 | def SKLWriteResGroup64 : SchedWriteRes<[SKLPort1,SKLPort23]> { |
| 2194 | let Latency = 3; |
| 2195 | let NumMicroOps = 2; |
| 2196 | let ResourceCycles = [1,1]; |
| 2197 | } |
| 2198 | def: InstRW<[SKLWriteResGroup64], (instregex "BSF(16|32|64)rm")>; |
| 2199 | def: InstRW<[SKLWriteResGroup64], (instregex "BSR(16|32|64)rm")>; |
| 2200 | def: InstRW<[SKLWriteResGroup64], (instregex "IMUL64m")>; |
| 2201 | def: InstRW<[SKLWriteResGroup64], (instregex "IMUL(32|64)rm(i8?)")>; |
| 2202 | def: InstRW<[SKLWriteResGroup64], (instregex "IMUL8m")>; |
| 2203 | def: InstRW<[SKLWriteResGroup64], (instregex "LZCNT(16|32|64)rm")>; |
| 2204 | def: InstRW<[SKLWriteResGroup64], (instregex "MUL64m")>; |
| 2205 | def: InstRW<[SKLWriteResGroup64], (instregex "MUL8m")>; |
| 2206 | def: InstRW<[SKLWriteResGroup64], (instregex "PDEP32rm")>; |
| 2207 | def: InstRW<[SKLWriteResGroup64], (instregex "PDEP64rm")>; |
| 2208 | def: InstRW<[SKLWriteResGroup64], (instregex "PEXT32rm")>; |
| 2209 | def: InstRW<[SKLWriteResGroup64], (instregex "PEXT64rm")>; |
| 2210 | def: InstRW<[SKLWriteResGroup64], (instregex "POPCNT(16|32|64)rm")>; |
| 2211 | def: InstRW<[SKLWriteResGroup64], (instregex "TZCNT(16|32|64)rm")>; |
| 2212 | |
| 2213 | def SKLWriteResGroup64_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> { |
| 2214 | let Latency = 3; |
| 2215 | let NumMicroOps = 3; |
| 2216 | let ResourceCycles = [1,1,1]; |
| 2217 | } |
| 2218 | def: InstRW<[SKLWriteResGroup64_16], (instregex "IMUL16rm(i8?)")>; |
| 2219 | |
| 2220 | def SKLWriteResGroup64_16_2 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> { |
| 2221 | let Latency = 3; |
| 2222 | let NumMicroOps = 5; |
| 2223 | } |
| 2224 | def: InstRW<[SKLWriteResGroup64_16_2], (instregex "IMUL16m")>; |
| 2225 | def: InstRW<[SKLWriteResGroup64_16_2], (instregex "MUL16m")>; |
| 2226 | |
| 2227 | def SKLWriteResGroup64_32 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> { |
| 2228 | let Latency = 3; |
| 2229 | let NumMicroOps = 3; |
| 2230 | let ResourceCycles = [1,1,1]; |
| 2231 | } |
| 2232 | def: InstRW<[SKLWriteResGroup64_32], (instregex "IMUL32m")>; |
| 2233 | def: InstRW<[SKLWriteResGroup64_32], (instregex "MUL32m")>; |
| 2234 | |
| 2235 | def SKLWriteResGroup65 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 2236 | let Latency = 3; |
| 2237 | let NumMicroOps = 2; |
| 2238 | let ResourceCycles = [1,1]; |
| 2239 | } |
| 2240 | def: InstRW<[SKLWriteResGroup65], (instregex "ADD_F32m")>; |
| 2241 | def: InstRW<[SKLWriteResGroup65], (instregex "ADD_F64m")>; |
| 2242 | def: InstRW<[SKLWriteResGroup65], (instregex "ILD_F16m")>; |
| 2243 | def: InstRW<[SKLWriteResGroup65], (instregex "ILD_F32m")>; |
| 2244 | def: InstRW<[SKLWriteResGroup65], (instregex "ILD_F64m")>; |
| 2245 | def: InstRW<[SKLWriteResGroup65], (instregex "MMX_PSADBWirm")>; |
| 2246 | def: InstRW<[SKLWriteResGroup65], (instregex "PCMPGTQrm")>; |
| 2247 | def: InstRW<[SKLWriteResGroup65], (instregex "PSADBWrm")>; |
| 2248 | def: InstRW<[SKLWriteResGroup65], (instregex "SUBR_F32m")>; |
| 2249 | def: InstRW<[SKLWriteResGroup65], (instregex "SUBR_F64m")>; |
| 2250 | def: InstRW<[SKLWriteResGroup65], (instregex "SUB_F32m")>; |
| 2251 | def: InstRW<[SKLWriteResGroup65], (instregex "SUB_F64m")>; |
| 2252 | def: InstRW<[SKLWriteResGroup65], (instregex "VPCMPGTQYrm")>; |
| 2253 | def: InstRW<[SKLWriteResGroup65], (instregex "VPCMPGTQrm")>; |
| 2254 | def: InstRW<[SKLWriteResGroup65], (instregex "VPERM2F128rm")>; |
| 2255 | def: InstRW<[SKLWriteResGroup65], (instregex "VPERM2I128rm")>; |
| 2256 | def: InstRW<[SKLWriteResGroup65], (instregex "VPERMDYrm")>; |
| 2257 | def: InstRW<[SKLWriteResGroup65], (instregex "VPERMPDYmi")>; |
| 2258 | def: InstRW<[SKLWriteResGroup65], (instregex "VPERMPSYrm")>; |
| 2259 | def: InstRW<[SKLWriteResGroup65], (instregex "VPERMQYmi")>; |
| 2260 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXBDYrm")>; |
| 2261 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXBQYrm")>; |
| 2262 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXBWYrm")>; |
| 2263 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXDQYrm")>; |
| 2264 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXWDYrm")>; |
| 2265 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVSXWQYrm")>; |
| 2266 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXBDYrm")>; |
| 2267 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXBQYrm")>; |
| 2268 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXBWYrm")>; |
| 2269 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXDQYrm")>; |
| 2270 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXWDYrm")>; |
| 2271 | def: InstRW<[SKLWriteResGroup65], (instregex "VPMOVZXWQYrm")>; |
| 2272 | def: InstRW<[SKLWriteResGroup65], (instregex "VPSADBWYrm")>; |
| 2273 | def: InstRW<[SKLWriteResGroup65], (instregex "VPSADBWrm")>; |
| 2274 | |
| 2275 | def SKLWriteResGroup66 : SchedWriteRes<[SKLPort06]> { |
| 2276 | let Latency = 3; |
| 2277 | let NumMicroOps = 3; |
| 2278 | let ResourceCycles = [3]; |
| 2279 | } |
| 2280 | def: InstRW<[SKLWriteResGroup66], (instregex "ROL(16|32|64)rCL")>; |
| 2281 | def: InstRW<[SKLWriteResGroup66], (instregex "ROL8rCL")>; |
| 2282 | def: InstRW<[SKLWriteResGroup66], (instregex "ROR(16|32|64)rCL")>; |
| 2283 | def: InstRW<[SKLWriteResGroup66], (instregex "ROR8rCL")>; |
| 2284 | def: InstRW<[SKLWriteResGroup66], (instregex "SAR(16|32|64)rCL")>; |
| 2285 | def: InstRW<[SKLWriteResGroup66], (instregex "SAR8rCL")>; |
| 2286 | def: InstRW<[SKLWriteResGroup66], (instregex "SHL(16|32|64)rCL")>; |
| 2287 | def: InstRW<[SKLWriteResGroup66], (instregex "SHL8rCL")>; |
| 2288 | def: InstRW<[SKLWriteResGroup66], (instregex "SHR(16|32|64)rCL")>; |
| 2289 | def: InstRW<[SKLWriteResGroup66], (instregex "SHR8rCL")>; |
| 2290 | |
| 2291 | def SKLWriteResGroup67 : SchedWriteRes<[SKLPort0156]> { |
| 2292 | let Latency = 3; |
| 2293 | let NumMicroOps = 3; |
| 2294 | let ResourceCycles = [3]; |
| 2295 | } |
| 2296 | def: InstRW<[SKLWriteResGroup67], (instregex "XADD(16|32|64)rr")>; |
| 2297 | def: InstRW<[SKLWriteResGroup67], (instregex "XADD8rr")>; |
| 2298 | def: InstRW<[SKLWriteResGroup67], (instregex "XCHG8rr")>; |
| 2299 | |
| 2300 | def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0,SKLPort5]> { |
| 2301 | let Latency = 3; |
| 2302 | let NumMicroOps = 3; |
| 2303 | let ResourceCycles = [1,2]; |
| 2304 | } |
| 2305 | def: InstRW<[SKLWriteResGroup68], (instregex "MMX_PHADDSWrr64")>; |
| 2306 | def: InstRW<[SKLWriteResGroup68], (instregex "MMX_PHSUBSWrr64")>; |
| 2307 | |
| 2308 | def SKLWriteResGroup69 : SchedWriteRes<[SKLPort5,SKLPort01]> { |
| 2309 | let Latency = 3; |
| 2310 | let NumMicroOps = 3; |
| 2311 | let ResourceCycles = [2,1]; |
| 2312 | } |
| 2313 | def: InstRW<[SKLWriteResGroup69], (instregex "PHADDSWrr128")>; |
| 2314 | def: InstRW<[SKLWriteResGroup69], (instregex "PHSUBSWrr128")>; |
| 2315 | def: InstRW<[SKLWriteResGroup69], (instregex "VPHADDSWrr128")>; |
| 2316 | def: InstRW<[SKLWriteResGroup69], (instregex "VPHADDSWrr256")>; |
| 2317 | def: InstRW<[SKLWriteResGroup69], (instregex "VPHSUBSWrr128")>; |
| 2318 | def: InstRW<[SKLWriteResGroup69], (instregex "VPHSUBSWrr256")>; |
| 2319 | |
| 2320 | def SKLWriteResGroup70 : SchedWriteRes<[SKLPort5,SKLPort05]> { |
| 2321 | let Latency = 3; |
| 2322 | let NumMicroOps = 3; |
| 2323 | let ResourceCycles = [2,1]; |
| 2324 | } |
| 2325 | def: InstRW<[SKLWriteResGroup70], (instregex "MMX_PHADDWrr64")>; |
| 2326 | def: InstRW<[SKLWriteResGroup70], (instregex "MMX_PHADDrr64")>; |
| 2327 | def: InstRW<[SKLWriteResGroup70], (instregex "MMX_PHSUBDrr64")>; |
| 2328 | def: InstRW<[SKLWriteResGroup70], (instregex "MMX_PHSUBWrr64")>; |
| 2329 | |
| 2330 | def SKLWriteResGroup71 : SchedWriteRes<[SKLPort5,SKLPort015]> { |
| 2331 | let Latency = 3; |
| 2332 | let NumMicroOps = 3; |
| 2333 | let ResourceCycles = [2,1]; |
| 2334 | } |
| 2335 | def: InstRW<[SKLWriteResGroup71], (instregex "PHADDDrr")>; |
| 2336 | def: InstRW<[SKLWriteResGroup71], (instregex "PHADDWrr")>; |
| 2337 | def: InstRW<[SKLWriteResGroup71], (instregex "PHSUBDrr")>; |
| 2338 | def: InstRW<[SKLWriteResGroup71], (instregex "PHSUBWrr")>; |
| 2339 | def: InstRW<[SKLWriteResGroup71], (instregex "VPHADDDYrr")>; |
| 2340 | def: InstRW<[SKLWriteResGroup71], (instregex "VPHADDDrr")>; |
| 2341 | def: InstRW<[SKLWriteResGroup71], (instregex "VPHADDWYrr")>; |
| 2342 | def: InstRW<[SKLWriteResGroup71], (instregex "VPHADDWrr")>; |
| 2343 | def: InstRW<[SKLWriteResGroup71], (instregex "VPHSUBDYrr")>; |
| 2344 | def: InstRW<[SKLWriteResGroup71], (instregex "VPHSUBDrr")>; |
| 2345 | def: InstRW<[SKLWriteResGroup71], (instregex "VPHSUBWYrr")>; |
| 2346 | def: InstRW<[SKLWriteResGroup71], (instregex "VPHSUBWrr")>; |
| 2347 | |
| 2348 | def SKLWriteResGroup72 : SchedWriteRes<[SKLPort5,SKLPort0156]> { |
| 2349 | let Latency = 3; |
| 2350 | let NumMicroOps = 3; |
| 2351 | let ResourceCycles = [2,1]; |
| 2352 | } |
| 2353 | def: InstRW<[SKLWriteResGroup72], (instregex "MMX_PACKSSDWirr")>; |
| 2354 | def: InstRW<[SKLWriteResGroup72], (instregex "MMX_PACKSSWBirr")>; |
| 2355 | def: InstRW<[SKLWriteResGroup72], (instregex "MMX_PACKUSWBirr")>; |
| 2356 | |
| 2357 | def SKLWriteResGroup73 : SchedWriteRes<[SKLPort6,SKLPort0156]> { |
| 2358 | let Latency = 3; |
| 2359 | let NumMicroOps = 3; |
| 2360 | let ResourceCycles = [1,2]; |
| 2361 | } |
| 2362 | def: InstRW<[SKLWriteResGroup73], (instregex "CLD")>; |
| 2363 | |
| 2364 | def SKLWriteResGroup74 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
| 2365 | let Latency = 3; |
| 2366 | let NumMicroOps = 3; |
| 2367 | let ResourceCycles = [1,2]; |
| 2368 | } |
| 2369 | def: InstRW<[SKLWriteResGroup74], (instregex "RCL(16|32|64)r1")>; |
| 2370 | def: InstRW<[SKLWriteResGroup74], (instregex "RCL(16|32|64)ri")>; |
| 2371 | def: InstRW<[SKLWriteResGroup74], (instregex "RCL8r1")>; |
| 2372 | def: InstRW<[SKLWriteResGroup74], (instregex "RCL8ri")>; |
| 2373 | def: InstRW<[SKLWriteResGroup74], (instregex "RCR(16|32|64)r1")>; |
| 2374 | def: InstRW<[SKLWriteResGroup74], (instregex "RCR(16|32|64)ri")>; |
| 2375 | def: InstRW<[SKLWriteResGroup74], (instregex "RCR8r1")>; |
| 2376 | def: InstRW<[SKLWriteResGroup74], (instregex "RCR8ri")>; |
| 2377 | |
| 2378 | def SKLWriteResGroup75 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 2379 | let Latency = 3; |
| 2380 | let NumMicroOps = 3; |
| 2381 | let ResourceCycles = [1,1,1]; |
| 2382 | } |
| 2383 | def: InstRW<[SKLWriteResGroup75], (instregex "PTESTrm")>; |
| 2384 | def: InstRW<[SKLWriteResGroup75], (instregex "VPTESTYrm")>; |
| 2385 | def: InstRW<[SKLWriteResGroup75], (instregex "VPTESTrm")>; |
| 2386 | |
| 2387 | def SKLWriteResGroup76 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> { |
| 2388 | let Latency = 3; |
| 2389 | let NumMicroOps = 3; |
| 2390 | let ResourceCycles = [1,1,1]; |
| 2391 | } |
| 2392 | def: InstRW<[SKLWriteResGroup76], (instregex "ISTT_FP16m")>; |
| 2393 | def: InstRW<[SKLWriteResGroup76], (instregex "ISTT_FP32m")>; |
| 2394 | def: InstRW<[SKLWriteResGroup76], (instregex "ISTT_FP64m")>; |
| 2395 | def: InstRW<[SKLWriteResGroup76], (instregex "IST_F16m")>; |
| 2396 | def: InstRW<[SKLWriteResGroup76], (instregex "IST_F32m")>; |
| 2397 | def: InstRW<[SKLWriteResGroup76], (instregex "IST_FP16m")>; |
| 2398 | def: InstRW<[SKLWriteResGroup76], (instregex "IST_FP32m")>; |
| 2399 | def: InstRW<[SKLWriteResGroup76], (instregex "IST_FP64m")>; |
| 2400 | |
| 2401 | def SKLWriteResGroup77 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 2402 | let Latency = 3; |
| 2403 | let NumMicroOps = 4; |
| 2404 | let ResourceCycles = [1,2,1]; |
| 2405 | } |
| 2406 | def: InstRW<[SKLWriteResGroup77], (instregex "MMX_PHADDSWrm64")>; |
| 2407 | def: InstRW<[SKLWriteResGroup77], (instregex "MMX_PHSUBSWrm64")>; |
| 2408 | |
| 2409 | def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> { |
| 2410 | let Latency = 3; |
| 2411 | let NumMicroOps = 4; |
| 2412 | let ResourceCycles = [2,1,1]; |
| 2413 | } |
| 2414 | def: InstRW<[SKLWriteResGroup78], (instregex "PHADDSWrm128")>; |
| 2415 | def: InstRW<[SKLWriteResGroup78], (instregex "PHSUBSWrm128")>; |
| 2416 | def: InstRW<[SKLWriteResGroup78], (instregex "VPHADDSWrm128")>; |
| 2417 | def: InstRW<[SKLWriteResGroup78], (instregex "VPHADDSWrm256")>; |
| 2418 | def: InstRW<[SKLWriteResGroup78], (instregex "VPHSUBSWrm128")>; |
| 2419 | def: InstRW<[SKLWriteResGroup78], (instregex "VPHSUBSWrm256")>; |
| 2420 | |
| 2421 | def SKLWriteResGroup79 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort05]> { |
| 2422 | let Latency = 3; |
| 2423 | let NumMicroOps = 4; |
| 2424 | let ResourceCycles = [2,1,1]; |
| 2425 | } |
| 2426 | def: InstRW<[SKLWriteResGroup79], (instregex "MMX_PHADDWrm64")>; |
| 2427 | def: InstRW<[SKLWriteResGroup79], (instregex "MMX_PHADDrm64")>; |
| 2428 | def: InstRW<[SKLWriteResGroup79], (instregex "MMX_PHSUBDrm64")>; |
| 2429 | def: InstRW<[SKLWriteResGroup79], (instregex "MMX_PHSUBWrm64")>; |
| 2430 | |
| 2431 | def SKLWriteResGroup80 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> { |
| 2432 | let Latency = 3; |
| 2433 | let NumMicroOps = 4; |
| 2434 | let ResourceCycles = [2,1,1]; |
| 2435 | } |
| 2436 | def: InstRW<[SKLWriteResGroup80], (instregex "PHADDDrm")>; |
| 2437 | def: InstRW<[SKLWriteResGroup80], (instregex "PHADDWrm")>; |
| 2438 | def: InstRW<[SKLWriteResGroup80], (instregex "PHSUBDrm")>; |
| 2439 | def: InstRW<[SKLWriteResGroup80], (instregex "PHSUBWrm")>; |
| 2440 | def: InstRW<[SKLWriteResGroup80], (instregex "VPHADDDYrm")>; |
| 2441 | def: InstRW<[SKLWriteResGroup80], (instregex "VPHADDDrm")>; |
| 2442 | def: InstRW<[SKLWriteResGroup80], (instregex "VPHADDWYrm")>; |
| 2443 | def: InstRW<[SKLWriteResGroup80], (instregex "VPHADDWrm")>; |
| 2444 | def: InstRW<[SKLWriteResGroup80], (instregex "VPHSUBDYrm")>; |
| 2445 | def: InstRW<[SKLWriteResGroup80], (instregex "VPHSUBDrm")>; |
| 2446 | def: InstRW<[SKLWriteResGroup80], (instregex "VPHSUBWYrm")>; |
| 2447 | def: InstRW<[SKLWriteResGroup80], (instregex "VPHSUBWrm")>; |
| 2448 | |
| 2449 | def SKLWriteResGroup81 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> { |
| 2450 | let Latency = 3; |
| 2451 | let NumMicroOps = 5; |
| 2452 | let ResourceCycles = [1,1,3]; |
| 2453 | } |
| 2454 | def: InstRW<[SKLWriteResGroup81], (instregex "ROR(16|32|64)mCL")>; |
| 2455 | def: InstRW<[SKLWriteResGroup81], (instregex "ROR8mCL")>; |
| 2456 | |
| 2457 | def SKLWriteResGroup82 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 2458 | let Latency = 3; |
| 2459 | let NumMicroOps = 5; |
| 2460 | let ResourceCycles = [1,1,1,2]; |
| 2461 | } |
| 2462 | def: InstRW<[SKLWriteResGroup82], (instregex "RCL(16|32|64)m1")>; |
| 2463 | def: InstRW<[SKLWriteResGroup82], (instregex "RCL(16|32|64)mi")>; |
| 2464 | def: InstRW<[SKLWriteResGroup82], (instregex "RCL8m1")>; |
| 2465 | def: InstRW<[SKLWriteResGroup82], (instregex "RCL8mi")>; |
| 2466 | def: InstRW<[SKLWriteResGroup82], (instregex "RCR(16|32|64)m1")>; |
| 2467 | def: InstRW<[SKLWriteResGroup82], (instregex "RCR(16|32|64)mi")>; |
| 2468 | def: InstRW<[SKLWriteResGroup82], (instregex "RCR8m1")>; |
| 2469 | def: InstRW<[SKLWriteResGroup82], (instregex "RCR8mi")>; |
| 2470 | |
| 2471 | def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { |
| 2472 | let Latency = 3; |
| 2473 | let NumMicroOps = 6; |
| 2474 | let ResourceCycles = [1,1,1,3]; |
| 2475 | } |
| 2476 | def: InstRW<[SKLWriteResGroup83], (instregex "ROL(16|32|64)mCL")>; |
| 2477 | def: InstRW<[SKLWriteResGroup83], (instregex "ROL8mCL")>; |
| 2478 | def: InstRW<[SKLWriteResGroup83], (instregex "SAR(16|32|64)mCL")>; |
| 2479 | def: InstRW<[SKLWriteResGroup83], (instregex "SAR8mCL")>; |
| 2480 | def: InstRW<[SKLWriteResGroup83], (instregex "SHL(16|32|64)mCL")>; |
| 2481 | def: InstRW<[SKLWriteResGroup83], (instregex "SHL8mCL")>; |
| 2482 | def: InstRW<[SKLWriteResGroup83], (instregex "SHR(16|32|64)mCL")>; |
| 2483 | def: InstRW<[SKLWriteResGroup83], (instregex "SHR8mCL")>; |
| 2484 | |
| 2485 | def SKLWriteResGroup84 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> { |
| 2486 | let Latency = 3; |
| 2487 | let NumMicroOps = 6; |
| 2488 | let ResourceCycles = [1,1,1,3]; |
| 2489 | } |
| 2490 | def: InstRW<[SKLWriteResGroup84], (instregex "ADC(16|32|64)mi8")>; |
| 2491 | def: InstRW<[SKLWriteResGroup84], (instregex "ADC8mi")>; |
| 2492 | |
| 2493 | def SKLWriteResGroup85 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 2494 | let Latency = 3; |
| 2495 | let NumMicroOps = 6; |
| 2496 | let ResourceCycles = [1,1,1,2,1]; |
| 2497 | } |
| 2498 | def: InstRW<[SKLWriteResGroup85], (instregex "ADC(16|32|64)mr")>; |
| 2499 | def: InstRW<[SKLWriteResGroup85], (instregex "ADC8mr")>; |
| 2500 | def: InstRW<[SKLWriteResGroup85], (instregex "CMPXCHG(16|32|64)rm")>; |
| 2501 | def: InstRW<[SKLWriteResGroup85], (instregex "CMPXCHG8rm")>; |
| 2502 | def: InstRW<[SKLWriteResGroup85], (instregex "SBB(16|32|64)mi8")>; |
| 2503 | def: InstRW<[SKLWriteResGroup85], (instregex "SBB(16|32|64)mr")>; |
| 2504 | def: InstRW<[SKLWriteResGroup85], (instregex "SBB8mi")>; |
| 2505 | def: InstRW<[SKLWriteResGroup85], (instregex "SBB8mr")>; |
| 2506 | |
| 2507 | def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0]> { |
| 2508 | let Latency = 4; |
| 2509 | let NumMicroOps = 1; |
| 2510 | let ResourceCycles = [1]; |
| 2511 | } |
| 2512 | def: InstRW<[SKLWriteResGroup86], (instregex "AESDECLASTrr")>; |
| 2513 | def: InstRW<[SKLWriteResGroup86], (instregex "AESDECrr")>; |
| 2514 | def: InstRW<[SKLWriteResGroup86], (instregex "AESENCLASTrr")>; |
| 2515 | def: InstRW<[SKLWriteResGroup86], (instregex "AESENCrr")>; |
| 2516 | def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMADDUBSWrr64")>; |
| 2517 | def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMADDWDirr")>; |
| 2518 | def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULHRSWrr64")>; |
| 2519 | def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULHUWirr")>; |
| 2520 | def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULHWirr")>; |
| 2521 | def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULLWirr")>; |
| 2522 | def: InstRW<[SKLWriteResGroup86], (instregex "MMX_PMULUDQirr")>; |
| 2523 | def: InstRW<[SKLWriteResGroup86], (instregex "MUL_FPrST0")>; |
| 2524 | def: InstRW<[SKLWriteResGroup86], (instregex "MUL_FST0r")>; |
| 2525 | def: InstRW<[SKLWriteResGroup86], (instregex "MUL_FrST0")>; |
| 2526 | def: InstRW<[SKLWriteResGroup86], (instregex "RCPPSr")>; |
| 2527 | def: InstRW<[SKLWriteResGroup86], (instregex "RCPSSr")>; |
| 2528 | def: InstRW<[SKLWriteResGroup86], (instregex "RSQRTPSr")>; |
| 2529 | def: InstRW<[SKLWriteResGroup86], (instregex "RSQRTSSr")>; |
| 2530 | def: InstRW<[SKLWriteResGroup86], (instregex "VAESDECLASTrr")>; |
| 2531 | def: InstRW<[SKLWriteResGroup86], (instregex "VAESDECrr")>; |
| 2532 | def: InstRW<[SKLWriteResGroup86], (instregex "VAESENCLASTrr")>; |
| 2533 | def: InstRW<[SKLWriteResGroup86], (instregex "VAESENCrr")>; |
| 2534 | def: InstRW<[SKLWriteResGroup86], (instregex "VRCPPSYr")>; |
| 2535 | def: InstRW<[SKLWriteResGroup86], (instregex "VRCPPSr")>; |
| 2536 | def: InstRW<[SKLWriteResGroup86], (instregex "VRCPSSr")>; |
| 2537 | def: InstRW<[SKLWriteResGroup86], (instregex "VRSQRTPSYr")>; |
| 2538 | def: InstRW<[SKLWriteResGroup86], (instregex "VRSQRTPSr")>; |
| 2539 | def: InstRW<[SKLWriteResGroup86], (instregex "VRSQRTSSr")>; |
| 2540 | |
| 2541 | def SKLWriteResGroup87 : SchedWriteRes<[SKLPort01]> { |
| 2542 | let Latency = 4; |
| 2543 | let NumMicroOps = 1; |
| 2544 | let ResourceCycles = [1]; |
| 2545 | } |
| 2546 | def: InstRW<[SKLWriteResGroup87], (instregex "ADDPDrr")>; |
| 2547 | def: InstRW<[SKLWriteResGroup87], (instregex "ADDPSrr")>; |
| 2548 | def: InstRW<[SKLWriteResGroup87], (instregex "ADDSDrr")>; |
| 2549 | def: InstRW<[SKLWriteResGroup87], (instregex "ADDSSrr")>; |
| 2550 | def: InstRW<[SKLWriteResGroup87], (instregex "ADDSUBPDrr")>; |
| 2551 | def: InstRW<[SKLWriteResGroup87], (instregex "ADDSUBPSrr")>; |
| 2552 | def: InstRW<[SKLWriteResGroup87], (instregex "MULPDrr")>; |
| 2553 | def: InstRW<[SKLWriteResGroup87], (instregex "MULPSrr")>; |
| 2554 | def: InstRW<[SKLWriteResGroup87], (instregex "MULSDrr")>; |
| 2555 | def: InstRW<[SKLWriteResGroup87], (instregex "MULSSrr")>; |
| 2556 | def: InstRW<[SKLWriteResGroup87], (instregex "SUBPDrr")>; |
| 2557 | def: InstRW<[SKLWriteResGroup87], (instregex "SUBPSrr")>; |
| 2558 | def: InstRW<[SKLWriteResGroup87], (instregex "SUBSDrr")>; |
| 2559 | def: InstRW<[SKLWriteResGroup87], (instregex "SUBSSrr")>; |
| 2560 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDPDYrr")>; |
| 2561 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDPDrr")>; |
| 2562 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDPSYrr")>; |
| 2563 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDPSrr")>; |
| 2564 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDSDrr")>; |
| 2565 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDSSrr")>; |
| 2566 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDSUBPDYrr")>; |
| 2567 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDSUBPDrr")>; |
| 2568 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDSUBPSYrr")>; |
| 2569 | def: InstRW<[SKLWriteResGroup87], (instregex "VADDSUBPSrr")>; |
| 2570 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132PDYr")>; |
| 2571 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132PDr")>; |
| 2572 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132PSYr")>; |
| 2573 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132PSr")>; |
| 2574 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132SDr")>; |
| 2575 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD132SSr")>; |
| 2576 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213PDYr")>; |
| 2577 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213PDr")>; |
| 2578 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213PSYr")>; |
| 2579 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213PSr")>; |
| 2580 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213SDr")>; |
| 2581 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD213SSr")>; |
| 2582 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231PDYr")>; |
| 2583 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231PDr")>; |
| 2584 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231PSYr")>; |
| 2585 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231PSr")>; |
| 2586 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231SDr")>; |
| 2587 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADD231SSr")>; |
| 2588 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB132PDYr")>; |
| 2589 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB132PDr")>; |
| 2590 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB132PSYr")>; |
| 2591 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB132PSr")>; |
| 2592 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB213PDYr")>; |
| 2593 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB213PDr")>; |
| 2594 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB213PSYr")>; |
| 2595 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB213PSr")>; |
| 2596 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB231PDYr")>; |
| 2597 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB231PDr")>; |
| 2598 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB231PSYr")>; |
| 2599 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMADDSUB231PSr")>; |
| 2600 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132PDYr")>; |
| 2601 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132PDr")>; |
| 2602 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132PSYr")>; |
| 2603 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132PSr")>; |
| 2604 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132SDr")>; |
| 2605 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB132SSr")>; |
| 2606 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213PDYr")>; |
| 2607 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213PDr")>; |
| 2608 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213PSYr")>; |
| 2609 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213PSr")>; |
| 2610 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213SDr")>; |
| 2611 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB213SSr")>; |
| 2612 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231PDYr")>; |
| 2613 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231PDr")>; |
| 2614 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231PSYr")>; |
| 2615 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231PSr")>; |
| 2616 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231SDr")>; |
| 2617 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUB231SSr")>; |
| 2618 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD132PDYr")>; |
| 2619 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD132PDr")>; |
| 2620 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD132PSYr")>; |
| 2621 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD132PSr")>; |
| 2622 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD213PDYr")>; |
| 2623 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD213PDr")>; |
| 2624 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD213PSYr")>; |
| 2625 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD213PSr")>; |
| 2626 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD231PDYr")>; |
| 2627 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD231PDr")>; |
| 2628 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD231PSYr")>; |
| 2629 | def: InstRW<[SKLWriteResGroup87], (instregex "VFMSUBADD231PSr")>; |
| 2630 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132PDYr")>; |
| 2631 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132PDr")>; |
| 2632 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132PSYr")>; |
| 2633 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132PSr")>; |
| 2634 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132SDr")>; |
| 2635 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD132SSr")>; |
| 2636 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213PDYr")>; |
| 2637 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213PDr")>; |
| 2638 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213PSYr")>; |
| 2639 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213PSr")>; |
| 2640 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213SDr")>; |
| 2641 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD213SSr")>; |
| 2642 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231PDYr")>; |
| 2643 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231PDr")>; |
| 2644 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231PSYr")>; |
| 2645 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231PSr")>; |
| 2646 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231SDr")>; |
| 2647 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMADD231SSr")>; |
| 2648 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132PDYr")>; |
| 2649 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132PDr")>; |
| 2650 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132PSYr")>; |
| 2651 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132PSr")>; |
| 2652 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132SDr")>; |
| 2653 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB132SSr")>; |
| 2654 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213PDYr")>; |
| 2655 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213PDr")>; |
| 2656 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213PSYr")>; |
| 2657 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213PSr")>; |
| 2658 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213SDr")>; |
| 2659 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB213SSr")>; |
| 2660 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231PDYr")>; |
| 2661 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231PDr")>; |
| 2662 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231PSYr")>; |
| 2663 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231PSr")>; |
| 2664 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231SDr")>; |
| 2665 | def: InstRW<[SKLWriteResGroup87], (instregex "VFNMSUB231SSr")>; |
| 2666 | def: InstRW<[SKLWriteResGroup87], (instregex "VMULPDYrr")>; |
| 2667 | def: InstRW<[SKLWriteResGroup87], (instregex "VMULPDrr")>; |
| 2668 | def: InstRW<[SKLWriteResGroup87], (instregex "VMULPSYrr")>; |
| 2669 | def: InstRW<[SKLWriteResGroup87], (instregex "VMULPSrr")>; |
| 2670 | def: InstRW<[SKLWriteResGroup87], (instregex "VMULSDrr")>; |
| 2671 | def: InstRW<[SKLWriteResGroup87], (instregex "VMULSSrr")>; |
| 2672 | def: InstRW<[SKLWriteResGroup87], (instregex "VSUBPDYrr")>; |
| 2673 | def: InstRW<[SKLWriteResGroup87], (instregex "VSUBPDrr")>; |
| 2674 | def: InstRW<[SKLWriteResGroup87], (instregex "VSUBPSYrr")>; |
| 2675 | def: InstRW<[SKLWriteResGroup87], (instregex "VSUBPSrr")>; |
| 2676 | def: InstRW<[SKLWriteResGroup87], (instregex "VSUBSDrr")>; |
| 2677 | def: InstRW<[SKLWriteResGroup87], (instregex "VSUBSSrr")>; |
| 2678 | |
| 2679 | def SKLWriteResGroup89 : SchedWriteRes<[SKLPort015]> { |
| 2680 | let Latency = 4; |
| 2681 | let NumMicroOps = 1; |
| 2682 | let ResourceCycles = [1]; |
| 2683 | } |
| 2684 | def: InstRW<[SKLWriteResGroup89], (instregex "CMPPDrri")>; |
| 2685 | def: InstRW<[SKLWriteResGroup89], (instregex "CMPPSrri")>; |
| 2686 | def: InstRW<[SKLWriteResGroup89], (instregex "CMPSSrr")>; |
| 2687 | def: InstRW<[SKLWriteResGroup89], (instregex "CVTDQ2PSrr")>; |
| 2688 | def: InstRW<[SKLWriteResGroup89], (instregex "CVTPS2DQrr")>; |
| 2689 | def: InstRW<[SKLWriteResGroup89], (instregex "CVTTPS2DQrr")>; |
| 2690 | def: InstRW<[SKLWriteResGroup89], (instregex "MAXPDrr")>; |
| 2691 | def: InstRW<[SKLWriteResGroup89], (instregex "MAXPSrr")>; |
| 2692 | def: InstRW<[SKLWriteResGroup89], (instregex "MAXSDrr")>; |
| 2693 | def: InstRW<[SKLWriteResGroup89], (instregex "MAXSSrr")>; |
| 2694 | def: InstRW<[SKLWriteResGroup89], (instregex "MINPDrr")>; |
| 2695 | def: InstRW<[SKLWriteResGroup89], (instregex "MINPSrr")>; |
| 2696 | def: InstRW<[SKLWriteResGroup89], (instregex "MINSDrr")>; |
| 2697 | def: InstRW<[SKLWriteResGroup89], (instregex "MINSSrr")>; |
| 2698 | def: InstRW<[SKLWriteResGroup89], (instregex "PHMINPOSUWrr128")>; |
| 2699 | def: InstRW<[SKLWriteResGroup89], (instregex "PMADDUBSWrr")>; |
| 2700 | def: InstRW<[SKLWriteResGroup89], (instregex "PMADDWDrr")>; |
| 2701 | def: InstRW<[SKLWriteResGroup89], (instregex "PMULDQrr")>; |
| 2702 | def: InstRW<[SKLWriteResGroup89], (instregex "PMULHRSWrr")>; |
| 2703 | def: InstRW<[SKLWriteResGroup89], (instregex "PMULHUWrr")>; |
| 2704 | def: InstRW<[SKLWriteResGroup89], (instregex "PMULHWrr")>; |
| 2705 | def: InstRW<[SKLWriteResGroup89], (instregex "PMULLWrr")>; |
| 2706 | def: InstRW<[SKLWriteResGroup89], (instregex "PMULUDQrr")>; |
| 2707 | def: InstRW<[SKLWriteResGroup89], (instregex "VCMPPDYrri")>; |
| 2708 | def: InstRW<[SKLWriteResGroup89], (instregex "VCMPPDrri")>; |
| 2709 | def: InstRW<[SKLWriteResGroup89], (instregex "VCMPPSYrri")>; |
| 2710 | def: InstRW<[SKLWriteResGroup89], (instregex "VCMPPSrri")>; |
| 2711 | def: InstRW<[SKLWriteResGroup89], (instregex "VCMPSDrr")>; |
| 2712 | def: InstRW<[SKLWriteResGroup89], (instregex "VCMPSSrr")>; |
| 2713 | def: InstRW<[SKLWriteResGroup89], (instregex "VCVTDQ2PSYrr")>; |
| 2714 | def: InstRW<[SKLWriteResGroup89], (instregex "VCVTDQ2PSrr")>; |
| 2715 | def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPS2DQYrr")>; |
| 2716 | def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPS2DQrr")>; |
| 2717 | def: InstRW<[SKLWriteResGroup89], (instregex "VCVTTPS2DQYrr")>; |
| 2718 | def: InstRW<[SKLWriteResGroup89], (instregex "VCVTTPS2DQrr")>; |
| 2719 | def: InstRW<[SKLWriteResGroup89], (instregex "VMAXPDYrr")>; |
| 2720 | def: InstRW<[SKLWriteResGroup89], (instregex "VMAXPDrr")>; |
| 2721 | def: InstRW<[SKLWriteResGroup89], (instregex "VMAXPSYrr")>; |
| 2722 | def: InstRW<[SKLWriteResGroup89], (instregex "VMAXPSrr")>; |
| 2723 | def: InstRW<[SKLWriteResGroup89], (instregex "VMAXSDrr")>; |
| 2724 | def: InstRW<[SKLWriteResGroup89], (instregex "VMAXSSrr")>; |
| 2725 | def: InstRW<[SKLWriteResGroup89], (instregex "VMINPDYrr")>; |
| 2726 | def: InstRW<[SKLWriteResGroup89], (instregex "VMINPDrr")>; |
| 2727 | def: InstRW<[SKLWriteResGroup89], (instregex "VMINPSYrr")>; |
| 2728 | def: InstRW<[SKLWriteResGroup89], (instregex "VMINPSrr")>; |
| 2729 | def: InstRW<[SKLWriteResGroup89], (instregex "VMINSDrr")>; |
| 2730 | def: InstRW<[SKLWriteResGroup89], (instregex "VMINSSrr")>; |
| 2731 | def: InstRW<[SKLWriteResGroup89], (instregex "VPHMINPOSUWrr128")>; |
| 2732 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMADDUBSWYrr")>; |
| 2733 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMADDUBSWrr")>; |
| 2734 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMADDWDYrr")>; |
| 2735 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMADDWDrr")>; |
| 2736 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULDQYrr")>; |
| 2737 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULDQrr")>; |
| 2738 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHRSWYrr")>; |
| 2739 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHRSWrr")>; |
| 2740 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHUWYrr")>; |
| 2741 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHUWrr")>; |
| 2742 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHWYrr")>; |
| 2743 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULHWrr")>; |
| 2744 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULLWYrr")>; |
| 2745 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULLWrr")>; |
| 2746 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULUDQYrr")>; |
| 2747 | def: InstRW<[SKLWriteResGroup89], (instregex "VPMULUDQrr")>; |
| 2748 | |
| 2749 | def SKLWriteResGroup90 : SchedWriteRes<[SKLPort5]> { |
| 2750 | let Latency = 4; |
| 2751 | let NumMicroOps = 2; |
| 2752 | let ResourceCycles = [2]; |
| 2753 | } |
| 2754 | def: InstRW<[SKLWriteResGroup90], (instregex "MPSADBWrri")>; |
| 2755 | def: InstRW<[SKLWriteResGroup90], (instregex "VMPSADBWYrri")>; |
| 2756 | def: InstRW<[SKLWriteResGroup90], (instregex "VMPSADBWrri")>; |
| 2757 | |
| 2758 | def SKLWriteResGroup91 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 2759 | let Latency = 4; |
| 2760 | let NumMicroOps = 2; |
| 2761 | let ResourceCycles = [1,1]; |
| 2762 | } |
| 2763 | def: InstRW<[SKLWriteResGroup91], (instregex "AESDECLASTrm")>; |
| 2764 | def: InstRW<[SKLWriteResGroup91], (instregex "AESDECrm")>; |
| 2765 | def: InstRW<[SKLWriteResGroup91], (instregex "AESENCLASTrm")>; |
| 2766 | def: InstRW<[SKLWriteResGroup91], (instregex "AESENCrm")>; |
| 2767 | def: InstRW<[SKLWriteResGroup91], (instregex "MMX_CVTPI2PSirm")>; |
| 2768 | def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMADDUBSWrm64")>; |
| 2769 | def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMADDWDirm")>; |
| 2770 | def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULHRSWrm64")>; |
| 2771 | def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULHUWirm")>; |
| 2772 | def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULHWirm")>; |
| 2773 | def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULLWirm")>; |
| 2774 | def: InstRW<[SKLWriteResGroup91], (instregex "MMX_PMULUDQirm")>; |
| 2775 | def: InstRW<[SKLWriteResGroup91], (instregex "MUL_F32m")>; |
| 2776 | def: InstRW<[SKLWriteResGroup91], (instregex "MUL_F64m")>; |
| 2777 | def: InstRW<[SKLWriteResGroup91], (instregex "RCPPSm")>; |
| 2778 | def: InstRW<[SKLWriteResGroup91], (instregex "RCPSSm")>; |
| 2779 | def: InstRW<[SKLWriteResGroup91], (instregex "RSQRTPSm")>; |
| 2780 | def: InstRW<[SKLWriteResGroup91], (instregex "RSQRTSSm")>; |
| 2781 | def: InstRW<[SKLWriteResGroup91], (instregex "VAESDECLASTrm")>; |
| 2782 | def: InstRW<[SKLWriteResGroup91], (instregex "VAESDECrm")>; |
| 2783 | def: InstRW<[SKLWriteResGroup91], (instregex "VAESENCLASTrm")>; |
| 2784 | def: InstRW<[SKLWriteResGroup91], (instregex "VAESENCrm")>; |
| 2785 | def: InstRW<[SKLWriteResGroup91], (instregex "VRCPPSYm")>; |
| 2786 | def: InstRW<[SKLWriteResGroup91], (instregex "VRCPPSm")>; |
| 2787 | def: InstRW<[SKLWriteResGroup91], (instregex "VRCPSSm")>; |
| 2788 | def: InstRW<[SKLWriteResGroup91], (instregex "VRSQRTPSYm")>; |
| 2789 | def: InstRW<[SKLWriteResGroup91], (instregex "VRSQRTPSm")>; |
| 2790 | def: InstRW<[SKLWriteResGroup91], (instregex "VRSQRTSSm")>; |
| 2791 | |
| 2792 | def SKLWriteResGroup92 : SchedWriteRes<[SKLPort1,SKLPort5]> { |
| 2793 | let Latency = 4; |
| 2794 | let NumMicroOps = 2; |
| 2795 | let ResourceCycles = [1,1]; |
| 2796 | } |
| 2797 | def: InstRW<[SKLWriteResGroup92], (instregex "IMUL64r")>; |
| 2798 | def: InstRW<[SKLWriteResGroup92], (instregex "MUL64r")>; |
| 2799 | def: InstRW<[SKLWriteResGroup92], (instregex "MULX64rr")>; |
| 2800 | |
| 2801 | def SKLWriteResGroup92_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> { |
| 2802 | let Latency = 4; |
| 2803 | let NumMicroOps = 4; |
| 2804 | } |
| 2805 | def: InstRW<[SKLWriteResGroup92_16], (instregex "IMUL16r")>; |
| 2806 | def: InstRW<[SKLWriteResGroup92_16], (instregex "MUL16r")>; |
| 2807 | |
| 2808 | def SKLWriteResGroup93 : SchedWriteRes<[SKLPort5,SKLPort01]> { |
| 2809 | let Latency = 4; |
| 2810 | let NumMicroOps = 2; |
| 2811 | let ResourceCycles = [1,1]; |
| 2812 | } |
| 2813 | def: InstRW<[SKLWriteResGroup93], (instregex "VPSLLDYrr")>; |
| 2814 | def: InstRW<[SKLWriteResGroup93], (instregex "VPSLLQYrr")>; |
| 2815 | def: InstRW<[SKLWriteResGroup93], (instregex "VPSLLWYrr")>; |
| 2816 | def: InstRW<[SKLWriteResGroup93], (instregex "VPSRADYrr")>; |
| 2817 | def: InstRW<[SKLWriteResGroup93], (instregex "VPSRAWYrr")>; |
| 2818 | def: InstRW<[SKLWriteResGroup93], (instregex "VPSRLDYrr")>; |
| 2819 | def: InstRW<[SKLWriteResGroup93], (instregex "VPSRLQYrr")>; |
| 2820 | def: InstRW<[SKLWriteResGroup93], (instregex "VPSRLWYrr")>; |
| 2821 | |
| 2822 | def SKLWriteResGroup94 : SchedWriteRes<[SKLPort01,SKLPort23]> { |
| 2823 | let Latency = 4; |
| 2824 | let NumMicroOps = 2; |
| 2825 | let ResourceCycles = [1,1]; |
| 2826 | } |
| 2827 | def: InstRW<[SKLWriteResGroup94], (instregex "ADDPDrm")>; |
| 2828 | def: InstRW<[SKLWriteResGroup94], (instregex "ADDPSrm")>; |
| 2829 | def: InstRW<[SKLWriteResGroup94], (instregex "ADDSDrm")>; |
| 2830 | def: InstRW<[SKLWriteResGroup94], (instregex "ADDSSrm")>; |
| 2831 | def: InstRW<[SKLWriteResGroup94], (instregex "ADDSUBPDrm")>; |
| 2832 | def: InstRW<[SKLWriteResGroup94], (instregex "ADDSUBPSrm")>; |
| 2833 | def: InstRW<[SKLWriteResGroup94], (instregex "MULPDrm")>; |
| 2834 | def: InstRW<[SKLWriteResGroup94], (instregex "MULPSrm")>; |
| 2835 | def: InstRW<[SKLWriteResGroup94], (instregex "MULSDrm")>; |
| 2836 | def: InstRW<[SKLWriteResGroup94], (instregex "MULSSrm")>; |
| 2837 | def: InstRW<[SKLWriteResGroup94], (instregex "SUBPDrm")>; |
| 2838 | def: InstRW<[SKLWriteResGroup94], (instregex "SUBPSrm")>; |
| 2839 | def: InstRW<[SKLWriteResGroup94], (instregex "SUBSDrm")>; |
| 2840 | def: InstRW<[SKLWriteResGroup94], (instregex "SUBSSrm")>; |
| 2841 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDPDYrm")>; |
| 2842 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDPDrm")>; |
| 2843 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDPSYrm")>; |
| 2844 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDPSrm")>; |
| 2845 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDSDrm")>; |
| 2846 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDSSrm")>; |
| 2847 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDSUBPDYrm")>; |
| 2848 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDSUBPDrm")>; |
| 2849 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDSUBPSYrm")>; |
| 2850 | def: InstRW<[SKLWriteResGroup94], (instregex "VADDSUBPSrm")>; |
| 2851 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132PDYm")>; |
| 2852 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132PDm")>; |
| 2853 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132PSYm")>; |
| 2854 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132PSm")>; |
| 2855 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132SDm")>; |
| 2856 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD132SSm")>; |
| 2857 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213PDYm")>; |
| 2858 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213PDm")>; |
| 2859 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213PSYm")>; |
| 2860 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213PSm")>; |
| 2861 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213SDm")>; |
| 2862 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD213SSm")>; |
| 2863 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231PDYm")>; |
| 2864 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231PDm")>; |
| 2865 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231PSYm")>; |
| 2866 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231PSm")>; |
| 2867 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231SDm")>; |
| 2868 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADD231SSm")>; |
| 2869 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB132PDYm")>; |
| 2870 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB132PDm")>; |
| 2871 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB132PSYm")>; |
| 2872 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB132PSm")>; |
| 2873 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB213PDYm")>; |
| 2874 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB213PDm")>; |
| 2875 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB213PSYm")>; |
| 2876 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB213PSm")>; |
| 2877 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB231PDYm")>; |
| 2878 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB231PDm")>; |
| 2879 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB231PSYm")>; |
| 2880 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMADDSUB231PSm")>; |
| 2881 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132PDYm")>; |
| 2882 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132PDm")>; |
| 2883 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132PSYm")>; |
| 2884 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132PSm")>; |
| 2885 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132SDm")>; |
| 2886 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB132SSm")>; |
| 2887 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213PDYm")>; |
| 2888 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213PDm")>; |
| 2889 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213PSYm")>; |
| 2890 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213PSm")>; |
| 2891 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213SDm")>; |
| 2892 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB213SSm")>; |
| 2893 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231PDYm")>; |
| 2894 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231PDm")>; |
| 2895 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231PSYm")>; |
| 2896 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231PSm")>; |
| 2897 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231SDm")>; |
| 2898 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUB231SSm")>; |
| 2899 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD132PDYm")>; |
| 2900 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD132PDm")>; |
| 2901 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD132PSYm")>; |
| 2902 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD132PSm")>; |
| 2903 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD213PDYm")>; |
| 2904 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD213PDm")>; |
| 2905 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD213PSYm")>; |
| 2906 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD213PSm")>; |
| 2907 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD231PDYm")>; |
| 2908 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD231PDm")>; |
| 2909 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD231PSYm")>; |
| 2910 | def: InstRW<[SKLWriteResGroup94], (instregex "VFMSUBADD231PSm")>; |
| 2911 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132PDYm")>; |
| 2912 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132PDm")>; |
| 2913 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132PSYm")>; |
| 2914 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132PSm")>; |
| 2915 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132SDm")>; |
| 2916 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD132SSm")>; |
| 2917 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213PDYm")>; |
| 2918 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213PDm")>; |
| 2919 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213PSYm")>; |
| 2920 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213PSm")>; |
| 2921 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213SDm")>; |
| 2922 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD213SSm")>; |
| 2923 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231PDYm")>; |
| 2924 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231PDm")>; |
| 2925 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231PSYm")>; |
| 2926 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231PSm")>; |
| 2927 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231SDm")>; |
| 2928 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMADD231SSm")>; |
| 2929 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132PDYm")>; |
| 2930 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132PDm")>; |
| 2931 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132PSYm")>; |
| 2932 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132PSm")>; |
| 2933 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132SDm")>; |
| 2934 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB132SSm")>; |
| 2935 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213PDYm")>; |
| 2936 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213PDm")>; |
| 2937 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213PSYm")>; |
| 2938 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213PSm")>; |
| 2939 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213SDm")>; |
| 2940 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB213SSm")>; |
| 2941 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231PDYm")>; |
| 2942 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231PDm")>; |
| 2943 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231PSYm")>; |
| 2944 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231PSm")>; |
| 2945 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231SDm")>; |
| 2946 | def: InstRW<[SKLWriteResGroup94], (instregex "VFNMSUB231SSm")>; |
| 2947 | def: InstRW<[SKLWriteResGroup94], (instregex "VMULPDYrm")>; |
| 2948 | def: InstRW<[SKLWriteResGroup94], (instregex "VMULPDrm")>; |
| 2949 | def: InstRW<[SKLWriteResGroup94], (instregex "VMULPSYrm")>; |
| 2950 | def: InstRW<[SKLWriteResGroup94], (instregex "VMULPSrm")>; |
| 2951 | def: InstRW<[SKLWriteResGroup94], (instregex "VMULSDrm")>; |
| 2952 | def: InstRW<[SKLWriteResGroup94], (instregex "VMULSSrm")>; |
| 2953 | def: InstRW<[SKLWriteResGroup94], (instregex "VSUBPDYrm")>; |
| 2954 | def: InstRW<[SKLWriteResGroup94], (instregex "VSUBPDrm")>; |
| 2955 | def: InstRW<[SKLWriteResGroup94], (instregex "VSUBPSYrm")>; |
| 2956 | def: InstRW<[SKLWriteResGroup94], (instregex "VSUBPSrm")>; |
| 2957 | def: InstRW<[SKLWriteResGroup94], (instregex "VSUBSDrm")>; |
| 2958 | def: InstRW<[SKLWriteResGroup94], (instregex "VSUBSSrm")>; |
| 2959 | |
| 2960 | def SKLWriteResGroup96 : SchedWriteRes<[SKLPort23,SKLPort015]> { |
| 2961 | let Latency = 4; |
| 2962 | let NumMicroOps = 2; |
| 2963 | let ResourceCycles = [1,1]; |
| 2964 | } |
| 2965 | def: InstRW<[SKLWriteResGroup96], (instregex "CMPPDrmi")>; |
| 2966 | def: InstRW<[SKLWriteResGroup96], (instregex "CMPPSrmi")>; |
| 2967 | def: InstRW<[SKLWriteResGroup96], (instregex "CMPSSrm")>; |
| 2968 | def: InstRW<[SKLWriteResGroup96], (instregex "CVTDQ2PSrm")>; |
| 2969 | def: InstRW<[SKLWriteResGroup96], (instregex "CVTPS2DQrm")>; |
| 2970 | def: InstRW<[SKLWriteResGroup96], (instregex "CVTPS2PDrm")>; |
| 2971 | def: InstRW<[SKLWriteResGroup96], (instregex "CVTSS2SDrm")>; |
| 2972 | def: InstRW<[SKLWriteResGroup96], (instregex "CVTTPS2DQrm")>; |
| 2973 | def: InstRW<[SKLWriteResGroup96], (instregex "MAXPDrm")>; |
| 2974 | def: InstRW<[SKLWriteResGroup96], (instregex "MAXPSrm")>; |
| 2975 | def: InstRW<[SKLWriteResGroup96], (instregex "MAXSDrm")>; |
| 2976 | def: InstRW<[SKLWriteResGroup96], (instregex "MAXSSrm")>; |
| 2977 | def: InstRW<[SKLWriteResGroup96], (instregex "MINPDrm")>; |
| 2978 | def: InstRW<[SKLWriteResGroup96], (instregex "MINPSrm")>; |
| 2979 | def: InstRW<[SKLWriteResGroup96], (instregex "MINSDrm")>; |
| 2980 | def: InstRW<[SKLWriteResGroup96], (instregex "MINSSrm")>; |
| 2981 | def: InstRW<[SKLWriteResGroup96], (instregex "MMX_CVTPS2PIirm")>; |
| 2982 | def: InstRW<[SKLWriteResGroup96], (instregex "MMX_CVTTPS2PIirm")>; |
| 2983 | def: InstRW<[SKLWriteResGroup96], (instregex "PHMINPOSUWrm128")>; |
| 2984 | def: InstRW<[SKLWriteResGroup96], (instregex "PMADDUBSWrm")>; |
| 2985 | def: InstRW<[SKLWriteResGroup96], (instregex "PMADDWDrm")>; |
| 2986 | def: InstRW<[SKLWriteResGroup96], (instregex "PMULDQrm")>; |
| 2987 | def: InstRW<[SKLWriteResGroup96], (instregex "PMULHRSWrm")>; |
| 2988 | def: InstRW<[SKLWriteResGroup96], (instregex "PMULHUWrm")>; |
| 2989 | def: InstRW<[SKLWriteResGroup96], (instregex "PMULHWrm")>; |
| 2990 | def: InstRW<[SKLWriteResGroup96], (instregex "PMULLWrm")>; |
| 2991 | def: InstRW<[SKLWriteResGroup96], (instregex "PMULUDQrm")>; |
| 2992 | def: InstRW<[SKLWriteResGroup96], (instregex "VCMPPDYrmi")>; |
| 2993 | def: InstRW<[SKLWriteResGroup96], (instregex "VCMPPDrmi")>; |
| 2994 | def: InstRW<[SKLWriteResGroup96], (instregex "VCMPPSYrmi")>; |
| 2995 | def: InstRW<[SKLWriteResGroup96], (instregex "VCMPPSrmi")>; |
| 2996 | def: InstRW<[SKLWriteResGroup96], (instregex "VCMPSDrm")>; |
| 2997 | def: InstRW<[SKLWriteResGroup96], (instregex "VCMPSSrm")>; |
| 2998 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTDQ2PSYrm")>; |
| 2999 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTDQ2PSrm")>; |
| 3000 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPH2PSYrm")>; |
| 3001 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPH2PSrm")>; |
| 3002 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPS2DQYrm")>; |
| 3003 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPS2DQrm")>; |
| 3004 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPS2PDYrm")>; |
| 3005 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTPS2PDrm")>; |
| 3006 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTSS2SDrm")>; |
| 3007 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTTPS2DQYrm")>; |
| 3008 | def: InstRW<[SKLWriteResGroup96], (instregex "VCVTTPS2DQrm")>; |
| 3009 | def: InstRW<[SKLWriteResGroup96], (instregex "VMAXPDYrm")>; |
| 3010 | def: InstRW<[SKLWriteResGroup96], (instregex "VMAXPDrm")>; |
| 3011 | def: InstRW<[SKLWriteResGroup96], (instregex "VMAXPSYrm")>; |
| 3012 | def: InstRW<[SKLWriteResGroup96], (instregex "VMAXPSrm")>; |
| 3013 | def: InstRW<[SKLWriteResGroup96], (instregex "VMAXSDrm")>; |
| 3014 | def: InstRW<[SKLWriteResGroup96], (instregex "VMAXSSrm")>; |
| 3015 | def: InstRW<[SKLWriteResGroup96], (instregex "VMINPDYrm")>; |
| 3016 | def: InstRW<[SKLWriteResGroup96], (instregex "VMINPDrm")>; |
| 3017 | def: InstRW<[SKLWriteResGroup96], (instregex "VMINPSYrm")>; |
| 3018 | def: InstRW<[SKLWriteResGroup96], (instregex "VMINPSrm")>; |
| 3019 | def: InstRW<[SKLWriteResGroup96], (instregex "VMINSDrm")>; |
| 3020 | def: InstRW<[SKLWriteResGroup96], (instregex "VMINSSrm")>; |
| 3021 | def: InstRW<[SKLWriteResGroup96], (instregex "VPHMINPOSUWrm128")>; |
| 3022 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMADDUBSWYrm")>; |
| 3023 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMADDUBSWrm")>; |
| 3024 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMADDWDYrm")>; |
| 3025 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMADDWDrm")>; |
| 3026 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULDQYrm")>; |
| 3027 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULDQrm")>; |
| 3028 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHRSWYrm")>; |
| 3029 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHRSWrm")>; |
| 3030 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHUWYrm")>; |
| 3031 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHUWrm")>; |
| 3032 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHWYrm")>; |
| 3033 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULHWrm")>; |
| 3034 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULLWYrm")>; |
| 3035 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULLWrm")>; |
| 3036 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULUDQYrm")>; |
| 3037 | def: InstRW<[SKLWriteResGroup96], (instregex "VPMULUDQrm")>; |
| 3038 | |
| 3039 | def SKLWriteResGroup97 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 3040 | let Latency = 4; |
| 3041 | let NumMicroOps = 3; |
| 3042 | let ResourceCycles = [2,1]; |
| 3043 | } |
| 3044 | def: InstRW<[SKLWriteResGroup97], (instregex "FICOM16m")>; |
| 3045 | def: InstRW<[SKLWriteResGroup97], (instregex "FICOM32m")>; |
| 3046 | def: InstRW<[SKLWriteResGroup97], (instregex "FICOMP16m")>; |
| 3047 | def: InstRW<[SKLWriteResGroup97], (instregex "FICOMP32m")>; |
| 3048 | def: InstRW<[SKLWriteResGroup97], (instregex "MPSADBWrmi")>; |
| 3049 | def: InstRW<[SKLWriteResGroup97], (instregex "VMPSADBWYrmi")>; |
| 3050 | def: InstRW<[SKLWriteResGroup97], (instregex "VMPSADBWrmi")>; |
| 3051 | |
| 3052 | def SKLWriteResGroup98 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> { |
| 3053 | let Latency = 4; |
| 3054 | let NumMicroOps = 3; |
| 3055 | let ResourceCycles = [1,1,1]; |
| 3056 | } |
| 3057 | def: InstRW<[SKLWriteResGroup98], (instregex "MULX64rm")>; |
| 3058 | |
| 3059 | def SKLWriteResGroup100 : SchedWriteRes<[SKLPort0156]> { |
| 3060 | let Latency = 4; |
| 3061 | let NumMicroOps = 4; |
| 3062 | let ResourceCycles = [4]; |
| 3063 | } |
| 3064 | def: InstRW<[SKLWriteResGroup100], (instregex "FNCLEX")>; |
| 3065 | |
| 3066 | def SKLWriteResGroup101 : SchedWriteRes<[SKLPort6,SKLPort0156]> { |
| 3067 | let Latency = 4; |
| 3068 | let NumMicroOps = 4; |
| 3069 | let ResourceCycles = [1,3]; |
| 3070 | } |
| 3071 | def: InstRW<[SKLWriteResGroup101], (instregex "PAUSE")>; |
| 3072 | |
| 3073 | def SKLWriteResGroup102 : SchedWriteRes<[SKLPort015,SKLPort0156]> { |
| 3074 | let Latency = 4; |
| 3075 | let NumMicroOps = 4; |
| 3076 | let ResourceCycles = [1,3]; |
| 3077 | } |
| 3078 | def: InstRW<[SKLWriteResGroup102], (instregex "VZEROUPPER")>; |
| 3079 | |
| 3080 | def SKLWriteResGroup103 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> { |
| 3081 | let Latency = 4; |
| 3082 | let NumMicroOps = 4; |
| 3083 | let ResourceCycles = [1,1,2]; |
| 3084 | } |
| 3085 | def: InstRW<[SKLWriteResGroup103], (instregex "LAR(16|32|64)rr")>; |
| 3086 | |
| 3087 | def SKLWriteResGroup105 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> { |
| 3088 | let Latency = 4; |
| 3089 | let NumMicroOps = 4; |
| 3090 | let ResourceCycles = [1,1,1,1]; |
| 3091 | } |
| 3092 | def: InstRW<[SKLWriteResGroup105], (instregex "SHLD(16|32|64)mri8")>; |
| 3093 | def: InstRW<[SKLWriteResGroup105], (instregex "SHRD(16|32|64)mri8")>; |
| 3094 | |
| 3095 | def SKLWriteResGroup106 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> { |
| 3096 | let Latency = 4; |
| 3097 | let NumMicroOps = 5; |
| 3098 | let ResourceCycles = [1,2,1,1]; |
| 3099 | } |
| 3100 | def: InstRW<[SKLWriteResGroup106], (instregex "LAR(16|32|64)rm")>; |
| 3101 | def: InstRW<[SKLWriteResGroup106], (instregex "LSL(16|32|64)rm")>; |
| 3102 | |
| 3103 | def SKLWriteResGroup107 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> { |
| 3104 | let Latency = 4; |
| 3105 | let NumMicroOps = 6; |
| 3106 | let ResourceCycles = [1,1,4]; |
| 3107 | } |
| 3108 | def: InstRW<[SKLWriteResGroup107], (instregex "PUSHF16")>; |
| 3109 | def: InstRW<[SKLWriteResGroup107], (instregex "PUSHF64")>; |
| 3110 | |
| 3111 | def SKLWriteResGroup109 : SchedWriteRes<[SKLPort0,SKLPort5]> { |
| 3112 | let Latency = 5; |
| 3113 | let NumMicroOps = 2; |
| 3114 | let ResourceCycles = [1,1]; |
| 3115 | } |
| 3116 | def: InstRW<[SKLWriteResGroup109], (instregex "CVTDQ2PDrr")>; |
| 3117 | def: InstRW<[SKLWriteResGroup109], (instregex "MMX_CVTPI2PDirr")>; |
| 3118 | def: InstRW<[SKLWriteResGroup109], (instregex "VCVTDQ2PDrr")>; |
| 3119 | |
| 3120 | def SKLWriteResGroup110 : SchedWriteRes<[SKLPort5,SKLPort015]> { |
| 3121 | let Latency = 5; |
| 3122 | let NumMicroOps = 2; |
| 3123 | let ResourceCycles = [1,1]; |
| 3124 | } |
| 3125 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTPD2DQrr")>; |
| 3126 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTPD2PSrr")>; |
| 3127 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTPS2PDrr")>; |
| 3128 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTSD2SSrr")>; |
| 3129 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTSI2SD64rr")>; |
| 3130 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTSI2SDrr")>; |
| 3131 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTSI2SSrr")>; |
| 3132 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTSS2SDrr")>; |
| 3133 | def: InstRW<[SKLWriteResGroup110], (instregex "CVTTPD2DQrr")>; |
| 3134 | def: InstRW<[SKLWriteResGroup110], (instregex "MMX_CVTPD2PIirr")>; |
| 3135 | def: InstRW<[SKLWriteResGroup110], (instregex "MMX_CVTPS2PIirr")>; |
| 3136 | def: InstRW<[SKLWriteResGroup110], (instregex "MMX_CVTTPD2PIirr")>; |
| 3137 | def: InstRW<[SKLWriteResGroup110], (instregex "MMX_CVTTPS2PIirr")>; |
| 3138 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPD2DQrr")>; |
| 3139 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPD2PSrr")>; |
| 3140 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPH2PSrr")>; |
| 3141 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPS2PDrr")>; |
| 3142 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTPS2PHrr")>; |
| 3143 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSD2SSrr")>; |
| 3144 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSI2SD64rr")>; |
| 3145 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSI2SDrr")>; |
| 3146 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSI2SSrr")>; |
| 3147 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTSS2SDrr")>; |
| 3148 | def: InstRW<[SKLWriteResGroup110], (instregex "VCVTTPD2DQrr")>; |
| 3149 | |
| 3150 | def SKLWriteResGroup113 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 3151 | let Latency = 5; |
| 3152 | let NumMicroOps = 3; |
| 3153 | let ResourceCycles = [1,1,1]; |
| 3154 | } |
| 3155 | def: InstRW<[SKLWriteResGroup113], (instregex "CVTDQ2PDrm")>; |
| 3156 | def: InstRW<[SKLWriteResGroup113], (instregex "MMX_CVTPI2PDirm")>; |
| 3157 | def: InstRW<[SKLWriteResGroup113], (instregex "VCVTDQ2PDrm")>; |
| 3158 | |
| 3159 | def SKLWriteResGroup114 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> { |
| 3160 | let Latency = 5; |
| 3161 | let NumMicroOps = 3; |
| 3162 | let ResourceCycles = [1,1,1]; |
| 3163 | } |
| 3164 | def: InstRW<[SKLWriteResGroup114], (instregex "STR(16|32|64)r")>; |
| 3165 | |
| 3166 | def SKLWriteResGroup115 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> { |
| 3167 | let Latency = 5; |
| 3168 | let NumMicroOps = 3; |
| 3169 | let ResourceCycles = [1,1,1]; |
| 3170 | } |
| 3171 | def: InstRW<[SKLWriteResGroup115], (instregex "IMUL32r")>; |
| 3172 | def: InstRW<[SKLWriteResGroup115], (instregex "MUL32r")>; |
| 3173 | def: InstRW<[SKLWriteResGroup115], (instregex "MULX32rr")>; |
| 3174 | |
| 3175 | def SKLWriteResGroup116 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> { |
| 3176 | let Latency = 5; |
| 3177 | let NumMicroOps = 3; |
| 3178 | let ResourceCycles = [1,1,1]; |
| 3179 | } |
| 3180 | def: InstRW<[SKLWriteResGroup116], (instregex "CVTPD2DQrm")>; |
| 3181 | def: InstRW<[SKLWriteResGroup116], (instregex "CVTPD2PSrm")>; |
| 3182 | def: InstRW<[SKLWriteResGroup116], (instregex "CVTSD2SSrm")>; |
| 3183 | def: InstRW<[SKLWriteResGroup116], (instregex "CVTTPD2DQrm")>; |
| 3184 | def: InstRW<[SKLWriteResGroup116], (instregex "MMX_CVTPD2PIirm")>; |
| 3185 | def: InstRW<[SKLWriteResGroup116], (instregex "MMX_CVTTPD2PIirm")>; |
| 3186 | def: InstRW<[SKLWriteResGroup116], (instregex "VCVTSD2SSrm")>; |
| 3187 | |
| 3188 | def SKLWriteResGroup118 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> { |
| 3189 | let Latency = 5; |
| 3190 | let NumMicroOps = 4; |
| 3191 | let ResourceCycles = [1,1,1,1]; |
| 3192 | } |
| 3193 | def: InstRW<[SKLWriteResGroup118], (instregex "MULX32rm")>; |
| 3194 | |
| 3195 | def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort015]> { |
| 3196 | let Latency = 5; |
| 3197 | let NumMicroOps = 4; |
| 3198 | let ResourceCycles = [1,1,1,1]; |
| 3199 | } |
| 3200 | def: InstRW<[SKLWriteResGroup119], (instregex "VCVTPS2PHmr")>; |
| 3201 | |
| 3202 | def SKLWriteResGroup120 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
| 3203 | let Latency = 5; |
| 3204 | let NumMicroOps = 5; |
| 3205 | let ResourceCycles = [1,4]; |
| 3206 | } |
| 3207 | def: InstRW<[SKLWriteResGroup120], (instregex "XSETBV")>; |
| 3208 | |
| 3209 | def SKLWriteResGroup121 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
| 3210 | let Latency = 5; |
| 3211 | let NumMicroOps = 5; |
| 3212 | let ResourceCycles = [2,3]; |
| 3213 | } |
| 3214 | def: InstRW<[SKLWriteResGroup121], (instregex "CMPXCHG(16|32|64)rr")>; |
| 3215 | def: InstRW<[SKLWriteResGroup121], (instregex "CMPXCHG8rr")>; |
| 3216 | |
| 3217 | def SKLWriteResGroup122 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 3218 | let Latency = 5; |
| 3219 | let NumMicroOps = 8; |
| 3220 | let ResourceCycles = [1,1,1,1,1,3]; |
| 3221 | } |
| 3222 | def: InstRW<[SKLWriteResGroup122], (instregex "ADD8mi")>; |
| 3223 | def: InstRW<[SKLWriteResGroup122], (instregex "AND8mi")>; |
| 3224 | def: InstRW<[SKLWriteResGroup122], (instregex "OR8mi")>; |
| 3225 | def: InstRW<[SKLWriteResGroup122], (instregex "SUB8mi")>; |
| 3226 | def: InstRW<[SKLWriteResGroup122], (instregex "XCHG(16|32|64)rm")>; |
| 3227 | def: InstRW<[SKLWriteResGroup122], (instregex "XCHG8rm")>; |
| 3228 | def: InstRW<[SKLWriteResGroup122], (instregex "XOR8mi")>; |
| 3229 | |
| 3230 | def SKLWriteResGroup123 : SchedWriteRes<[SKLPort5]> { |
| 3231 | let Latency = 6; |
| 3232 | let NumMicroOps = 1; |
| 3233 | let ResourceCycles = [1]; |
| 3234 | } |
| 3235 | def: InstRW<[SKLWriteResGroup123], (instregex "PCLMULQDQrr")>; |
| 3236 | def: InstRW<[SKLWriteResGroup123], (instregex "VPCLMULQDQrr")>; |
| 3237 | |
| 3238 | def SKLWriteResGroup124 : SchedWriteRes<[SKLPort0]> { |
| 3239 | let Latency = 6; |
| 3240 | let NumMicroOps = 2; |
| 3241 | let ResourceCycles = [2]; |
| 3242 | } |
| 3243 | def: InstRW<[SKLWriteResGroup124], (instregex "MMX_CVTPI2PSirr")>; |
| 3244 | |
| 3245 | def SKLWriteResGroup125 : SchedWriteRes<[SKLPort0,SKLPort015]> { |
| 3246 | let Latency = 6; |
| 3247 | let NumMicroOps = 2; |
| 3248 | let ResourceCycles = [1,1]; |
| 3249 | } |
| 3250 | def: InstRW<[SKLWriteResGroup125], (instregex "CVTSD2SI64rr")>; |
| 3251 | def: InstRW<[SKLWriteResGroup125], (instregex "CVTSD2SIrr")>; |
| 3252 | def: InstRW<[SKLWriteResGroup125], (instregex "CVTSS2SI64rr")>; |
| 3253 | def: InstRW<[SKLWriteResGroup125], (instregex "CVTSS2SIrr")>; |
| 3254 | def: InstRW<[SKLWriteResGroup125], (instregex "CVTTSD2SI64rr")>; |
| 3255 | def: InstRW<[SKLWriteResGroup125], (instregex "CVTTSD2SIrr")>; |
| 3256 | def: InstRW<[SKLWriteResGroup125], (instregex "VCVTSD2SI64rr")>; |
| 3257 | def: InstRW<[SKLWriteResGroup125], (instregex "VCVTSD2SIrr")>; |
| 3258 | def: InstRW<[SKLWriteResGroup125], (instregex "VCVTSS2SI64rr")>; |
| 3259 | def: InstRW<[SKLWriteResGroup125], (instregex "VCVTSS2SIrr")>; |
| 3260 | def: InstRW<[SKLWriteResGroup125], (instregex "VCVTTSD2SI64rr")>; |
| 3261 | def: InstRW<[SKLWriteResGroup125], (instregex "VCVTTSD2SIrr")>; |
| 3262 | |
| 3263 | def SKLWriteResGroup126 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 3264 | let Latency = 6; |
| 3265 | let NumMicroOps = 2; |
| 3266 | let ResourceCycles = [1,1]; |
| 3267 | } |
| 3268 | def: InstRW<[SKLWriteResGroup126], (instregex "PCLMULQDQrm")>; |
| 3269 | def: InstRW<[SKLWriteResGroup126], (instregex "VPCLMULQDQrm")>; |
| 3270 | |
| 3271 | def SKLWriteResGroup127 : SchedWriteRes<[SKLPort5,SKLPort01]> { |
| 3272 | let Latency = 6; |
| 3273 | let NumMicroOps = 3; |
| 3274 | let ResourceCycles = [2,1]; |
| 3275 | } |
| 3276 | def: InstRW<[SKLWriteResGroup127], (instregex "HADDPDrr")>; |
| 3277 | def: InstRW<[SKLWriteResGroup127], (instregex "HADDPSrr")>; |
| 3278 | def: InstRW<[SKLWriteResGroup127], (instregex "HSUBPDrr")>; |
| 3279 | def: InstRW<[SKLWriteResGroup127], (instregex "HSUBPSrr")>; |
| 3280 | def: InstRW<[SKLWriteResGroup127], (instregex "VHADDPDYrr")>; |
| 3281 | def: InstRW<[SKLWriteResGroup127], (instregex "VHADDPDrr")>; |
| 3282 | def: InstRW<[SKLWriteResGroup127], (instregex "VHADDPSYrr")>; |
| 3283 | def: InstRW<[SKLWriteResGroup127], (instregex "VHADDPSrr")>; |
| 3284 | def: InstRW<[SKLWriteResGroup127], (instregex "VHSUBPDYrr")>; |
| 3285 | def: InstRW<[SKLWriteResGroup127], (instregex "VHSUBPDrr")>; |
| 3286 | def: InstRW<[SKLWriteResGroup127], (instregex "VHSUBPSYrr")>; |
| 3287 | def: InstRW<[SKLWriteResGroup127], (instregex "VHSUBPSrr")>; |
| 3288 | |
| 3289 | def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 3290 | let Latency = 6; |
| 3291 | let NumMicroOps = 3; |
| 3292 | let ResourceCycles = [2,1]; |
| 3293 | } |
| 3294 | def: InstRW<[SKLWriteResGroup128], (instregex "ADD_FI16m")>; |
| 3295 | def: InstRW<[SKLWriteResGroup128], (instregex "ADD_FI32m")>; |
| 3296 | def: InstRW<[SKLWriteResGroup128], (instregex "SUBR_FI16m")>; |
| 3297 | def: InstRW<[SKLWriteResGroup128], (instregex "SUBR_FI32m")>; |
| 3298 | def: InstRW<[SKLWriteResGroup128], (instregex "SUB_FI16m")>; |
| 3299 | def: InstRW<[SKLWriteResGroup128], (instregex "SUB_FI32m")>; |
| 3300 | |
| 3301 | def SKLWriteResGroup129 : SchedWriteRes<[SKLPort5,SKLPort015]> { |
| 3302 | let Latency = 6; |
| 3303 | let NumMicroOps = 3; |
| 3304 | let ResourceCycles = [2,1]; |
| 3305 | } |
| 3306 | def: InstRW<[SKLWriteResGroup129], (instregex "CVTSI2SS64rr")>; |
| 3307 | def: InstRW<[SKLWriteResGroup129], (instregex "VCVTSI2SS64rr")>; |
| 3308 | |
| 3309 | def SKLWriteResGroup130 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort015]> { |
| 3310 | let Latency = 6; |
| 3311 | let NumMicroOps = 3; |
| 3312 | let ResourceCycles = [1,1,1]; |
| 3313 | } |
| 3314 | def: InstRW<[SKLWriteResGroup130], (instregex "CVTSD2SI64rm")>; |
| 3315 | def: InstRW<[SKLWriteResGroup130], (instregex "CVTSD2SIrm")>; |
| 3316 | def: InstRW<[SKLWriteResGroup130], (instregex "CVTSS2SI64rm")>; |
| 3317 | def: InstRW<[SKLWriteResGroup130], (instregex "CVTSS2SIrm")>; |
| 3318 | def: InstRW<[SKLWriteResGroup130], (instregex "CVTTSD2SI64rm")>; |
| 3319 | def: InstRW<[SKLWriteResGroup130], (instregex "CVTTSD2SIrm")>; |
| 3320 | def: InstRW<[SKLWriteResGroup130], (instregex "CVTTSS2SIrm")>; |
| 3321 | def: InstRW<[SKLWriteResGroup130], (instregex "VCVTSD2SI64rm")>; |
| 3322 | def: InstRW<[SKLWriteResGroup130], (instregex "VCVTSD2SIrm")>; |
| 3323 | def: InstRW<[SKLWriteResGroup130], (instregex "VCVTSS2SI64rm")>; |
| 3324 | def: InstRW<[SKLWriteResGroup130], (instregex "VCVTSS2SIrm")>; |
| 3325 | def: InstRW<[SKLWriteResGroup130], (instregex "VCVTTSD2SI64rm")>; |
| 3326 | def: InstRW<[SKLWriteResGroup130], (instregex "VCVTTSD2SIrm")>; |
| 3327 | def: InstRW<[SKLWriteResGroup130], (instregex "VCVTTSS2SI64rm")>; |
| 3328 | def: InstRW<[SKLWriteResGroup130], (instregex "VCVTTSS2SIrm")>; |
| 3329 | |
| 3330 | def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> { |
| 3331 | let Latency = 6; |
| 3332 | let NumMicroOps = 4; |
| 3333 | let ResourceCycles = [1,2,1]; |
| 3334 | } |
| 3335 | def: InstRW<[SKLWriteResGroup131], (instregex "SHLD(16|32|64)rrCL")>; |
| 3336 | def: InstRW<[SKLWriteResGroup131], (instregex "SHRD(16|32|64)rrCL")>; |
| 3337 | |
| 3338 | def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> { |
| 3339 | let Latency = 6; |
| 3340 | let NumMicroOps = 4; |
| 3341 | let ResourceCycles = [2,1,1]; |
| 3342 | } |
| 3343 | def: InstRW<[SKLWriteResGroup133], (instregex "HADDPDrm")>; |
| 3344 | def: InstRW<[SKLWriteResGroup133], (instregex "HADDPSrm")>; |
| 3345 | def: InstRW<[SKLWriteResGroup133], (instregex "HSUBPDrm")>; |
| 3346 | def: InstRW<[SKLWriteResGroup133], (instregex "HSUBPSrm")>; |
| 3347 | def: InstRW<[SKLWriteResGroup133], (instregex "VHADDPDYrm")>; |
| 3348 | def: InstRW<[SKLWriteResGroup133], (instregex "VHADDPDrm")>; |
| 3349 | def: InstRW<[SKLWriteResGroup133], (instregex "VHADDPSYrm")>; |
| 3350 | def: InstRW<[SKLWriteResGroup133], (instregex "VHADDPSrm")>; |
| 3351 | def: InstRW<[SKLWriteResGroup133], (instregex "VHSUBPDYrm")>; |
| 3352 | def: InstRW<[SKLWriteResGroup133], (instregex "VHSUBPDrm")>; |
| 3353 | def: InstRW<[SKLWriteResGroup133], (instregex "VHSUBPSYrm")>; |
| 3354 | def: InstRW<[SKLWriteResGroup133], (instregex "VHSUBPSrm")>; |
| 3355 | |
| 3356 | def SKLWriteResGroup134 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> { |
| 3357 | let Latency = 6; |
| 3358 | let NumMicroOps = 4; |
| 3359 | let ResourceCycles = [1,1,1,1]; |
| 3360 | } |
| 3361 | def: InstRW<[SKLWriteResGroup134], (instregex "SLDT(16|32|64)r")>; |
| 3362 | |
| 3363 | def SKLWriteResGroup136 : SchedWriteRes<[SKLPort6,SKLPort0156]> { |
| 3364 | let Latency = 6; |
| 3365 | let NumMicroOps = 6; |
| 3366 | let ResourceCycles = [1,5]; |
| 3367 | } |
| 3368 | def: InstRW<[SKLWriteResGroup136], (instregex "STD")>; |
| 3369 | |
| 3370 | def SKLWriteResGroup137 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 3371 | let Latency = 6; |
| 3372 | let NumMicroOps = 6; |
| 3373 | let ResourceCycles = [1,1,1,2,1]; |
| 3374 | } |
| 3375 | def: InstRW<[SKLWriteResGroup137], (instregex "SHLD(16|32|64)mrCL")>; |
| 3376 | def: InstRW<[SKLWriteResGroup137], (instregex "SHRD(16|32|64)mrCL")>; |
| 3377 | |
| 3378 | def SKLWriteResGroup142 : SchedWriteRes<[SKLPort0,SKLPort5]> { |
| 3379 | let Latency = 7; |
| 3380 | let NumMicroOps = 2; |
| 3381 | let ResourceCycles = [1,1]; |
| 3382 | } |
| 3383 | def: InstRW<[SKLWriteResGroup142], (instregex "VCVTDQ2PDYrr")>; |
| 3384 | |
| 3385 | def SKLWriteResGroup143 : SchedWriteRes<[SKLPort5,SKLPort015]> { |
| 3386 | let Latency = 7; |
| 3387 | let NumMicroOps = 2; |
| 3388 | let ResourceCycles = [1,1]; |
| 3389 | } |
| 3390 | def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPD2DQYrr")>; |
| 3391 | def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPD2PSYrr")>; |
| 3392 | def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPH2PSYrr")>; |
| 3393 | def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPS2PDYrr")>; |
| 3394 | def: InstRW<[SKLWriteResGroup143], (instregex "VCVTPS2PHYrr")>; |
| 3395 | def: InstRW<[SKLWriteResGroup143], (instregex "VCVTTPD2DQYrr")>; |
| 3396 | |
| 3397 | def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 3398 | let Latency = 7; |
| 3399 | let NumMicroOps = 3; |
| 3400 | let ResourceCycles = [1,1,1]; |
| 3401 | } |
| 3402 | def: InstRW<[SKLWriteResGroup145], (instregex "MUL_FI16m")>; |
| 3403 | def: InstRW<[SKLWriteResGroup145], (instregex "MUL_FI32m")>; |
| 3404 | def: InstRW<[SKLWriteResGroup145], (instregex "VCVTDQ2PDYrm")>; |
| 3405 | |
| 3406 | def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015]> { |
| 3407 | let Latency = 7; |
| 3408 | let NumMicroOps = 3; |
| 3409 | let ResourceCycles = [1,1,1]; |
| 3410 | } |
| 3411 | def: InstRW<[SKLWriteResGroup146], (instregex "CVTTSS2SI64rr")>; |
| 3412 | def: InstRW<[SKLWriteResGroup146], (instregex "CVTTSS2SIrr")>; |
| 3413 | def: InstRW<[SKLWriteResGroup146], (instregex "VCVTTSS2SI64rr")>; |
| 3414 | def: InstRW<[SKLWriteResGroup146], (instregex "VCVTTSS2SIrr")>; |
| 3415 | |
| 3416 | def SKLWriteResGroup149 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015]> { |
| 3417 | let Latency = 7; |
| 3418 | let NumMicroOps = 4; |
| 3419 | let ResourceCycles = [1,1,1,1]; |
| 3420 | } |
| 3421 | def: InstRW<[SKLWriteResGroup149], (instregex "CVTTSS2SI64rm")>; |
| 3422 | |
| 3423 | def SKLWriteResGroup150 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort015]> { |
| 3424 | let Latency = 7; |
| 3425 | let NumMicroOps = 4; |
| 3426 | let ResourceCycles = [1,1,1,1]; |
| 3427 | } |
| 3428 | def: InstRW<[SKLWriteResGroup150], (instregex "VCVTPS2PHYmr")>; |
| 3429 | |
| 3430 | def SKLWriteResGroup151 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> { |
| 3431 | let Latency = 7; |
| 3432 | let NumMicroOps = 7; |
| 3433 | let ResourceCycles = [1,3,1,2]; |
| 3434 | } |
| 3435 | def: InstRW<[SKLWriteResGroup151], (instregex "LOOP")>; |
| 3436 | |
| 3437 | def SKLWriteResGroup156 : SchedWriteRes<[SKLPort0]> { |
| 3438 | let Latency = 8; |
| 3439 | let NumMicroOps = 2; |
| 3440 | let ResourceCycles = [2]; |
| 3441 | } |
| 3442 | def: InstRW<[SKLWriteResGroup156], (instregex "AESIMCrr")>; |
| 3443 | def: InstRW<[SKLWriteResGroup156], (instregex "VAESIMCrr")>; |
| 3444 | |
| 3445 | def SKLWriteResGroup157 : SchedWriteRes<[SKLPort015]> { |
| 3446 | let Latency = 8; |
| 3447 | let NumMicroOps = 2; |
| 3448 | let ResourceCycles = [2]; |
| 3449 | } |
| 3450 | def: InstRW<[SKLWriteResGroup157], (instregex "PMULLDrr")>; |
| 3451 | def: InstRW<[SKLWriteResGroup157], (instregex "ROUNDPDr")>; |
| 3452 | def: InstRW<[SKLWriteResGroup157], (instregex "ROUNDPSr")>; |
| 3453 | def: InstRW<[SKLWriteResGroup157], (instregex "ROUNDSDr")>; |
| 3454 | def: InstRW<[SKLWriteResGroup157], (instregex "ROUNDSSr")>; |
| 3455 | def: InstRW<[SKLWriteResGroup157], (instregex "VPMULLDYrr")>; |
| 3456 | def: InstRW<[SKLWriteResGroup157], (instregex "VPMULLDrr")>; |
| 3457 | def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDPDr")>; |
| 3458 | def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDPSr")>; |
| 3459 | def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDSDr")>; |
| 3460 | def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDSSr")>; |
| 3461 | def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDYPDr")>; |
| 3462 | def: InstRW<[SKLWriteResGroup157], (instregex "VROUNDYPSr")>; |
| 3463 | |
| 3464 | def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3465 | let Latency = 8; |
| 3466 | let NumMicroOps = 3; |
| 3467 | let ResourceCycles = [2,1]; |
| 3468 | } |
| 3469 | def: InstRW<[SKLWriteResGroup160], (instregex "AESIMCrm")>; |
| 3470 | def: InstRW<[SKLWriteResGroup160], (instregex "VAESIMCrm")>; |
| 3471 | |
| 3472 | def SKLWriteResGroup161 : SchedWriteRes<[SKLPort23,SKLPort015]> { |
| 3473 | let Latency = 8; |
| 3474 | let NumMicroOps = 3; |
| 3475 | let ResourceCycles = [1,2]; |
| 3476 | } |
| 3477 | def: InstRW<[SKLWriteResGroup161], (instregex "PMULLDrm")>; |
| 3478 | def: InstRW<[SKLWriteResGroup161], (instregex "ROUNDPDm")>; |
| 3479 | def: InstRW<[SKLWriteResGroup161], (instregex "ROUNDPSm")>; |
| 3480 | def: InstRW<[SKLWriteResGroup161], (instregex "ROUNDSDm")>; |
| 3481 | def: InstRW<[SKLWriteResGroup161], (instregex "ROUNDSSm")>; |
| 3482 | def: InstRW<[SKLWriteResGroup161], (instregex "VPMULLDYrm")>; |
| 3483 | def: InstRW<[SKLWriteResGroup161], (instregex "VPMULLDrm")>; |
| 3484 | def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDPDm")>; |
| 3485 | def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDPSm")>; |
| 3486 | def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDSDm")>; |
| 3487 | def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDSSm")>; |
| 3488 | def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDYPDm")>; |
| 3489 | def: InstRW<[SKLWriteResGroup161], (instregex "VROUNDYPSm")>; |
| 3490 | |
| 3491 | def SKLWriteResGroup165 : SchedWriteRes<[SKLPort5,SKLPort015]> { |
| 3492 | let Latency = 9; |
| 3493 | let NumMicroOps = 3; |
| 3494 | let ResourceCycles = [1,2]; |
| 3495 | } |
| 3496 | def: InstRW<[SKLWriteResGroup165], (instregex "DPPDrri")>; |
| 3497 | def: InstRW<[SKLWriteResGroup165], (instregex "VDPPDrri")>; |
| 3498 | |
| 3499 | def SKLWriteResGroup167 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> { |
| 3500 | let Latency = 9; |
| 3501 | let NumMicroOps = 4; |
| 3502 | let ResourceCycles = [1,1,2]; |
| 3503 | } |
| 3504 | def: InstRW<[SKLWriteResGroup167], (instregex "DPPDrmi")>; |
| 3505 | def: InstRW<[SKLWriteResGroup167], (instregex "VDPPDrmi")>; |
| 3506 | |
| 3507 | def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0]> { |
| 3508 | let Latency = 10; |
| 3509 | let NumMicroOps = 3; |
| 3510 | let ResourceCycles = [3]; |
| 3511 | } |
| 3512 | def: InstRW<[SKLWriteResGroup169], (instregex "PCMPISTRIrr")>; |
| 3513 | def: InstRW<[SKLWriteResGroup169], (instregex "PCMPISTRM128rr")>; |
| 3514 | def: InstRW<[SKLWriteResGroup169], (instregex "VPCMPISTRIrr")>; |
| 3515 | def: InstRW<[SKLWriteResGroup169], (instregex "VPCMPISTRM128rr")>; |
| 3516 | |
| 3517 | def SKLWriteResGroup170 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3518 | let Latency = 10; |
| 3519 | let NumMicroOps = 4; |
| 3520 | let ResourceCycles = [3,1]; |
| 3521 | } |
| 3522 | def: InstRW<[SKLWriteResGroup170], (instregex "PCMPISTRIrm")>; |
| 3523 | def: InstRW<[SKLWriteResGroup170], (instregex "PCMPISTRM128rm")>; |
| 3524 | def: InstRW<[SKLWriteResGroup170], (instregex "VPCMPISTRIrm")>; |
| 3525 | def: InstRW<[SKLWriteResGroup170], (instregex "VPCMPISTRM128rm")>; |
| 3526 | |
| 3527 | def SKLWriteResGroup171 : SchedWriteRes<[SKLPort05,SKLPort0156]> { |
| 3528 | let Latency = 10; |
| 3529 | let NumMicroOps = 10; |
| 3530 | let ResourceCycles = [9,1]; |
| 3531 | } |
| 3532 | def: InstRW<[SKLWriteResGroup171], (instregex "MMX_EMMS")>; |
| 3533 | |
| 3534 | def SKLWriteResGroup172 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { |
| 3535 | let Latency = 10; |
| 3536 | let NumMicroOps = 10; |
| 3537 | let ResourceCycles = [1,1,1,5,1,1]; |
| 3538 | } |
| 3539 | def: InstRW<[SKLWriteResGroup172], (instregex "RCL(16|32|64)mCL")>; |
| 3540 | def: InstRW<[SKLWriteResGroup172], (instregex "RCL8mCL")>; |
| 3541 | |
| 3542 | def SKLWriteResGroup173 : SchedWriteRes<[SKLPort0]> { |
| 3543 | let Latency = 11; |
| 3544 | let NumMicroOps = 1; |
| 3545 | let ResourceCycles = [1]; |
| 3546 | } |
| 3547 | def: InstRW<[SKLWriteResGroup173], (instregex "DIVPSrr")>; |
| 3548 | def: InstRW<[SKLWriteResGroup173], (instregex "DIVSSrr")>; |
| 3549 | def: InstRW<[SKLWriteResGroup173], (instregex "VDIVPSYrr")>; |
| 3550 | def: InstRW<[SKLWriteResGroup173], (instregex "VDIVPSrr")>; |
| 3551 | def: InstRW<[SKLWriteResGroup173], (instregex "VDIVSSrr")>; |
| 3552 | |
| 3553 | def SKLWriteResGroup174 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3554 | let Latency = 11; |
| 3555 | let NumMicroOps = 2; |
| 3556 | let ResourceCycles = [1,1]; |
| 3557 | } |
| 3558 | def: InstRW<[SKLWriteResGroup174], (instregex "DIVPSrm")>; |
| 3559 | def: InstRW<[SKLWriteResGroup174], (instregex "DIVSSrm")>; |
| 3560 | def: InstRW<[SKLWriteResGroup174], (instregex "VDIVPSYrm")>; |
| 3561 | def: InstRW<[SKLWriteResGroup174], (instregex "VDIVPSrm")>; |
| 3562 | def: InstRW<[SKLWriteResGroup174], (instregex "VDIVSSrm")>; |
| 3563 | |
| 3564 | def SKLWriteResGroup175 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> { |
| 3565 | let Latency = 11; |
| 3566 | let NumMicroOps = 7; |
| 3567 | let ResourceCycles = [2,3,2]; |
| 3568 | } |
| 3569 | def: InstRW<[SKLWriteResGroup175], (instregex "RCL(16|32|64)rCL")>; |
| 3570 | def: InstRW<[SKLWriteResGroup175], (instregex "RCR(16|32|64)rCL")>; |
| 3571 | |
| 3572 | def SKLWriteResGroup176 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> { |
| 3573 | let Latency = 11; |
| 3574 | let NumMicroOps = 9; |
| 3575 | let ResourceCycles = [1,5,1,2]; |
| 3576 | } |
| 3577 | def: InstRW<[SKLWriteResGroup176], (instregex "RCL8rCL")>; |
| 3578 | |
| 3579 | def SKLWriteResGroup177 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
| 3580 | let Latency = 11; |
| 3581 | let NumMicroOps = 11; |
| 3582 | let ResourceCycles = [2,9]; |
| 3583 | } |
| 3584 | def: InstRW<[SKLWriteResGroup177], (instregex "LOOPE")>; |
| 3585 | def: InstRW<[SKLWriteResGroup177], (instregex "LOOPNE")>; |
| 3586 | |
| 3587 | def SKLWriteResGroup178 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { |
| 3588 | let Latency = 11; |
| 3589 | let NumMicroOps = 14; |
| 3590 | let ResourceCycles = [1,1,1,4,2,5]; |
| 3591 | } |
| 3592 | def: InstRW<[SKLWriteResGroup178], (instregex "CMPXCHG8B")>; |
| 3593 | |
| 3594 | def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0]> { |
| 3595 | let Latency = 12; |
| 3596 | let NumMicroOps = 1; |
| 3597 | let ResourceCycles = [1]; |
| 3598 | } |
| 3599 | def: InstRW<[SKLWriteResGroup179], (instregex "VSQRTPSYr")>; |
| 3600 | def: InstRW<[SKLWriteResGroup179], (instregex "VSQRTPSr")>; |
| 3601 | def: InstRW<[SKLWriteResGroup179], (instregex "VSQRTSSr")>; |
| 3602 | |
| 3603 | def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3604 | let Latency = 12; |
| 3605 | let NumMicroOps = 2; |
| 3606 | let ResourceCycles = [1,1]; |
| 3607 | } |
| 3608 | def: InstRW<[SKLWriteResGroup180], (instregex "VSQRTPSYm")>; |
| 3609 | def: InstRW<[SKLWriteResGroup180], (instregex "VSQRTPSm")>; |
| 3610 | def: InstRW<[SKLWriteResGroup180], (instregex "VSQRTSSm")>; |
| 3611 | |
| 3612 | def SKLWriteResGroup181 : SchedWriteRes<[SKLPort0]> { |
| 3613 | let Latency = 13; |
| 3614 | let NumMicroOps = 1; |
| 3615 | let ResourceCycles = [1]; |
| 3616 | } |
| 3617 | def: InstRW<[SKLWriteResGroup181], (instregex "SQRTPSr")>; |
| 3618 | def: InstRW<[SKLWriteResGroup181], (instregex "SQRTSSr")>; |
| 3619 | |
| 3620 | def SKLWriteResGroup182 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3621 | let Latency = 13; |
| 3622 | let NumMicroOps = 2; |
| 3623 | let ResourceCycles = [1,1]; |
| 3624 | } |
| 3625 | def: InstRW<[SKLWriteResGroup182], (instregex "SQRTPSm")>; |
| 3626 | def: InstRW<[SKLWriteResGroup182], (instregex "SQRTSSm")>; |
| 3627 | |
| 3628 | def SKLWriteResGroup187 : SchedWriteRes<[SKLPort5,SKLPort015]> { |
| 3629 | let Latency = 13; |
| 3630 | let NumMicroOps = 4; |
| 3631 | let ResourceCycles = [1,3]; |
| 3632 | } |
| 3633 | def: InstRW<[SKLWriteResGroup187], (instregex "DPPSrri")>; |
| 3634 | def: InstRW<[SKLWriteResGroup187], (instregex "VDPPSYrri")>; |
| 3635 | def: InstRW<[SKLWriteResGroup187], (instregex "VDPPSrri")>; |
| 3636 | |
| 3637 | def SKLWriteResGroup188 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort015]> { |
| 3638 | let Latency = 13; |
| 3639 | let NumMicroOps = 5; |
| 3640 | let ResourceCycles = [1,1,3]; |
| 3641 | } |
| 3642 | def: InstRW<[SKLWriteResGroup188], (instregex "DPPSrmi")>; |
| 3643 | def: InstRW<[SKLWriteResGroup188], (instregex "VDPPSYrmi")>; |
| 3644 | def: InstRW<[SKLWriteResGroup188], (instregex "VDPPSrmi")>; |
| 3645 | |
| 3646 | def SKLWriteResGroup189 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { |
| 3647 | let Latency = 13; |
| 3648 | let NumMicroOps = 11; |
| 3649 | let ResourceCycles = [2,1,1,4,1,2]; |
| 3650 | } |
| 3651 | def: InstRW<[SKLWriteResGroup189], (instregex "RCR(16|32|64)mCL")>; |
| 3652 | def: InstRW<[SKLWriteResGroup189], (instregex "RCR8mCL")>; |
| 3653 | |
| 3654 | def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0]> { |
| 3655 | let Latency = 14; |
| 3656 | let NumMicroOps = 1; |
| 3657 | let ResourceCycles = [1]; |
| 3658 | } |
| 3659 | def: InstRW<[SKLWriteResGroup190], (instregex "DIVPDrr")>; |
| 3660 | def: InstRW<[SKLWriteResGroup190], (instregex "DIVSDrr")>; |
| 3661 | def: InstRW<[SKLWriteResGroup190], (instregex "VDIVPDYrr")>; |
| 3662 | def: InstRW<[SKLWriteResGroup190], (instregex "VDIVPDrr")>; |
| 3663 | def: InstRW<[SKLWriteResGroup190], (instregex "VDIVSDrr")>; |
| 3664 | |
| 3665 | def SKLWriteResGroup191 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3666 | let Latency = 14; |
| 3667 | let NumMicroOps = 2; |
| 3668 | let ResourceCycles = [1,1]; |
| 3669 | } |
| 3670 | def: InstRW<[SKLWriteResGroup191], (instregex "DIVPDrm")>; |
| 3671 | def: InstRW<[SKLWriteResGroup191], (instregex "DIVSDrm")>; |
| 3672 | def: InstRW<[SKLWriteResGroup191], (instregex "VDIVPDYrm")>; |
| 3673 | def: InstRW<[SKLWriteResGroup191], (instregex "VDIVPDrm")>; |
| 3674 | def: InstRW<[SKLWriteResGroup191], (instregex "VDIVSDrm")>; |
| 3675 | |
| 3676 | def SKLWriteResGroup192 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> { |
| 3677 | let Latency = 14; |
| 3678 | let NumMicroOps = 10; |
| 3679 | let ResourceCycles = [2,4,1,3]; |
| 3680 | } |
| 3681 | def: InstRW<[SKLWriteResGroup192], (instregex "RCR8rCL")>; |
| 3682 | |
| 3683 | def SKLWriteResGroup193 : SchedWriteRes<[SKLPort0]> { |
| 3684 | let Latency = 15; |
| 3685 | let NumMicroOps = 1; |
| 3686 | let ResourceCycles = [1]; |
| 3687 | } |
| 3688 | def: InstRW<[SKLWriteResGroup193], (instregex "DIVR_FPrST0")>; |
| 3689 | def: InstRW<[SKLWriteResGroup193], (instregex "DIVR_FST0r")>; |
| 3690 | def: InstRW<[SKLWriteResGroup193], (instregex "DIVR_FrST0")>; |
| 3691 | |
| 3692 | def SKLWriteResGroup194 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3693 | let Latency = 15; |
| 3694 | let NumMicroOps = 2; |
| 3695 | let ResourceCycles = [1,1]; |
| 3696 | } |
| 3697 | def: InstRW<[SKLWriteResGroup194], (instregex "DIV_F32m")>; |
| 3698 | def: InstRW<[SKLWriteResGroup194], (instregex "DIV_F64m")>; |
| 3699 | |
| 3700 | def SKLWriteResGroup195 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 3701 | let Latency = 15; |
| 3702 | let NumMicroOps = 8; |
| 3703 | let ResourceCycles = [1,1,1,1,1,1,2]; |
| 3704 | } |
| 3705 | def: InstRW<[SKLWriteResGroup195], (instregex "INSB")>; |
| 3706 | def: InstRW<[SKLWriteResGroup195], (instregex "INSL")>; |
| 3707 | def: InstRW<[SKLWriteResGroup195], (instregex "INSW")>; |
| 3708 | |
| 3709 | def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0156]> { |
| 3710 | let Latency = 16; |
| 3711 | let NumMicroOps = 16; |
| 3712 | let ResourceCycles = [16]; |
| 3713 | } |
| 3714 | def: InstRW<[SKLWriteResGroup196], (instregex "VZEROALL")>; |
| 3715 | |
| 3716 | def SKLWriteResGroup197 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> { |
| 3717 | let Latency = 17; |
| 3718 | let NumMicroOps = 15; |
| 3719 | let ResourceCycles = [2,1,2,4,2,4]; |
| 3720 | } |
| 3721 | def: InstRW<[SKLWriteResGroup197], (instregex "XCH_F")>; |
| 3722 | |
| 3723 | def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0]> { |
| 3724 | let Latency = 18; |
| 3725 | let NumMicroOps = 1; |
| 3726 | let ResourceCycles = [1]; |
| 3727 | } |
| 3728 | def: InstRW<[SKLWriteResGroup198], (instregex "VSQRTPDYr")>; |
| 3729 | def: InstRW<[SKLWriteResGroup198], (instregex "VSQRTPDr")>; |
| 3730 | def: InstRW<[SKLWriteResGroup198], (instregex "VSQRTSDr")>; |
| 3731 | |
| 3732 | def SKLWriteResGroup199 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3733 | let Latency = 18; |
| 3734 | let NumMicroOps = 2; |
| 3735 | let ResourceCycles = [1,1]; |
| 3736 | } |
| 3737 | def: InstRW<[SKLWriteResGroup199], (instregex "VSQRTPDYm")>; |
| 3738 | def: InstRW<[SKLWriteResGroup199], (instregex "VSQRTPDm")>; |
| 3739 | def: InstRW<[SKLWriteResGroup199], (instregex "VSQRTSDm")>; |
| 3740 | |
| 3741 | def SKLWriteResGroup200 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 3742 | let Latency = 18; |
| 3743 | let NumMicroOps = 3; |
| 3744 | let ResourceCycles = [1,1,1]; |
| 3745 | } |
| 3746 | def: InstRW<[SKLWriteResGroup200], (instregex "DIV_FI16m")>; |
| 3747 | def: InstRW<[SKLWriteResGroup200], (instregex "DIV_FI32m")>; |
| 3748 | |
| 3749 | def SKLWriteResGroup201 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort0156]> { |
| 3750 | let Latency = 18; |
| 3751 | let NumMicroOps = 8; |
| 3752 | let ResourceCycles = [4,3,1]; |
| 3753 | } |
| 3754 | def: InstRW<[SKLWriteResGroup201], (instregex "PCMPESTRIrr")>; |
| 3755 | def: InstRW<[SKLWriteResGroup201], (instregex "VPCMPESTRIrr")>; |
| 3756 | |
| 3757 | def SKLWriteResGroup202 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> { |
| 3758 | let Latency = 18; |
| 3759 | let NumMicroOps = 8; |
| 3760 | let ResourceCycles = [1,1,1,5]; |
| 3761 | } |
| 3762 | def: InstRW<[SKLWriteResGroup202], (instregex "CPUID")>; |
| 3763 | def: InstRW<[SKLWriteResGroup202], (instregex "RDTSC")>; |
| 3764 | |
| 3765 | def SKLWriteResGroup203 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> { |
| 3766 | let Latency = 18; |
| 3767 | let NumMicroOps = 9; |
| 3768 | let ResourceCycles = [4,3,1,1]; |
| 3769 | } |
| 3770 | def: InstRW<[SKLWriteResGroup203], (instregex "PCMPESTRIrm")>; |
| 3771 | def: InstRW<[SKLWriteResGroup203], (instregex "VPCMPESTRIrm")>; |
| 3772 | |
| 3773 | def SKLWriteResGroup204 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 3774 | let Latency = 18; |
| 3775 | let NumMicroOps = 19; |
| 3776 | let ResourceCycles = [2,1,4,1,1,4,6]; |
| 3777 | } |
| 3778 | def: InstRW<[SKLWriteResGroup204], (instregex "CMPXCHG16B")>; |
| 3779 | |
| 3780 | def SKLWriteResGroup205 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015,SKLPort0156]> { |
| 3781 | let Latency = 19; |
| 3782 | let NumMicroOps = 9; |
| 3783 | let ResourceCycles = [4,3,1,1]; |
| 3784 | } |
| 3785 | def: InstRW<[SKLWriteResGroup205], (instregex "PCMPESTRM128rr")>; |
| 3786 | def: InstRW<[SKLWriteResGroup205], (instregex "VPCMPESTRM128rr")>; |
| 3787 | |
| 3788 | def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015,SKLPort0156]> { |
| 3789 | let Latency = 19; |
| 3790 | let NumMicroOps = 10; |
| 3791 | let ResourceCycles = [4,3,1,1,1]; |
| 3792 | } |
| 3793 | def: InstRW<[SKLWriteResGroup206], (instregex "PCMPESTRM128rm")>; |
| 3794 | def: InstRW<[SKLWriteResGroup206], (instregex "VPCMPESTRM128rm")>; |
| 3795 | |
| 3796 | def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort015]> { |
| 3797 | let Latency = 19; |
| 3798 | let NumMicroOps = 11; |
| 3799 | let ResourceCycles = [3,6,1,1]; |
| 3800 | } |
| 3801 | def: InstRW<[SKLWriteResGroup207], (instregex "AESKEYGENASSIST128rm")>; |
| 3802 | def: InstRW<[SKLWriteResGroup207], (instregex "VAESKEYGENASSIST128rm")>; |
| 3803 | |
| 3804 | def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0]> { |
| 3805 | let Latency = 20; |
| 3806 | let NumMicroOps = 1; |
| 3807 | let ResourceCycles = [1]; |
| 3808 | } |
| 3809 | def: InstRW<[SKLWriteResGroup208], (instregex "DIV_FPrST0")>; |
| 3810 | def: InstRW<[SKLWriteResGroup208], (instregex "DIV_FST0r")>; |
| 3811 | def: InstRW<[SKLWriteResGroup208], (instregex "DIV_FrST0")>; |
| 3812 | def: InstRW<[SKLWriteResGroup208], (instregex "SQRTPDr")>; |
| 3813 | def: InstRW<[SKLWriteResGroup208], (instregex "SQRTSDr")>; |
| 3814 | |
| 3815 | def SKLWriteResGroup209 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 3816 | let Latency = 20; |
| 3817 | let NumMicroOps = 2; |
| 3818 | let ResourceCycles = [1,1]; |
| 3819 | } |
| 3820 | def: InstRW<[SKLWriteResGroup209], (instregex "DIVR_F32m")>; |
| 3821 | def: InstRW<[SKLWriteResGroup209], (instregex "DIVR_F64m")>; |
| 3822 | def: InstRW<[SKLWriteResGroup209], (instregex "SQRTPDm")>; |
| 3823 | def: InstRW<[SKLWriteResGroup209], (instregex "SQRTSDm")>; |
| 3824 | |
| 3825 | def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> { |
| 3826 | let Latency = 20; |
| 3827 | let NumMicroOps = 10; |
| 3828 | let ResourceCycles = [1,2,7]; |
| 3829 | } |
| 3830 | def: InstRW<[SKLWriteResGroup210], (instregex "MWAITrr")>; |
| 3831 | |
| 3832 | def SKLWriteResGroup211 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort015]> { |
| 3833 | let Latency = 20; |
| 3834 | let NumMicroOps = 11; |
| 3835 | let ResourceCycles = [3,6,2]; |
| 3836 | } |
| 3837 | def: InstRW<[SKLWriteResGroup211], (instregex "AESKEYGENASSIST128rr")>; |
| 3838 | def: InstRW<[SKLWriteResGroup211], (instregex "VAESKEYGENASSIST128rr")>; |
| 3839 | |
| 3840 | def SKLWriteResGroup212 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> { |
| 3841 | let Latency = 17; |
| 3842 | let NumMicroOps = 5; |
| 3843 | let ResourceCycles = [1,2,1,1]; |
| 3844 | } |
| 3845 | def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERDPSrm")>; |
| 3846 | def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERDPDrm")>; |
| 3847 | def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERQPDrm")>; |
| 3848 | def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERQPSrm")>; |
| 3849 | def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERDDrm")>; |
| 3850 | def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERDQrm")>; |
| 3851 | def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERQDrm")>; |
| 3852 | def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERQQrm")>; |
| 3853 | def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERDDrm")>; |
| 3854 | def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERQDrm")>; |
| 3855 | def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERDQrm")>; |
| 3856 | def: InstRW<[SKLWriteResGroup212], (instregex "VPGATHERQQrm")>; |
| 3857 | def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERDPSrm")>; |
| 3858 | def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERQPSrm")>; |
| 3859 | def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERDPDrm")>; |
| 3860 | def: InstRW<[SKLWriteResGroup212], (instregex "VGATHERQPDrm")>; |
| 3861 | |
| 3862 | def SKLWriteResGroup213 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> { |
| 3863 | let Latency = 20; |
| 3864 | let NumMicroOps = 5; |
| 3865 | let ResourceCycles = [1,2,1,1]; |
| 3866 | } |
| 3867 | def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERDPSYrm")>; |
| 3868 | def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERQPDYrm")>; |
| 3869 | def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERQPSYrm")>; |
| 3870 | def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERDDYrm")>; |
| 3871 | def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERDQYrm")>; |
| 3872 | def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERQDYrm")>; |
| 3873 | def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERQQYrm")>; |
| 3874 | def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERDDYrm")>; |
| 3875 | def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERQDYrm")>; |
| 3876 | def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERDQYrm")>; |
| 3877 | def: InstRW<[SKLWriteResGroup213], (instregex "VPGATHERQQYrm")>; |
| 3878 | def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERDPSYrm")>; |
| 3879 | def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERQPSYrm")>; |
| 3880 | def: InstRW<[SKLWriteResGroup213], (instregex "VGATHERDPDYrm")>; |
| 3881 | |
| 3882 | def SKLWriteResGroup215 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 3883 | let Latency = 23; |
| 3884 | let NumMicroOps = 3; |
| 3885 | let ResourceCycles = [1,1,1]; |
| 3886 | } |
| 3887 | def: InstRW<[SKLWriteResGroup215], (instregex "DIVR_FI16m")>; |
| 3888 | def: InstRW<[SKLWriteResGroup215], (instregex "DIVR_FI32m")>; |
| 3889 | |
| 3890 | def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> { |
| 3891 | let Latency = 23; |
| 3892 | let NumMicroOps = 8; |
| 3893 | let ResourceCycles = [2,4,1,1]; |
| 3894 | } |
| 3895 | def: InstRW<[SKLWriteResGroup217], (instregex "IDIV(16|32|64)m")>; |
| 3896 | def: InstRW<[SKLWriteResGroup217], (instregex "IDIV8m")>; |
| 3897 | |
| 3898 | def SKLWriteResGroup222 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> { |
| 3899 | let Latency = 30; |
| 3900 | let NumMicroOps = 23; |
| 3901 | let ResourceCycles = [1,5,3,4,10]; |
| 3902 | } |
| 3903 | def: InstRW<[SKLWriteResGroup222], (instregex "IN32ri")>; |
| 3904 | def: InstRW<[SKLWriteResGroup222], (instregex "IN32rr")>; |
| 3905 | def: InstRW<[SKLWriteResGroup222], (instregex "IN8ri")>; |
| 3906 | def: InstRW<[SKLWriteResGroup222], (instregex "IN8rr")>; |
| 3907 | |
| 3908 | def SKLWriteResGroup223 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 3909 | let Latency = 30; |
| 3910 | let NumMicroOps = 23; |
| 3911 | let ResourceCycles = [1,5,2,1,4,10]; |
| 3912 | } |
| 3913 | def: InstRW<[SKLWriteResGroup223], (instregex "OUT32ir")>; |
| 3914 | def: InstRW<[SKLWriteResGroup223], (instregex "OUT32rr")>; |
| 3915 | def: InstRW<[SKLWriteResGroup223], (instregex "OUT8ir")>; |
| 3916 | def: InstRW<[SKLWriteResGroup223], (instregex "OUT8rr")>; |
| 3917 | |
| 3918 | def SKLWriteResGroup224 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> { |
| 3919 | let Latency = 32; |
| 3920 | let NumMicroOps = 31; |
| 3921 | let ResourceCycles = [1,8,1,21]; |
| 3922 | } |
| 3923 | def: InstRW<[SKLWriteResGroup224], (instregex "XRSTOR(64?)")>; |
| 3924 | |
| 3925 | def SKLWriteResGroup225 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> { |
| 3926 | let Latency = 35; |
| 3927 | let NumMicroOps = 18; |
| 3928 | let ResourceCycles = [1,1,2,3,1,1,1,8]; |
| 3929 | } |
| 3930 | def: InstRW<[SKLWriteResGroup225], (instregex "VMCLEARm")>; |
| 3931 | |
| 3932 | def SKLWriteResGroup226 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { |
| 3933 | let Latency = 36; |
| 3934 | let NumMicroOps = 39; |
| 3935 | let ResourceCycles = [1,10,1,1,26]; |
| 3936 | } |
| 3937 | def: InstRW<[SKLWriteResGroup226], (instregex "XSAVE64")>; |
| 3938 | |
| 3939 | def SKLWriteResGroup231 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { |
| 3940 | let Latency = 37; |
| 3941 | let NumMicroOps = 40; |
| 3942 | let ResourceCycles = [1,11,1,1,26]; |
| 3943 | } |
| 3944 | def: InstRW<[SKLWriteResGroup231], (instregex "XSAVE")>; |
| 3945 | |
| 3946 | def SKLWriteResGroup232 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { |
| 3947 | let Latency = 41; |
| 3948 | let NumMicroOps = 44; |
| 3949 | let ResourceCycles = [1,11,1,1,30]; |
| 3950 | } |
| 3951 | def: InstRW<[SKLWriteResGroup232], (instregex "XSAVEOPT")>; |
| 3952 | |
| 3953 | def SKLWriteResGroup233 : SchedWriteRes<[SKLPort5,SKLPort0156]> { |
| 3954 | let Latency = 42; |
| 3955 | let NumMicroOps = 22; |
| 3956 | let ResourceCycles = [2,20]; |
| 3957 | } |
| 3958 | def: InstRW<[SKLWriteResGroup233], (instregex "RDTSCP")>; |
| 3959 | |
| 3960 | def SKLWriteResGroup234 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> { |
| 3961 | let Latency = 57; |
| 3962 | let NumMicroOps = 64; |
| 3963 | let ResourceCycles = [2,8,5,10,39]; |
| 3964 | } |
| 3965 | def: InstRW<[SKLWriteResGroup234], (instregex "FLDENVm")>; |
| 3966 | def: InstRW<[SKLWriteResGroup234], (instregex "FLDENVm")>; |
| 3967 | |
| 3968 | def SKLWriteResGroup235 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> { |
| 3969 | let Latency = 58; |
| 3970 | let NumMicroOps = 88; |
| 3971 | let ResourceCycles = [4,4,31,1,2,1,45]; |
| 3972 | } |
| 3973 | def: InstRW<[SKLWriteResGroup235], (instregex "FXRSTOR64")>; |
| 3974 | |
| 3975 | def SKLWriteResGroup236 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> { |
| 3976 | let Latency = 58; |
| 3977 | let NumMicroOps = 90; |
| 3978 | let ResourceCycles = [4,2,33,1,2,1,47]; |
| 3979 | } |
| 3980 | def: InstRW<[SKLWriteResGroup236], (instregex "FXRSTOR")>; |
| 3981 | |
| 3982 | def SKLWriteResGroup239 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> { |
| 3983 | let Latency = 75; |
| 3984 | let NumMicroOps = 15; |
| 3985 | let ResourceCycles = [6,3,6]; |
| 3986 | } |
| 3987 | def: InstRW<[SKLWriteResGroup239], (instregex "FNINIT")>; |
| 3988 | |
| 3989 | def SKLWriteResGroup240 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> { |
| 3990 | let Latency = 76; |
| 3991 | let NumMicroOps = 32; |
| 3992 | let ResourceCycles = [7,2,8,3,1,11]; |
| 3993 | } |
| 3994 | def: InstRW<[SKLWriteResGroup240], (instregex "DIV(16|32|64)r")>; |
| 3995 | |
| 3996 | def SKLWriteResGroup241 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> { |
| 3997 | let Latency = 102; |
| 3998 | let NumMicroOps = 66; |
| 3999 | let ResourceCycles = [4,2,4,8,14,34]; |
| 4000 | } |
| 4001 | def: InstRW<[SKLWriteResGroup241], (instregex "IDIV(16|32|64)r")>; |
| 4002 | |
| 4003 | def SKLWriteResGroup242 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> { |
| 4004 | let Latency = 105; |
| 4005 | let NumMicroOps = 100; |
| 4006 | let ResourceCycles = [9,1,11,16,1,11,21,30]; |
| 4007 | } |
| 4008 | def: InstRW<[SKLWriteResGroup242], (instregex "FSTENVm")>; |
| 4009 | def: InstRW<[SKLWriteResGroup242], (instregex "FSTENVm")>; |
| 4010 | |
| 4011 | } // SchedModel |