blob: facf0c133ff80b1332e9afe34f31084d8fce14b7 [file] [log] [blame]
Alkis Evlogimenosc794a902004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosc794a902004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattnere2b77d52004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohman4a618822010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattnere2b77d52004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos1dd872c2004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Owen Andersonaabe06d2009-03-11 22:31:21 +000019#define DEBUG_TYPE "virtregmap"
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos1dd872c2004-02-24 08:58:30 +000021#include "llvm/Function.h"
Evan Cheng210fc622009-05-03 18:32:42 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnere2b77d52004-09-30 01:54:45 +000024#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng499ffa92008-04-11 17:53:36 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000027#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos1dd872c2004-02-24 08:58:30 +000028#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng3f778052009-05-04 03:30:11 +000029#include "llvm/Target/TargetRegisterInfo.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000030#include "llvm/Support/CommandLine.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000031#include "llvm/Support/Compiler.h"
Evan Chenga1968b02009-02-11 08:24:21 +000032#include "llvm/Support/Debug.h"
Daniel Dunbar796e43e2009-07-24 10:36:58 +000033#include "llvm/Support/raw_ostream.h"
Evan Chengde037a82007-02-21 02:22:03 +000034#include "llvm/ADT/BitVector.h"
Evan Chengeecdf652008-06-04 09:16:33 +000035#include "llvm/ADT/DenseMap.h"
Evan Chenga1968b02009-02-11 08:24:21 +000036#include "llvm/ADT/DepthFirstIterator.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000037#include "llvm/ADT/Statistic.h"
38#include "llvm/ADT/STLExtras.h"
Chris Lattner19981842007-01-23 00:59:48 +000039#include "llvm/ADT/SmallSet.h"
Chris Lattnerc8b07dd2004-10-26 15:35:58 +000040#include <algorithm>
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000041using namespace llvm;
42
Evan Chengfb790592008-06-13 23:58:02 +000043STATISTIC(NumSpills , "Number of register spills");
Dan Gohmand78c4002008-05-13 00:00:25 +000044
Chris Lattnere2b77d52004-09-30 01:54:45 +000045//===----------------------------------------------------------------------===//
46// VirtRegMap implementation
47//===----------------------------------------------------------------------===//
48
Owen Andersond37ddf52009-03-13 05:55:11 +000049char VirtRegMap::ID = 0;
50
Owen Andersondf7a4f22010-10-07 22:25:06 +000051INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Andersond37ddf52009-03-13 05:55:11 +000052
53bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng085caf12009-06-14 20:22:55 +000054 MRI = &mf.getRegInfo();
Owen Andersond37ddf52009-03-13 05:55:11 +000055 TII = mf.getTarget().getInstrInfo();
Evan Cheng3f778052009-05-04 03:30:11 +000056 TRI = mf.getTarget().getRegisterInfo();
Owen Andersond37ddf52009-03-13 05:55:11 +000057 MF = &mf;
Lang Hames05fb9632009-11-03 23:52:08 +000058
Owen Andersond37ddf52009-03-13 05:55:11 +000059 ReMatId = MAX_STACK_SLOT+1;
60 LowSpillSlot = HighSpillSlot = NO_STACK_SLOT;
61
62 Virt2PhysMap.clear();
63 Virt2StackSlotMap.clear();
64 Virt2ReMatIdMap.clear();
65 Virt2SplitMap.clear();
66 Virt2SplitKillMap.clear();
67 ReMatMap.clear();
68 ImplicitDefed.clear();
69 SpillSlotToUsesMap.clear();
70 MI2VirtMap.clear();
71 SpillPt2VirtMap.clear();
72 RestorePt2VirtMap.clear();
73 EmergencySpillMap.clear();
74 EmergencySpillSlots.clear();
75
Evan Cheng6d563682008-02-27 03:04:06 +000076 SpillSlotToUsesMap.resize(8);
Owen Andersond37ddf52009-03-13 05:55:11 +000077 ImplicitDefed.resize(MF->getRegInfo().getLastVirtReg()+1-
Evan Cheng499ffa92008-04-11 17:53:36 +000078 TargetRegisterInfo::FirstVirtualRegister);
Evan Cheng3f778052009-05-04 03:30:11 +000079
80 allocatableRCRegs.clear();
81 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
82 E = TRI->regclass_end(); I != E; ++I)
83 allocatableRCRegs.insert(std::make_pair(*I,
84 TRI->getAllocatableSet(mf, *I)));
85
Chris Lattner13a5dcd2006-09-05 02:12:02 +000086 grow();
Owen Andersond37ddf52009-03-13 05:55:11 +000087
88 return false;
Chris Lattner13a5dcd2006-09-05 02:12:02 +000089}
90
Chris Lattnere2b77d52004-09-30 01:54:45 +000091void VirtRegMap::grow() {
Owen Andersond37ddf52009-03-13 05:55:11 +000092 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
Evan Cheng33820da2007-08-13 23:45:17 +000093 Virt2PhysMap.grow(LastVirtReg);
94 Virt2StackSlotMap.grow(LastVirtReg);
95 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng8e223792007-11-17 00:40:40 +000096 Virt2SplitMap.grow(LastVirtReg);
Evan Cheng06353b42007-12-05 09:51:10 +000097 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng33820da2007-08-13 23:45:17 +000098 ReMatMap.grow(LastVirtReg);
Evan Cheng499ffa92008-04-11 17:53:36 +000099 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenosc794a902004-02-23 23:08:11 +0000100}
101
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +0000102unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
103 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
104 RC->getAlignment());
105 if (LowSpillSlot == NO_STACK_SLOT)
106 LowSpillSlot = SS;
107 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
108 HighSpillSlot = SS;
109 assert(SS >= LowSpillSlot && "Unexpected low spill slot");
110 unsigned Idx = SS-LowSpillSlot;
111 while (Idx >= SpillSlotToUsesMap.size())
112 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
113 return SS;
114}
115
Evan Cheng085caf12009-06-14 20:22:55 +0000116unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) {
Evan Cheng1283c6a2009-06-15 08:28:29 +0000117 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg);
118 unsigned physReg = Hint.second;
119 if (physReg &&
120 TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg))
121 physReg = getPhys(physReg);
122 if (Hint.first == 0)
123 return (physReg && TargetRegisterInfo::isPhysicalRegister(physReg))
124 ? physReg : 0;
125 return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF);
Evan Cheng085caf12009-06-14 20:22:55 +0000126}
127
Chris Lattnere2b77d52004-09-30 01:54:45 +0000128int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000129 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner39fef8d2004-09-30 02:15:18 +0000130 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattnere2b77d52004-09-30 01:54:45 +0000131 "attempt to assign stack slot to already spilled register");
Owen Andersond37ddf52009-03-13 05:55:11 +0000132 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Chris Lattnere2b77d52004-09-30 01:54:45 +0000133 ++NumSpills;
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +0000134 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattnere2b77d52004-09-30 01:54:45 +0000135}
136
Evan Cheng6d563682008-02-27 03:04:06 +0000137void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000138 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner39fef8d2004-09-30 02:15:18 +0000139 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattnere2b77d52004-09-30 01:54:45 +0000140 "attempt to assign stack slot to already spilled register");
Evan Cheng6d563682008-02-27 03:04:06 +0000141 assert((SS >= 0 ||
Owen Andersond37ddf52009-03-13 05:55:11 +0000142 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng8be98c12007-04-04 07:40:01 +0000143 "illegal fixed frame index");
Evan Cheng6d563682008-02-27 03:04:06 +0000144 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenosfd735bc2004-05-29 20:38:05 +0000145}
146
Evan Cheng0e3278e2007-03-20 08:13:50 +0000147int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000148 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng33820da2007-08-13 23:45:17 +0000149 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng0e3278e2007-03-20 08:13:50 +0000150 "attempt to assign re-mat id to already spilled register");
Evan Cheng33820da2007-08-13 23:45:17 +0000151 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng0e3278e2007-03-20 08:13:50 +0000152 return ReMatId++;
153}
154
Evan Cheng33820da2007-08-13 23:45:17 +0000155void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000156 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng33820da2007-08-13 23:45:17 +0000157 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
158 "attempt to assign re-mat id to already spilled register");
159 Virt2ReMatIdMap[virtReg] = id;
160}
161
Evan Chenge88a6252008-03-11 07:19:34 +0000162int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
163 std::map<const TargetRegisterClass*, int>::iterator I =
164 EmergencySpillSlots.find(RC);
165 if (I != EmergencySpillSlots.end())
166 return I->second;
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +0000167 return EmergencySpillSlots[RC] = createSpillSlot(RC);
Evan Chenge88a6252008-03-11 07:19:34 +0000168}
169
Evan Cheng6d563682008-02-27 03:04:06 +0000170void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
Owen Andersond37ddf52009-03-13 05:55:11 +0000171 if (!MF->getFrameInfo()->isFixedObjectIndex(FI)) {
David Greene54b52fe2008-05-22 21:12:21 +0000172 // If FI < LowSpillSlot, this stack reference was produced by
173 // instruction selection and is not a spill
174 if (FI >= LowSpillSlot) {
175 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendling6e326bf2008-05-23 01:29:08 +0000176 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greene54b52fe2008-05-22 21:12:21 +0000177 && "Invalid spill slot");
178 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
179 }
Evan Cheng6d563682008-02-27 03:04:06 +0000180 }
181}
182
Chris Lattner1905ae62004-10-01 23:15:36 +0000183void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengf45a1d62007-12-02 08:30:39 +0000184 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattner1905ae62004-10-01 23:15:36 +0000185 // Move previous memory references folded to new instruction.
186 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukman835702a2005-04-21 22:36:52 +0000187 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattner1905ae62004-10-01 23:15:36 +0000188 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
189 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerb5b4a2f2004-09-30 16:35:08 +0000190 MI2VirtMap.erase(I++);
Chris Lattnere2b77d52004-09-30 01:54:45 +0000191 }
Chris Lattnerb5b4a2f2004-09-30 16:35:08 +0000192
Chris Lattnere2b77d52004-09-30 01:54:45 +0000193 // add new memory reference
Chris Lattner1905ae62004-10-01 23:15:36 +0000194 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenosb76d2342004-03-01 20:05:10 +0000195}
196
Evan Chengb6307652007-10-13 02:50:24 +0000197void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
198 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
199 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
200}
201
Evan Cheng6d563682008-02-27 03:04:06 +0000202void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
203 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
204 MachineOperand &MO = MI->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000205 if (!MO.isFI())
Evan Cheng6d563682008-02-27 03:04:06 +0000206 continue;
207 int FI = MO.getIndex();
Owen Andersond37ddf52009-03-13 05:55:11 +0000208 if (MF->getFrameInfo()->isFixedObjectIndex(FI))
Evan Cheng6d563682008-02-27 03:04:06 +0000209 continue;
David Greene54b52fe2008-05-22 21:12:21 +0000210 // This stack reference was produced by instruction selection and
Bill Wendlingb8017e02009-03-31 08:41:31 +0000211 // is not a spill
David Greene54b52fe2008-05-22 21:12:21 +0000212 if (FI < LowSpillSlot)
213 continue;
Bill Wendling6e326bf2008-05-23 01:29:08 +0000214 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greene54b52fe2008-05-22 21:12:21 +0000215 && "Invalid spill slot");
Evan Cheng6d563682008-02-27 03:04:06 +0000216 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
217 }
218 MI2VirtMap.erase(MI);
219 SpillPt2VirtMap.erase(MI);
220 RestorePt2VirtMap.erase(MI);
Evan Chenge88a6252008-03-11 07:19:34 +0000221 EmergencySpillMap.erase(MI);
Evan Cheng6d563682008-02-27 03:04:06 +0000222}
223
Evan Cheng210fc622009-05-03 18:32:42 +0000224/// FindUnusedRegisters - Gather a list of allocatable registers that
225/// have not been allocated to any virtual register.
Evan Cheng085caf12009-06-14 20:22:55 +0000226bool VirtRegMap::FindUnusedRegisters(LiveIntervals* LIs) {
Evan Cheng210fc622009-05-03 18:32:42 +0000227 unsigned NumRegs = TRI->getNumRegs();
228 UnusedRegs.reset();
229 UnusedRegs.resize(NumRegs);
230
231 BitVector Used(NumRegs);
232 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
233 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
234 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
235 Used.set(Virt2PhysMap[i]);
236
237 BitVector Allocatable = TRI->getAllocatableSet(*MF);
238 bool AnyUnused = false;
239 for (unsigned Reg = 1; Reg < NumRegs; ++Reg) {
240 if (Allocatable[Reg] && !Used[Reg] && !LIs->hasInterval(Reg)) {
241 bool ReallyUnused = true;
242 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
243 if (Used[*AS] || LIs->hasInterval(*AS)) {
244 ReallyUnused = false;
245 break;
246 }
247 }
248 if (ReallyUnused) {
249 AnyUnused = true;
250 UnusedRegs.set(Reg);
251 }
252 }
253 }
254
255 return AnyUnused;
256}
257
Daniel Dunbar796e43e2009-07-24 10:36:58 +0000258void VirtRegMap::print(raw_ostream &OS, const Module* M) const {
Owen Andersond37ddf52009-03-13 05:55:11 +0000259 const TargetRegisterInfo* TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesenddbf7a82010-02-26 21:09:24 +0000260 const MachineRegisterInfo &MRI = MF->getRegInfo();
Alkis Evlogimenosc794a902004-02-23 23:08:11 +0000261
Chris Lattner39fef8d2004-09-30 02:15:18 +0000262 OS << "********** REGISTER MAP **********\n";
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000263 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Owen Andersond37ddf52009-03-13 05:55:11 +0000264 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner39fef8d2004-09-30 02:15:18 +0000265 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000266 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Jakob Stoklund Olesenddbf7a82010-02-26 21:09:24 +0000267 << "] " << MRI.getRegClass(i)->getName() << "\n";
Chris Lattnere2b77d52004-09-30 01:54:45 +0000268 }
269
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000270 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Owen Andersond37ddf52009-03-13 05:55:11 +0000271 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner39fef8d2004-09-30 02:15:18 +0000272 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
Jakob Stoklund Olesenddbf7a82010-02-26 21:09:24 +0000273 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i]
274 << "] " << MRI.getRegClass(i)->getName() << "\n";
Chris Lattner39fef8d2004-09-30 02:15:18 +0000275 OS << '\n';
Alkis Evlogimenosc794a902004-02-23 23:08:11 +0000276}
Alkis Evlogimenos1dd872c2004-02-24 08:58:30 +0000277
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000278void VirtRegMap::dump() const {
David Greene91c42f82010-01-05 01:25:45 +0000279 print(dbgs());
Daniel Dunbarf24f26c2009-03-14 01:53:05 +0000280}