blob: 6bac47e639b0af326753a2a9136905f2b354eb89 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellardf8794352012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellard75aadc22012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellardf8794352012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
54#include "SIMachineFunctionInfo.h"
Matt Arsenault3f981402014-09-15 15:41:53 +000055#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000056#include "llvm/CodeGen/MachineFunction.h"
57#include "llvm/CodeGen/MachineFunctionPass.h"
58#include "llvm/CodeGen/MachineInstrBuilder.h"
59#include "llvm/CodeGen/MachineRegisterInfo.h"
Michel Danzer9e61c4b2014-02-27 01:47:09 +000060#include "llvm/IR/Constants.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000061
62using namespace llvm;
63
Matt Arsenault55d49cf2016-02-12 02:16:10 +000064#define DEBUG_TYPE "si-lower-control-flow"
65
Tom Stellard75aadc22012-12-11 21:25:42 +000066namespace {
67
Matt Arsenault55d49cf2016-02-12 02:16:10 +000068class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000069private:
Tom Stellarde7b907d2012-12-19 22:10:33 +000070 static const unsigned SkipThreshold = 12;
71
Tom Stellard1bd80722014-04-30 15:31:33 +000072 const SIRegisterInfo *TRI;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000073 const SIInstrInfo *TII;
Tom Stellard75aadc22012-12-11 21:25:42 +000074
Tom Stellardbe8ebee2013-01-18 21:15:50 +000075 bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To);
76
77 void Skip(MachineInstr &From, MachineOperand &To);
78 void SkipIfDead(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000079
Tom Stellardf8794352012-12-19 22:10:31 +000080 void If(MachineInstr &MI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000081 void Else(MachineInstr &MI, bool ExecModified);
Tom Stellardf8794352012-12-19 22:10:31 +000082 void Break(MachineInstr &MI);
83 void IfBreak(MachineInstr &MI);
84 void ElseBreak(MachineInstr &MI);
85 void Loop(MachineInstr &MI);
86 void EndCf(MachineInstr &MI);
Tom Stellard75aadc22012-12-11 21:25:42 +000087
Tom Stellardbe8ebee2013-01-18 21:15:50 +000088 void Kill(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000089 void Branch(MachineInstr &MI);
90
Tom Stellard8b0182a2015-04-23 20:32:01 +000091 void LoadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset = 0);
92 void computeIndirectRegAndOffset(unsigned VecReg, unsigned &Reg, int &Offset);
Christian Konig2989ffc2013-03-18 11:34:16 +000093 void IndirectSrc(MachineInstr &MI);
94 void IndirectDst(MachineInstr &MI);
95
Tom Stellard75aadc22012-12-11 21:25:42 +000096public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +000097 static char ID;
98
99 SILowerControlFlow() :
Craig Topper062a2ba2014-04-25 05:30:21 +0000100 MachineFunctionPass(ID), TRI(nullptr), TII(nullptr) { }
Tom Stellard75aadc22012-12-11 21:25:42 +0000101
Craig Topper5656db42014-04-29 07:57:24 +0000102 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000103
Craig Topper5656db42014-04-29 07:57:24 +0000104 const char *getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000105 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000106 }
107
Matt Arsenault0cb85172015-09-25 17:21:28 +0000108 void getAnalysisUsage(AnalysisUsage &AU) const override {
109 AU.setPreservesCFG();
110 MachineFunctionPass::getAnalysisUsage(AU);
111 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000112};
113
114} // End anonymous namespace
115
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000116char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000117
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000118INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
119 "SI lower control flow", false, false)
120
121char &llvm::SILowerControlFlowPassID = SILowerControlFlow::ID;
122
123
124FunctionPass *llvm::createSILowerControlFlowPass() {
125 return new SILowerControlFlow();
Tom Stellard75aadc22012-12-11 21:25:42 +0000126}
127
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000128bool SILowerControlFlow::shouldSkip(MachineBasicBlock *From,
129 MachineBasicBlock *To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000130
Tom Stellarde7b907d2012-12-19 22:10:33 +0000131 unsigned NumInstr = 0;
132
Tom Stellard92339e82016-03-21 18:56:58 +0000133 for (MachineFunction::iterator MBBI = MachineFunction::iterator(From),
134 ToI = MachineFunction::iterator(To); MBBI != ToI; ++MBBI) {
Tom Stellarde7b907d2012-12-19 22:10:33 +0000135
Tom Stellard92339e82016-03-21 18:56:58 +0000136 MachineBasicBlock &MBB = *MBBI;
137
138 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000139 NumInstr < SkipThreshold && I != E; ++I) {
140
Nicolai Haehnlefa771812016-03-18 20:32:04 +0000141 if (I->isBundle() || !I->isBundled()) {
Nicolai Haehnleef160de2016-03-16 20:14:33 +0000142 // When a uniform loop is inside non-uniform control flow, the branch
143 // leaving the loop might be an S_CBRANCH_VCCNZ, which is never taken
144 // when EXEC = 0. We should skip the loop lest it becomes infinite.
145 if (I->getOpcode() == AMDGPU::S_CBRANCH_VCCNZ)
146 return true;
147
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000148 if (++NumInstr >= SkipThreshold)
149 return true;
Nicolai Haehnlefa771812016-03-18 20:32:04 +0000150 }
Tom Stellarde7b907d2012-12-19 22:10:33 +0000151 }
152 }
153
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000154 return false;
155}
156
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000157void SILowerControlFlow::Skip(MachineInstr &From, MachineOperand &To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000158
159 if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB()))
Tom Stellarde7b907d2012-12-19 22:10:33 +0000160 return;
161
162 DebugLoc DL = From.getDebugLoc();
163 BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000164 .addOperand(To);
Tom Stellarde7b907d2012-12-19 22:10:33 +0000165}
166
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000167void SILowerControlFlow::SkipIfDead(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000168
169 MachineBasicBlock &MBB = *MI.getParent();
170 DebugLoc DL = MI.getDebugLoc();
171
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000172 if (MBB.getParent()->getFunction()->getCallingConv() != CallingConv::AMDGPU_PS ||
Michel Danzer6f273c52014-02-27 01:47:02 +0000173 !shouldSkip(&MBB, &MBB.getParent()->back()))
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000174 return;
175
176 MachineBasicBlock::iterator Insert = &MI;
177 ++Insert;
178
179 // If the exec mask is non-zero, skip the next two instructions
180 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000181 .addImm(3);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000182
183 // Exec mask is zero: Export to NULL target...
184 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP))
185 .addImm(0)
186 .addImm(0x09) // V_008DFC_SQ_EXP_NULL
187 .addImm(0)
188 .addImm(1)
189 .addImm(1)
Christian Konigc756cb992013-02-16 11:28:22 +0000190 .addReg(AMDGPU::VGPR0)
191 .addReg(AMDGPU::VGPR0)
192 .addReg(AMDGPU::VGPR0)
193 .addReg(AMDGPU::VGPR0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000194
195 // ... and terminate wavefront
196 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM));
197}
198
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000199void SILowerControlFlow::If(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000200 MachineBasicBlock &MBB = *MI.getParent();
201 DebugLoc DL = MI.getDebugLoc();
202 unsigned Reg = MI.getOperand(0).getReg();
203 unsigned Vcc = MI.getOperand(1).getReg();
204
205 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
206 .addReg(Vcc);
207
208 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
209 .addReg(AMDGPU::EXEC)
210 .addReg(Reg);
211
Tom Stellarde7b907d2012-12-19 22:10:33 +0000212 Skip(MI, MI.getOperand(2));
213
Tom Stellardf8794352012-12-19 22:10:31 +0000214 MI.eraseFromParent();
215}
216
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000217void SILowerControlFlow::Else(MachineInstr &MI, bool ExecModified) {
Tom Stellardf8794352012-12-19 22:10:31 +0000218 MachineBasicBlock &MBB = *MI.getParent();
219 DebugLoc DL = MI.getDebugLoc();
220 unsigned Dst = MI.getOperand(0).getReg();
221 unsigned Src = MI.getOperand(1).getReg();
222
Christian Konig6a9d3902013-03-26 14:03:44 +0000223 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
224 TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
Tom Stellardf8794352012-12-19 22:10:31 +0000225 .addReg(Src); // Saved EXEC
226
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000227 if (ExecModified) {
228 // Adjust the saved exec to account for the modifications during the flow
229 // block that contains the ELSE. This can happen when WQM mode is switched
230 // off.
231 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64), Dst)
232 .addReg(AMDGPU::EXEC)
233 .addReg(Dst);
234 }
235
Tom Stellardf8794352012-12-19 22:10:31 +0000236 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
237 .addReg(AMDGPU::EXEC)
238 .addReg(Dst);
239
Tom Stellarde7b907d2012-12-19 22:10:33 +0000240 Skip(MI, MI.getOperand(2));
241
Tom Stellardf8794352012-12-19 22:10:31 +0000242 MI.eraseFromParent();
243}
244
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000245void SILowerControlFlow::Break(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000246 MachineBasicBlock &MBB = *MI.getParent();
247 DebugLoc DL = MI.getDebugLoc();
248
249 unsigned Dst = MI.getOperand(0).getReg();
250 unsigned Src = MI.getOperand(1).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000251
Tom Stellardf8794352012-12-19 22:10:31 +0000252 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
253 .addReg(AMDGPU::EXEC)
254 .addReg(Src);
255
256 MI.eraseFromParent();
257}
258
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000259void SILowerControlFlow::IfBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000260 MachineBasicBlock &MBB = *MI.getParent();
261 DebugLoc DL = MI.getDebugLoc();
262
263 unsigned Dst = MI.getOperand(0).getReg();
264 unsigned Vcc = MI.getOperand(1).getReg();
265 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000266
Tom Stellardf8794352012-12-19 22:10:31 +0000267 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
268 .addReg(Vcc)
269 .addReg(Src);
270
271 MI.eraseFromParent();
272}
273
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000274void SILowerControlFlow::ElseBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000275 MachineBasicBlock &MBB = *MI.getParent();
276 DebugLoc DL = MI.getDebugLoc();
277
278 unsigned Dst = MI.getOperand(0).getReg();
279 unsigned Saved = MI.getOperand(1).getReg();
280 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000281
Tom Stellardf8794352012-12-19 22:10:31 +0000282 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
283 .addReg(Saved)
284 .addReg(Src);
285
286 MI.eraseFromParent();
287}
288
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000289void SILowerControlFlow::Loop(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000290 MachineBasicBlock &MBB = *MI.getParent();
291 DebugLoc DL = MI.getDebugLoc();
292 unsigned Src = MI.getOperand(0).getReg();
293
294 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
295 .addReg(AMDGPU::EXEC)
296 .addReg(Src);
297
298 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000299 .addOperand(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000300
301 MI.eraseFromParent();
302}
303
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000304void SILowerControlFlow::EndCf(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000305 MachineBasicBlock &MBB = *MI.getParent();
306 DebugLoc DL = MI.getDebugLoc();
307 unsigned Reg = MI.getOperand(0).getReg();
308
309 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
310 TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
311 .addReg(AMDGPU::EXEC)
312 .addReg(Reg);
313
314 MI.eraseFromParent();
315}
316
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000317void SILowerControlFlow::Branch(MachineInstr &MI) {
Matt Arsenault71b71d22014-02-11 21:12:38 +0000318 if (MI.getOperand(0).getMBB() == MI.getParent()->getNextNode())
319 MI.eraseFromParent();
320
321 // If these aren't equal, this is probably an infinite loop.
Tom Stellarde7b907d2012-12-19 22:10:33 +0000322}
323
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000324void SILowerControlFlow::Kill(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000325 MachineBasicBlock &MBB = *MI.getParent();
326 DebugLoc DL = MI.getDebugLoc();
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000327 const MachineOperand &Op = MI.getOperand(0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000328
Matt Arsenault762af962014-07-13 03:06:39 +0000329#ifndef NDEBUG
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000330 CallingConv::ID CallConv = MBB.getParent()->getFunction()->getCallingConv();
Matt Arsenault762af962014-07-13 03:06:39 +0000331 // Kill is only allowed in pixel / geometry shaders.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000332 assert(CallConv == CallingConv::AMDGPU_PS ||
333 CallConv == CallingConv::AMDGPU_GS);
Matt Arsenault762af962014-07-13 03:06:39 +0000334#endif
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000335
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000336 // Clear this thread from the exec mask if the operand is negative
Tom Stellardfb77f002015-01-13 22:59:41 +0000337 if ((Op.isImm())) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000338 // Constant operand: Set exec mask to 0 or do nothing
Tom Stellardfb77f002015-01-13 22:59:41 +0000339 if (Op.getImm() & 0x80000000) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000340 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
341 .addImm(0);
342 }
343 } else {
Matt Arsenault46359152015-08-08 00:41:48 +0000344 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32))
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000345 .addImm(0)
346 .addOperand(Op);
347 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000348
349 MI.eraseFromParent();
350}
351
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000352void SILowerControlFlow::LoadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000353
354 MachineBasicBlock &MBB = *MI.getParent();
355 DebugLoc DL = MI.getDebugLoc();
356 MachineBasicBlock::iterator I = MI;
357
358 unsigned Save = MI.getOperand(1).getReg();
359 unsigned Idx = MI.getOperand(3).getReg();
360
361 if (AMDGPU::SReg_32RegClass.contains(Idx)) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000362 if (Offset) {
363 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
364 .addReg(Idx)
365 .addImm(Offset);
366 } else {
367 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
368 .addReg(Idx);
369 }
Christian Konig2989ffc2013-03-18 11:34:16 +0000370 MBB.insert(I, MovRel);
Tom Stellard89422762014-06-17 16:53:04 +0000371 } else {
372
373 assert(AMDGPU::SReg_64RegClass.contains(Save));
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000374 assert(AMDGPU::VGPR_32RegClass.contains(Idx));
Tom Stellard89422762014-06-17 16:53:04 +0000375
376 // Save the EXEC mask
377 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), Save)
378 .addReg(AMDGPU::EXEC);
379
380 // Read the next variant into VCC (lower 32 bits) <- also loop target
381 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32),
382 AMDGPU::VCC_LO)
383 .addReg(Idx);
384
385 // Move index from VCC into M0
386 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
387 .addReg(AMDGPU::VCC_LO);
388
389 // Compare the just read M0 value to all possible Idx values
Matt Arsenault46359152015-08-08 00:41:48 +0000390 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32))
391 .addReg(AMDGPU::M0)
392 .addReg(Idx);
Tom Stellard89422762014-06-17 16:53:04 +0000393
394 // Update EXEC, save the original EXEC value to VCC
395 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC)
396 .addReg(AMDGPU::VCC);
397
Tom Stellard8b0182a2015-04-23 20:32:01 +0000398 if (Offset) {
399 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
400 .addReg(AMDGPU::M0)
401 .addImm(Offset);
402 }
Tom Stellard89422762014-06-17 16:53:04 +0000403 // Do the actual move
404 MBB.insert(I, MovRel);
405
406 // Update EXEC, switch all done bits to 0 and all todo bits to 1
407 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
408 .addReg(AMDGPU::EXEC)
409 .addReg(AMDGPU::VCC);
410
411 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover
412 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000413 .addImm(-7);
Tom Stellard89422762014-06-17 16:53:04 +0000414
415 // Restore EXEC
416 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
417 .addReg(Save);
418
Christian Konig2989ffc2013-03-18 11:34:16 +0000419 }
Christian Konig2989ffc2013-03-18 11:34:16 +0000420 MI.eraseFromParent();
421}
422
Tom Stellard8b0182a2015-04-23 20:32:01 +0000423/// \param @VecReg The register which holds element zero of the vector
424/// being addressed into.
425/// \param[out] @Reg The base register to use in the indirect addressing instruction.
426/// \param[in,out] @Offset As an input, this is the constant offset part of the
427// indirect Index. e.g. v0 = v[VecReg + Offset]
428// As an output, this is a constant value that needs
429// to be added to the value stored in M0.
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000430void SILowerControlFlow::computeIndirectRegAndOffset(unsigned VecReg,
431 unsigned &Reg,
432 int &Offset) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000433 unsigned SubReg = TRI->getSubReg(VecReg, AMDGPU::sub0);
434 if (!SubReg)
435 SubReg = VecReg;
436
437 const TargetRegisterClass *RC = TRI->getPhysRegClass(SubReg);
438 int RegIdx = TRI->getHWRegIndex(SubReg) + Offset;
439
440 if (RegIdx < 0) {
441 Offset = RegIdx;
442 RegIdx = 0;
443 } else {
444 Offset = 0;
445 }
446
447 Reg = RC->getRegister(RegIdx);
448}
449
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000450void SILowerControlFlow::IndirectSrc(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000451
452 MachineBasicBlock &MBB = *MI.getParent();
453 DebugLoc DL = MI.getDebugLoc();
454
455 unsigned Dst = MI.getOperand(0).getReg();
456 unsigned Vec = MI.getOperand(2).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000457 int Off = MI.getOperand(4).getImm();
458 unsigned Reg;
459
460 computeIndirectRegAndOffset(Vec, Reg, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000461
Tom Stellard81d871d2013-11-13 23:36:50 +0000462 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000463 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Tom Stellard8b0182a2015-04-23 20:32:01 +0000464 .addReg(Reg)
Christian Konig2989ffc2013-03-18 11:34:16 +0000465 .addReg(Vec, RegState::Implicit);
466
Tom Stellard8b0182a2015-04-23 20:32:01 +0000467 LoadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000468}
469
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000470void SILowerControlFlow::IndirectDst(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000471
472 MachineBasicBlock &MBB = *MI.getParent();
473 DebugLoc DL = MI.getDebugLoc();
474
475 unsigned Dst = MI.getOperand(0).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000476 int Off = MI.getOperand(4).getImm();
Christian Konig2989ffc2013-03-18 11:34:16 +0000477 unsigned Val = MI.getOperand(5).getReg();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000478 unsigned Reg;
479
480 computeIndirectRegAndOffset(Dst, Reg, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000481
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000482 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000483 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32))
Tom Stellard8b0182a2015-04-23 20:32:01 +0000484 .addReg(Reg, RegState::Define)
Christian Konig2989ffc2013-03-18 11:34:16 +0000485 .addReg(Val)
Christian Konig2989ffc2013-03-18 11:34:16 +0000486 .addReg(Dst, RegState::Implicit);
487
Tom Stellard8b0182a2015-04-23 20:32:01 +0000488 LoadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000489}
490
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000491bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000492 TII = static_cast<const SIInstrInfo *>(MF.getSubtarget().getInstrInfo());
493 TRI =
494 static_cast<const SIRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
Tom Stellardd50bb3c2013-09-05 18:37:52 +0000495 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000496
497 bool HaveKill = false;
Matt Arsenault3f981402014-09-15 15:41:53 +0000498 bool NeedFlat = false;
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000499 unsigned Depth = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000500
Tom Stellardf8794352012-12-19 22:10:31 +0000501 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
502 BI != BE; ++BI) {
503
Marek Olsaked2213e2016-03-14 15:57:14 +0000504 MachineBasicBlock *EmptyMBBAtEnd = NULL;
Tom Stellardf8794352012-12-19 22:10:31 +0000505 MachineBasicBlock &MBB = *BI;
Tim Northover24f46612014-03-28 13:52:56 +0000506 MachineBasicBlock::iterator I, Next;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000507 bool ExecModified = false;
508
Tim Northover24f46612014-03-28 13:52:56 +0000509 for (I = MBB.begin(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000510 Next = std::next(I);
Tim Northover24f46612014-03-28 13:52:56 +0000511
Tom Stellard75aadc22012-12-11 21:25:42 +0000512 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000513
Matt Arsenault3f981402014-09-15 15:41:53 +0000514 // Flat uses m0 in case it needs to access LDS.
Matt Arsenault3add6432015-10-20 04:35:43 +0000515 if (TII->isFLAT(MI))
Matt Arsenault3f981402014-09-15 15:41:53 +0000516 NeedFlat = true;
Matt Arsenault3f981402014-09-15 15:41:53 +0000517
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000518 for (const auto &Def : I->defs()) {
519 if (Def.isReg() && Def.isDef() && Def.getReg() == AMDGPU::EXEC) {
520 ExecModified = true;
521 break;
522 }
523 }
524
Tom Stellard75aadc22012-12-11 21:25:42 +0000525 switch (MI.getOpcode()) {
526 default: break;
Tom Stellardf8794352012-12-19 22:10:31 +0000527 case AMDGPU::SI_IF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000528 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000529 If(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000530 break;
531
Tom Stellardf8794352012-12-19 22:10:31 +0000532 case AMDGPU::SI_ELSE:
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000533 Else(MI, ExecModified);
Tom Stellard75aadc22012-12-11 21:25:42 +0000534 break;
535
Tom Stellardf8794352012-12-19 22:10:31 +0000536 case AMDGPU::SI_BREAK:
537 Break(MI);
538 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000539
Tom Stellardf8794352012-12-19 22:10:31 +0000540 case AMDGPU::SI_IF_BREAK:
541 IfBreak(MI);
542 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000543
Tom Stellardf8794352012-12-19 22:10:31 +0000544 case AMDGPU::SI_ELSE_BREAK:
545 ElseBreak(MI);
546 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Tom Stellardf8794352012-12-19 22:10:31 +0000548 case AMDGPU::SI_LOOP:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000549 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000550 Loop(MI);
551 break;
552
553 case AMDGPU::SI_END_CF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000554 if (--Depth == 0 && HaveKill) {
555 SkipIfDead(MI);
556 HaveKill = false;
557 }
Tom Stellardf8794352012-12-19 22:10:31 +0000558 EndCf(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000559 break;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000560
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000561 case AMDGPU::SI_KILL:
562 if (Depth == 0)
563 SkipIfDead(MI);
564 else
565 HaveKill = true;
566 Kill(MI);
567 break;
568
Tom Stellarde7b907d2012-12-19 22:10:33 +0000569 case AMDGPU::S_BRANCH:
570 Branch(MI);
571 break;
Christian Konig2989ffc2013-03-18 11:34:16 +0000572
Matt Arsenault28419272015-10-07 00:42:51 +0000573 case AMDGPU::SI_INDIRECT_SRC_V1:
574 case AMDGPU::SI_INDIRECT_SRC_V2:
575 case AMDGPU::SI_INDIRECT_SRC_V4:
576 case AMDGPU::SI_INDIRECT_SRC_V8:
577 case AMDGPU::SI_INDIRECT_SRC_V16:
Christian Konig2989ffc2013-03-18 11:34:16 +0000578 IndirectSrc(MI);
579 break;
580
Tom Stellard81d871d2013-11-13 23:36:50 +0000581 case AMDGPU::SI_INDIRECT_DST_V1:
Christian Konig2989ffc2013-03-18 11:34:16 +0000582 case AMDGPU::SI_INDIRECT_DST_V2:
583 case AMDGPU::SI_INDIRECT_DST_V4:
584 case AMDGPU::SI_INDIRECT_DST_V8:
585 case AMDGPU::SI_INDIRECT_DST_V16:
586 IndirectDst(MI);
587 break;
Marek Olsaked2213e2016-03-14 15:57:14 +0000588
589 case AMDGPU::S_ENDPGM: {
590 if (MF.getInfo<SIMachineFunctionInfo>()->returnsVoid())
591 break;
592
593 // Graphics shaders returning non-void shouldn't contain S_ENDPGM,
594 // because external bytecode will be appended at the end.
595 if (BI != --MF.end() || I != MBB.getFirstTerminator()) {
596 // S_ENDPGM is not the last instruction. Add an empty block at
597 // the end and jump there.
598 if (!EmptyMBBAtEnd) {
599 EmptyMBBAtEnd = MF.CreateMachineBasicBlock();
600 MF.insert(MF.end(), EmptyMBBAtEnd);
601 }
602
603 MBB.addSuccessor(EmptyMBBAtEnd);
604 BuildMI(*BI, I, MI.getDebugLoc(), TII->get(AMDGPU::S_BRANCH))
605 .addMBB(EmptyMBBAtEnd);
606 }
607
608 I->eraseFromParent();
609 break;
610 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000611 }
612 }
613 }
Tom Stellardf8794352012-12-19 22:10:31 +0000614
Matt Arsenault3f981402014-09-15 15:41:53 +0000615 if (NeedFlat && MFI->IsKernel) {
Matt Arsenault3f981402014-09-15 15:41:53 +0000616 // TODO: What to use with function calls?
Matt Arsenault296b8492016-02-12 06:31:30 +0000617 // We will need to Initialize the flat scratch register pair.
618 if (NeedFlat)
619 MFI->setHasFlatInstructions(true);
Matt Arsenault3f981402014-09-15 15:41:53 +0000620 }
621
Tom Stellard75aadc22012-12-11 21:25:42 +0000622 return true;
623}