blob: 8e4553d257a32b6927fb0498a28788d2efe91e95 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.cpp - R600 Instruction Information ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief R600 Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15#include "R600InstrInfo.h"
Vincent Lejeune3a8d78a2013-04-30 00:14:44 +000016#include "AMDGPU.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUSubtarget.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000018#include "AMDGPUTargetMachine.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000019#include "R600Defines.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000020#include "R600MachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "R600RegisterInfo.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025
Chandler Carruthd174b722014-04-22 02:03:14 +000026using namespace llvm;
27
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000028#define GET_INSTRINFO_CTOR_DTOR
Tom Stellard75aadc22012-12-11 21:25:42 +000029#include "AMDGPUGenDFAPacketizer.inc"
30
Matt Arsenault43e92fe2016-06-24 06:30:11 +000031R600InstrInfo::R600InstrInfo(const R600Subtarget &ST)
32 : AMDGPUInstrInfo(ST), RI(), ST(ST) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000033
34bool R600InstrInfo::isTrig(const MachineInstr &MI) const {
35 return get(MI.getOpcode()).TSFlags & R600_InstFlag::TRIG;
36}
37
38bool R600InstrInfo::isVector(const MachineInstr &MI) const {
39 return get(MI.getOpcode()).TSFlags & R600_InstFlag::VECTOR;
40}
41
Benjamin Kramerbdc49562016-06-12 15:39:02 +000042void R600InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
43 MachineBasicBlock::iterator MI,
44 const DebugLoc &DL, unsigned DestReg,
45 unsigned SrcReg, bool KillSrc) const {
Tom Stellard0344cdf2013-08-01 15:23:42 +000046 unsigned VectorComponents = 0;
Tom Stellard880a80a2014-06-17 16:53:14 +000047 if ((AMDGPU::R600_Reg128RegClass.contains(DestReg) ||
48 AMDGPU::R600_Reg128VerticalRegClass.contains(DestReg)) &&
49 (AMDGPU::R600_Reg128RegClass.contains(SrcReg) ||
50 AMDGPU::R600_Reg128VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000051 VectorComponents = 4;
Tom Stellard880a80a2014-06-17 16:53:14 +000052 } else if((AMDGPU::R600_Reg64RegClass.contains(DestReg) ||
53 AMDGPU::R600_Reg64VerticalRegClass.contains(DestReg)) &&
54 (AMDGPU::R600_Reg64RegClass.contains(SrcReg) ||
55 AMDGPU::R600_Reg64VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000056 VectorComponents = 2;
57 }
58
59 if (VectorComponents > 0) {
60 for (unsigned I = 0; I < VectorComponents; I++) {
Tom Stellard75aadc22012-12-11 21:25:42 +000061 unsigned SubRegIndex = RI.getSubRegFromChannel(I);
62 buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
63 RI.getSubReg(DestReg, SubRegIndex),
64 RI.getSubReg(SrcReg, SubRegIndex))
65 .addReg(DestReg,
66 RegState::Define | RegState::Implicit);
67 }
68 } else {
Tom Stellard75aadc22012-12-11 21:25:42 +000069 MachineInstr *NewMI = buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
70 DestReg, SrcReg);
Tom Stellard02661d92013-06-25 21:22:18 +000071 NewMI->getOperand(getOperandIdx(*NewMI, AMDGPU::OpName::src0))
Tom Stellard75aadc22012-12-11 21:25:42 +000072 .setIsKill(KillSrc);
73 }
74}
75
Tom Stellardcd6b0a62013-11-22 00:41:08 +000076/// \returns true if \p MBBI can be moved into a new basic.
77bool R600InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
78 MachineBasicBlock::iterator MBBI) const {
79 for (MachineInstr::const_mop_iterator I = MBBI->operands_begin(),
80 E = MBBI->operands_end(); I != E; ++I) {
81 if (I->isReg() && !TargetRegisterInfo::isVirtualRegister(I->getReg()) &&
82 I->isUse() && RI.isPhysRegLiveAcrossClauses(I->getReg()))
83 return false;
84 }
85 return true;
86}
87
Tom Stellard75aadc22012-12-11 21:25:42 +000088bool R600InstrInfo::isMov(unsigned Opcode) const {
Tom Stellard75aadc22012-12-11 21:25:42 +000089 switch(Opcode) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000090 default:
91 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +000092 case AMDGPU::MOV:
93 case AMDGPU::MOV_IMM_F32:
94 case AMDGPU::MOV_IMM_I32:
95 return true;
96 }
97}
98
99// Some instructions act as place holders to emulate operations that the GPU
100// hardware does automatically. This function can be used to check if
101// an opcode falls into this category.
102bool R600InstrInfo::isPlaceHolderOpcode(unsigned Opcode) const {
103 switch (Opcode) {
104 default: return false;
105 case AMDGPU::RETURN:
Tom Stellard75aadc22012-12-11 21:25:42 +0000106 return true;
107 }
108}
109
110bool R600InstrInfo::isReductionOp(unsigned Opcode) const {
Aaron Ballmanf04bbd82013-07-10 17:19:22 +0000111 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000112}
113
114bool R600InstrInfo::isCubeOp(unsigned Opcode) const {
115 switch(Opcode) {
116 default: return false;
117 case AMDGPU::CUBE_r600_pseudo:
118 case AMDGPU::CUBE_r600_real:
119 case AMDGPU::CUBE_eg_pseudo:
120 case AMDGPU::CUBE_eg_real:
121 return true;
122 }
123}
124
125bool R600InstrInfo::isALUInstr(unsigned Opcode) const {
126 unsigned TargetFlags = get(Opcode).TSFlags;
127
Tom Stellard5eb903d2013-06-28 15:46:53 +0000128 return (TargetFlags & R600_InstFlag::ALU_INST);
Tom Stellard75aadc22012-12-11 21:25:42 +0000129}
130
Tom Stellardc026e8b2013-06-28 15:47:08 +0000131bool R600InstrInfo::hasInstrModifiers(unsigned Opcode) const {
132 unsigned TargetFlags = get(Opcode).TSFlags;
133
134 return ((TargetFlags & R600_InstFlag::OP1) |
135 (TargetFlags & R600_InstFlag::OP2) |
136 (TargetFlags & R600_InstFlag::OP3));
137}
138
139bool R600InstrInfo::isLDSInstr(unsigned Opcode) const {
140 unsigned TargetFlags = get(Opcode).TSFlags;
141
142 return ((TargetFlags & R600_InstFlag::LDS_1A) |
Tom Stellardf3d166a2013-08-26 15:05:49 +0000143 (TargetFlags & R600_InstFlag::LDS_1A1D) |
144 (TargetFlags & R600_InstFlag::LDS_1A2D));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000145}
146
Tom Stellard8f9fc202013-11-15 00:12:45 +0000147bool R600InstrInfo::isLDSNoRetInstr(unsigned Opcode) const {
148 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) == -1;
149}
150
151bool R600InstrInfo::isLDSRetInstr(unsigned Opcode) const {
152 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) != -1;
153}
154
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000155bool R600InstrInfo::canBeConsideredALU(const MachineInstr &MI) const {
156 if (isALUInstr(MI.getOpcode()))
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000157 return true;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000158 if (isVector(MI) || isCubeOp(MI.getOpcode()))
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000159 return true;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000160 switch (MI.getOpcode()) {
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000161 case AMDGPU::PRED_X:
162 case AMDGPU::INTERP_PAIR_XY:
163 case AMDGPU::INTERP_PAIR_ZW:
164 case AMDGPU::INTERP_VEC_LOAD:
165 case AMDGPU::COPY:
166 case AMDGPU::DOT_4:
167 return true;
168 default:
169 return false;
170 }
171}
172
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000173bool R600InstrInfo::isTransOnly(unsigned Opcode) const {
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000174 if (ST.hasCaymanISA())
175 return false;
176 return (get(Opcode).getSchedClass() == AMDGPU::Sched::TransALU);
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000177}
178
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000179bool R600InstrInfo::isTransOnly(const MachineInstr &MI) const {
180 return isTransOnly(MI.getOpcode());
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000181}
182
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000183bool R600InstrInfo::isVectorOnly(unsigned Opcode) const {
184 return (get(Opcode).getSchedClass() == AMDGPU::Sched::VecALU);
185}
186
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000187bool R600InstrInfo::isVectorOnly(const MachineInstr &MI) const {
188 return isVectorOnly(MI.getOpcode());
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000189}
190
Tom Stellard676c16d2013-08-16 01:11:51 +0000191bool R600InstrInfo::isExport(unsigned Opcode) const {
192 return (get(Opcode).TSFlags & R600_InstFlag::IS_EXPORT);
193}
194
Vincent Lejeunec2991642013-04-30 00:13:39 +0000195bool R600InstrInfo::usesVertexCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000196 return ST.hasVertexCache() && IS_VTX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000197}
198
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000199bool R600InstrInfo::usesVertexCache(const MachineInstr &MI) const {
200 const MachineFunction *MF = MI.getParent()->getParent();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000201 return !AMDGPU::isCompute(MF->getFunction()->getCallingConv()) &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000202 usesVertexCache(MI.getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000203}
204
205bool R600InstrInfo::usesTextureCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000206 return (!ST.hasVertexCache() && IS_VTX(get(Opcode))) || IS_TEX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000207}
208
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000209bool R600InstrInfo::usesTextureCache(const MachineInstr &MI) const {
210 const MachineFunction *MF = MI.getParent()->getParent();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000211 return (AMDGPU::isCompute(MF->getFunction()->getCallingConv()) &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000212 usesVertexCache(MI.getOpcode())) ||
213 usesTextureCache(MI.getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000214}
215
Tom Stellardce540332013-06-28 15:46:59 +0000216bool R600InstrInfo::mustBeLastInClause(unsigned Opcode) const {
217 switch (Opcode) {
218 case AMDGPU::KILLGT:
219 case AMDGPU::GROUP_BARRIER:
220 return true;
221 default:
222 return false;
223 }
224}
225
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000226bool R600InstrInfo::usesAddressRegister(MachineInstr &MI) const {
227 return MI.findRegisterUseOperandIdx(AMDGPU::AR_X) != -1;
Tom Stellard26a3b672013-10-22 18:19:10 +0000228}
229
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000230bool R600InstrInfo::definesAddressRegister(MachineInstr &MI) const {
231 return MI.findRegisterDefOperandIdx(AMDGPU::AR_X) != -1;
Tom Stellard26a3b672013-10-22 18:19:10 +0000232}
233
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000234bool R600InstrInfo::readsLDSSrcReg(const MachineInstr &MI) const {
235 if (!isALUInstr(MI.getOpcode())) {
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000236 return false;
237 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000238 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
239 E = MI.operands_end();
240 I != E; ++I) {
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000241 if (!I->isReg() || !I->isUse() ||
242 TargetRegisterInfo::isVirtualRegister(I->getReg()))
243 continue;
244
245 if (AMDGPU::R600_LDS_SRC_REGRegClass.contains(I->getReg()))
246 return true;
247 }
248 return false;
249}
250
Tom Stellard84021442013-07-23 01:48:24 +0000251int R600InstrInfo::getSrcIdx(unsigned Opcode, unsigned SrcNum) const {
252 static const unsigned OpTable[] = {
253 AMDGPU::OpName::src0,
254 AMDGPU::OpName::src1,
255 AMDGPU::OpName::src2
256 };
257
258 assert (SrcNum < 3);
259 return getOperandIdx(Opcode, OpTable[SrcNum]);
260}
261
Tom Stellard84021442013-07-23 01:48:24 +0000262int R600InstrInfo::getSelIdx(unsigned Opcode, unsigned SrcIdx) const {
Jan Vesely468e0552015-03-02 18:56:52 +0000263 static const unsigned SrcSelTable[][2] = {
Tom Stellard84021442013-07-23 01:48:24 +0000264 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
265 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
266 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
267 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
268 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
269 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
270 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
271 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
272 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
273 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
274 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W}
275 };
276
Jan Vesely468e0552015-03-02 18:56:52 +0000277 for (const auto &Row : SrcSelTable) {
278 if (getOperandIdx(Opcode, Row[0]) == (int)SrcIdx) {
279 return getOperandIdx(Opcode, Row[1]);
Tom Stellard84021442013-07-23 01:48:24 +0000280 }
281 }
282 return -1;
283}
Tom Stellard84021442013-07-23 01:48:24 +0000284
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000285SmallVector<std::pair<MachineOperand *, int64_t>, 3>
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000286R600InstrInfo::getSrcs(MachineInstr &MI) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000287 SmallVector<std::pair<MachineOperand *, int64_t>, 3> Result;
288
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000289 if (MI.getOpcode() == AMDGPU::DOT_4) {
Tom Stellard02661d92013-06-25 21:22:18 +0000290 static const unsigned OpTable[8][2] = {
291 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
292 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
293 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
294 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
295 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
296 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
297 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
298 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W},
Vincent Lejeunec6896792013-06-04 23:17:15 +0000299 };
300
301 for (unsigned j = 0; j < 8; j++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000302 MachineOperand &MO =
303 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][0]));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000304 unsigned Reg = MO.getReg();
305 if (Reg == AMDGPU::ALU_CONST) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000306 MachineOperand &Sel =
307 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1]));
Jan Veselybbc22312016-05-04 14:55:45 +0000308 Result.push_back(std::make_pair(&MO, Sel.getImm()));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000309 continue;
310 }
Matt Arsenault0163e032014-07-20 06:31:06 +0000311
Vincent Lejeunec6896792013-06-04 23:17:15 +0000312 }
313 return Result;
314 }
315
Tom Stellard02661d92013-06-25 21:22:18 +0000316 static const unsigned OpTable[3][2] = {
317 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
318 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
319 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000320 };
321
322 for (unsigned j = 0; j < 3; j++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000323 int SrcIdx = getOperandIdx(MI.getOpcode(), OpTable[j][0]);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000324 if (SrcIdx < 0)
325 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000326 MachineOperand &MO = MI.getOperand(SrcIdx);
Jan Veselybbc22312016-05-04 14:55:45 +0000327 unsigned Reg = MO.getReg();
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000328 if (Reg == AMDGPU::ALU_CONST) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000329 MachineOperand &Sel =
330 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1]));
Jan Veselybbc22312016-05-04 14:55:45 +0000331 Result.push_back(std::make_pair(&MO, Sel.getImm()));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000332 continue;
333 }
334 if (Reg == AMDGPU::ALU_LITERAL_X) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000335 MachineOperand &Operand =
336 MI.getOperand(getOperandIdx(MI.getOpcode(), AMDGPU::OpName::literal));
Jan Veselyfac8d7e2016-05-13 20:39:20 +0000337 if (Operand.isImm()) {
338 Result.push_back(std::make_pair(&MO, Operand.getImm()));
339 continue;
340 }
341 assert(Operand.isGlobal());
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000342 }
Jan Veselybbc22312016-05-04 14:55:45 +0000343 Result.push_back(std::make_pair(&MO, 0));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000344 }
345 return Result;
346}
347
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000348std::vector<std::pair<int, unsigned>>
349R600InstrInfo::ExtractSrcs(MachineInstr &MI,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000350 const DenseMap<unsigned, unsigned> &PV,
351 unsigned &ConstCount) const {
352 ConstCount = 0;
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000353 ArrayRef<std::pair<MachineOperand *, int64_t>> Srcs = getSrcs(MI);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000354 const std::pair<int, unsigned> DummyPair(-1, 0);
355 std::vector<std::pair<int, unsigned> > Result;
356 unsigned i = 0;
357 for (unsigned n = Srcs.size(); i < n; ++i) {
358 unsigned Reg = Srcs[i].first->getReg();
Jan Veselybbc22312016-05-04 14:55:45 +0000359 int Index = RI.getEncodingValue(Reg) & 0xff;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000360 if (Reg == AMDGPU::OQAP) {
Jan Veselybbc22312016-05-04 14:55:45 +0000361 Result.push_back(std::make_pair(Index, 0U));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000362 }
Vincent Lejeune41d4cf22013-06-17 20:16:40 +0000363 if (PV.find(Reg) != PV.end()) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000364 // 255 is used to tells its a PS/PV reg
Jan Veselybbc22312016-05-04 14:55:45 +0000365 Result.push_back(std::make_pair(255, 0U));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000366 continue;
367 }
368 if (Index > 127) {
369 ConstCount++;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000370 Result.push_back(DummyPair);
371 continue;
372 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000373 unsigned Chan = RI.getHWRegChan(Reg);
Jan Veselybbc22312016-05-04 14:55:45 +0000374 Result.push_back(std::make_pair(Index, Chan));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000375 }
376 for (; i < 3; ++i)
377 Result.push_back(DummyPair);
378 return Result;
379}
380
381static std::vector<std::pair<int, unsigned> >
382Swizzle(std::vector<std::pair<int, unsigned> > Src,
383 R600InstrInfo::BankSwizzle Swz) {
Vincent Lejeune744efa42013-09-04 19:53:54 +0000384 if (Src[0] == Src[1])
385 Src[1].first = -1;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000386 switch (Swz) {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000387 case R600InstrInfo::ALU_VEC_012_SCL_210:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000388 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000389 case R600InstrInfo::ALU_VEC_021_SCL_122:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000390 std::swap(Src[1], Src[2]);
391 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000392 case R600InstrInfo::ALU_VEC_102_SCL_221:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000393 std::swap(Src[0], Src[1]);
394 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000395 case R600InstrInfo::ALU_VEC_120_SCL_212:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000396 std::swap(Src[0], Src[1]);
397 std::swap(Src[0], Src[2]);
398 break;
399 case R600InstrInfo::ALU_VEC_201:
400 std::swap(Src[0], Src[2]);
401 std::swap(Src[0], Src[1]);
402 break;
403 case R600InstrInfo::ALU_VEC_210:
404 std::swap(Src[0], Src[2]);
405 break;
406 }
407 return Src;
408}
409
Vincent Lejeune77a83522013-06-29 19:32:43 +0000410static unsigned
411getTransSwizzle(R600InstrInfo::BankSwizzle Swz, unsigned Op) {
412 switch (Swz) {
413 case R600InstrInfo::ALU_VEC_012_SCL_210: {
414 unsigned Cycles[3] = { 2, 1, 0};
415 return Cycles[Op];
416 }
417 case R600InstrInfo::ALU_VEC_021_SCL_122: {
418 unsigned Cycles[3] = { 1, 2, 2};
419 return Cycles[Op];
420 }
421 case R600InstrInfo::ALU_VEC_120_SCL_212: {
422 unsigned Cycles[3] = { 2, 1, 2};
423 return Cycles[Op];
424 }
425 case R600InstrInfo::ALU_VEC_102_SCL_221: {
426 unsigned Cycles[3] = { 2, 2, 1};
427 return Cycles[Op];
428 }
429 default:
430 llvm_unreachable("Wrong Swizzle for Trans Slot");
431 return 0;
432 }
433}
434
435/// returns how many MIs (whose inputs are represented by IGSrcs) can be packed
436/// in the same Instruction Group while meeting read port limitations given a
437/// Swz swizzle sequence.
438unsigned R600InstrInfo::isLegalUpTo(
439 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
440 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
441 const std::vector<std::pair<int, unsigned> > &TransSrcs,
442 R600InstrInfo::BankSwizzle TransSwz) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000443 int Vector[4][3];
444 memset(Vector, -1, sizeof(Vector));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000445 for (unsigned i = 0, e = IGSrcs.size(); i < e; i++) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000446 const std::vector<std::pair<int, unsigned> > &Srcs =
447 Swizzle(IGSrcs[i], Swz[i]);
448 for (unsigned j = 0; j < 3; j++) {
449 const std::pair<int, unsigned> &Src = Srcs[j];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000450 if (Src.first < 0 || Src.first == 255)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000451 continue;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000452 if (Src.first == GET_REG_INDEX(RI.getEncodingValue(AMDGPU::OQAP))) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000453 if (Swz[i] != R600InstrInfo::ALU_VEC_012_SCL_210 &&
454 Swz[i] != R600InstrInfo::ALU_VEC_021_SCL_122) {
Tom Stellardc026e8b2013-06-28 15:47:08 +0000455 // The value from output queue A (denoted by register OQAP) can
456 // only be fetched during the first cycle.
457 return false;
458 }
459 // OQAP does not count towards the normal read port restrictions
460 continue;
461 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000462 if (Vector[Src.second][j] < 0)
463 Vector[Src.second][j] = Src.first;
464 if (Vector[Src.second][j] != Src.first)
Vincent Lejeune77a83522013-06-29 19:32:43 +0000465 return i;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000466 }
467 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000468 // Now check Trans Alu
469 for (unsigned i = 0, e = TransSrcs.size(); i < e; ++i) {
470 const std::pair<int, unsigned> &Src = TransSrcs[i];
471 unsigned Cycle = getTransSwizzle(TransSwz, i);
472 if (Src.first < 0)
473 continue;
474 if (Src.first == 255)
475 continue;
476 if (Vector[Src.second][Cycle] < 0)
477 Vector[Src.second][Cycle] = Src.first;
478 if (Vector[Src.second][Cycle] != Src.first)
479 return IGSrcs.size() - 1;
480 }
481 return IGSrcs.size();
482}
483
484/// Given a swizzle sequence SwzCandidate and an index Idx, returns the next
485/// (in lexicographic term) swizzle sequence assuming that all swizzles after
486/// Idx can be skipped
487static bool
488NextPossibleSolution(
489 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
490 unsigned Idx) {
491 assert(Idx < SwzCandidate.size());
492 int ResetIdx = Idx;
493 while (ResetIdx > -1 && SwzCandidate[ResetIdx] == R600InstrInfo::ALU_VEC_210)
494 ResetIdx --;
495 for (unsigned i = ResetIdx + 1, e = SwzCandidate.size(); i < e; i++) {
496 SwzCandidate[i] = R600InstrInfo::ALU_VEC_012_SCL_210;
497 }
498 if (ResetIdx == -1)
499 return false;
Benjamin Kramer39690642013-06-29 20:04:19 +0000500 int NextSwizzle = SwzCandidate[ResetIdx] + 1;
501 SwzCandidate[ResetIdx] = (R600InstrInfo::BankSwizzle)NextSwizzle;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000502 return true;
503}
504
505/// Enumerate all possible Swizzle sequence to find one that can meet all
506/// read port requirements.
507bool R600InstrInfo::FindSwizzleForVectorSlot(
508 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
509 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
510 const std::vector<std::pair<int, unsigned> > &TransSrcs,
511 R600InstrInfo::BankSwizzle TransSwz) const {
512 unsigned ValidUpTo = 0;
513 do {
514 ValidUpTo = isLegalUpTo(IGSrcs, SwzCandidate, TransSrcs, TransSwz);
515 if (ValidUpTo == IGSrcs.size())
516 return true;
517 } while (NextPossibleSolution(SwzCandidate, ValidUpTo));
518 return false;
519}
520
521/// Instructions in Trans slot can't read gpr at cycle 0 if they also read
522/// a const, and can't read a gpr at cycle 1 if they read 2 const.
523static bool
524isConstCompatible(R600InstrInfo::BankSwizzle TransSwz,
525 const std::vector<std::pair<int, unsigned> > &TransOps,
526 unsigned ConstCount) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000527 // TransALU can't read 3 constants
528 if (ConstCount > 2)
529 return false;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000530 for (unsigned i = 0, e = TransOps.size(); i < e; ++i) {
531 const std::pair<int, unsigned> &Src = TransOps[i];
532 unsigned Cycle = getTransSwizzle(TransSwz, i);
533 if (Src.first < 0)
534 continue;
535 if (ConstCount > 0 && Cycle == 0)
536 return false;
537 if (ConstCount > 1 && Cycle == 1)
538 return false;
539 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000540 return true;
541}
542
Tom Stellardc026e8b2013-06-28 15:47:08 +0000543bool
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000544R600InstrInfo::fitsReadPortLimitations(const std::vector<MachineInstr *> &IG,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000545 const DenseMap<unsigned, unsigned> &PV,
546 std::vector<BankSwizzle> &ValidSwizzle,
547 bool isLastAluTrans)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000548 const {
549 //Todo : support shared src0 - src1 operand
550
551 std::vector<std::vector<std::pair<int, unsigned> > > IGSrcs;
552 ValidSwizzle.clear();
Vincent Lejeune77a83522013-06-29 19:32:43 +0000553 unsigned ConstCount;
Vincent Lejeunea8a50242013-06-30 21:44:06 +0000554 BankSwizzle TransBS = ALU_VEC_012_SCL_210;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000555 for (unsigned i = 0, e = IG.size(); i < e; ++i) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000556 IGSrcs.push_back(ExtractSrcs(*IG[i], PV, ConstCount));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000557 unsigned Op = getOperandIdx(IG[i]->getOpcode(),
Tom Stellard02661d92013-06-25 21:22:18 +0000558 AMDGPU::OpName::bank_swizzle);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000559 ValidSwizzle.push_back( (R600InstrInfo::BankSwizzle)
560 IG[i]->getOperand(Op).getImm());
561 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000562 std::vector<std::pair<int, unsigned> > TransOps;
563 if (!isLastAluTrans)
564 return FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, TransBS);
565
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000566 TransOps = std::move(IGSrcs.back());
Vincent Lejeune77a83522013-06-29 19:32:43 +0000567 IGSrcs.pop_back();
568 ValidSwizzle.pop_back();
569
570 static const R600InstrInfo::BankSwizzle TransSwz[] = {
571 ALU_VEC_012_SCL_210,
572 ALU_VEC_021_SCL_122,
573 ALU_VEC_120_SCL_212,
574 ALU_VEC_102_SCL_221
575 };
576 for (unsigned i = 0; i < 4; i++) {
577 TransBS = TransSwz[i];
578 if (!isConstCompatible(TransBS, TransOps, ConstCount))
579 continue;
580 bool Result = FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps,
581 TransBS);
582 if (Result) {
583 ValidSwizzle.push_back(TransBS);
584 return true;
585 }
586 }
587
588 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000589}
590
591
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000592bool
593R600InstrInfo::fitsConstReadLimitations(const std::vector<unsigned> &Consts)
594 const {
595 assert (Consts.size() <= 12 && "Too many operands in instructions group");
596 unsigned Pair1 = 0, Pair2 = 0;
597 for (unsigned i = 0, n = Consts.size(); i < n; ++i) {
598 unsigned ReadConstHalf = Consts[i] & 2;
599 unsigned ReadConstIndex = Consts[i] & (~3);
600 unsigned ReadHalfConst = ReadConstIndex | ReadConstHalf;
601 if (!Pair1) {
602 Pair1 = ReadHalfConst;
603 continue;
604 }
605 if (Pair1 == ReadHalfConst)
606 continue;
607 if (!Pair2) {
608 Pair2 = ReadHalfConst;
609 continue;
610 }
611 if (Pair2 != ReadHalfConst)
612 return false;
613 }
614 return true;
615}
616
617bool
Vincent Lejeune77a83522013-06-29 19:32:43 +0000618R600InstrInfo::fitsConstReadLimitations(const std::vector<MachineInstr *> &MIs)
619 const {
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000620 std::vector<unsigned> Consts;
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000621 SmallSet<int64_t, 4> Literals;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000622 for (unsigned i = 0, n = MIs.size(); i < n; i++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000623 MachineInstr &MI = *MIs[i];
624 if (!isALUInstr(MI.getOpcode()))
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000625 continue;
626
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000627 ArrayRef<std::pair<MachineOperand *, int64_t>> Srcs = getSrcs(MI);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000628
Jan Veselybbc22312016-05-04 14:55:45 +0000629 for (const auto &Src:Srcs) {
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000630 if (Src.first->getReg() == AMDGPU::ALU_LITERAL_X)
631 Literals.insert(Src.second);
632 if (Literals.size() > 4)
633 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000634 if (Src.first->getReg() == AMDGPU::ALU_CONST)
635 Consts.push_back(Src.second);
636 if (AMDGPU::R600_KC0RegClass.contains(Src.first->getReg()) ||
637 AMDGPU::R600_KC1RegClass.contains(Src.first->getReg())) {
638 unsigned Index = RI.getEncodingValue(Src.first->getReg()) & 0xff;
639 unsigned Chan = RI.getHWRegChan(Src.first->getReg());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000640 Consts.push_back((Index << 2) | Chan);
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000641 }
642 }
643 }
644 return fitsConstReadLimitations(Consts);
645}
646
Eric Christopher143f02c2014-10-09 01:59:35 +0000647DFAPacketizer *
648R600InstrInfo::CreateTargetScheduleState(const TargetSubtargetInfo &STI) const {
649 const InstrItineraryData *II = STI.getInstrItineraryData();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000650 return static_cast<const R600Subtarget &>(STI).createDFAPacketizer(II);
Tom Stellard75aadc22012-12-11 21:25:42 +0000651}
652
653static bool
654isPredicateSetter(unsigned Opcode) {
655 switch (Opcode) {
656 case AMDGPU::PRED_X:
657 return true;
658 default:
659 return false;
660 }
661}
662
663static MachineInstr *
664findFirstPredicateSetterFrom(MachineBasicBlock &MBB,
665 MachineBasicBlock::iterator I) {
666 while (I != MBB.begin()) {
667 --I;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000668 MachineInstr &MI = *I;
669 if (isPredicateSetter(MI.getOpcode()))
670 return &MI;
Tom Stellard75aadc22012-12-11 21:25:42 +0000671 }
672
Craig Topper062a2ba2014-04-25 05:30:21 +0000673 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +0000674}
675
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000676static
677bool isJump(unsigned Opcode) {
678 return Opcode == AMDGPU::JUMP || Opcode == AMDGPU::JUMP_COND;
679}
680
Vincent Lejeune269708b2013-10-01 19:32:38 +0000681static bool isBranch(unsigned Opcode) {
682 return Opcode == AMDGPU::BRANCH || Opcode == AMDGPU::BRANCH_COND_i32 ||
683 Opcode == AMDGPU::BRANCH_COND_f32;
684}
685
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000686bool R600InstrInfo::analyzeBranch(MachineBasicBlock &MBB,
687 MachineBasicBlock *&TBB,
688 MachineBasicBlock *&FBB,
689 SmallVectorImpl<MachineOperand> &Cond,
690 bool AllowModify) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000691 // Most of the following comes from the ARM implementation of AnalyzeBranch
692
693 // If the block has no terminators, it just falls into the block after it.
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000694 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
695 if (I == MBB.end())
Tom Stellard75aadc22012-12-11 21:25:42 +0000696 return false;
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000697
Vincent Lejeune269708b2013-10-01 19:32:38 +0000698 // AMDGPU::BRANCH* instructions are only available after isel and are not
699 // handled
700 if (isBranch(I->getOpcode()))
701 return true;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000702 if (!isJump(static_cast<MachineInstr *>(I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000703 return false;
704 }
705
Tom Stellarda64353e2014-01-23 18:49:34 +0000706 // Remove successive JUMP
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000707 while (I != MBB.begin() && std::prev(I)->getOpcode() == AMDGPU::JUMP) {
708 MachineBasicBlock::iterator PriorI = std::prev(I);
Tom Stellarda64353e2014-01-23 18:49:34 +0000709 if (AllowModify)
710 I->removeFromParent();
711 I = PriorI;
712 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000713 MachineInstr &LastInst = *I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000714
715 // If there is only one terminator instruction, process it.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000716 unsigned LastOpc = LastInst.getOpcode();
Tom Stellard75aadc22012-12-11 21:25:42 +0000717 if (I == MBB.begin() ||
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000718 !isJump(static_cast<MachineInstr *>(--I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000719 if (LastOpc == AMDGPU::JUMP) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000720 TBB = LastInst.getOperand(0).getMBB();
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000721 return false;
722 } else if (LastOpc == AMDGPU::JUMP_COND) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000723 auto predSet = I;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000724 while (!isPredicateSetter(predSet->getOpcode())) {
725 predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000726 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000727 TBB = LastInst.getOperand(0).getMBB();
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000728 Cond.push_back(predSet->getOperand(1));
729 Cond.push_back(predSet->getOperand(2));
730 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
731 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000732 }
733 return true; // Can't handle indirect branch.
734 }
735
736 // Get the instruction before it if it is a terminator.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000737 MachineInstr &SecondLastInst = *I;
738 unsigned SecondLastOpc = SecondLastInst.getOpcode();
Tom Stellard75aadc22012-12-11 21:25:42 +0000739
740 // If the block ends with a B and a Bcc, handle it.
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000741 if (SecondLastOpc == AMDGPU::JUMP_COND && LastOpc == AMDGPU::JUMP) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000742 auto predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000743 while (!isPredicateSetter(predSet->getOpcode())) {
744 predSet = --I;
745 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000746 TBB = SecondLastInst.getOperand(0).getMBB();
747 FBB = LastInst.getOperand(0).getMBB();
Tom Stellard75aadc22012-12-11 21:25:42 +0000748 Cond.push_back(predSet->getOperand(1));
749 Cond.push_back(predSet->getOperand(2));
750 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
751 return false;
752 }
753
754 // Otherwise, can't handle this.
755 return true;
756}
757
Vincent Lejeunece499742013-07-09 15:03:33 +0000758static
759MachineBasicBlock::iterator FindLastAluClause(MachineBasicBlock &MBB) {
760 for (MachineBasicBlock::reverse_iterator It = MBB.rbegin(), E = MBB.rend();
761 It != E; ++It) {
762 if (It->getOpcode() == AMDGPU::CF_ALU ||
763 It->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE)
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000764 return std::prev(It.base());
Vincent Lejeunece499742013-07-09 15:03:33 +0000765 }
766 return MBB.end();
767}
768
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000769unsigned R600InstrInfo::InsertBranch(MachineBasicBlock &MBB,
770 MachineBasicBlock *TBB,
771 MachineBasicBlock *FBB,
772 ArrayRef<MachineOperand> Cond,
773 const DebugLoc &DL) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000774 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
775
Craig Topper062a2ba2014-04-25 05:30:21 +0000776 if (!FBB) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000777 if (Cond.empty()) {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000778 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(TBB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000779 return 1;
780 } else {
781 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
782 assert(PredSet && "No previous predicate !");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000783 addFlag(*PredSet, 0, MO_FLAG_PUSH);
Tom Stellard75aadc22012-12-11 21:25:42 +0000784 PredSet->getOperand(2).setImm(Cond[1].getImm());
785
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000786 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000787 .addMBB(TBB)
788 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunece499742013-07-09 15:03:33 +0000789 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
790 if (CfAlu == MBB.end())
791 return 1;
792 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
793 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000794 return 1;
795 }
796 } else {
797 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
798 assert(PredSet && "No previous predicate !");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000799 addFlag(*PredSet, 0, MO_FLAG_PUSH);
Tom Stellard75aadc22012-12-11 21:25:42 +0000800 PredSet->getOperand(2).setImm(Cond[1].getImm());
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000801 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000802 .addMBB(TBB)
803 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000804 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(FBB);
Vincent Lejeunece499742013-07-09 15:03:33 +0000805 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
806 if (CfAlu == MBB.end())
807 return 2;
808 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
809 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000810 return 2;
811 }
812}
813
814unsigned
815R600InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
816
817 // Note : we leave PRED* instructions there.
818 // They may be needed when predicating instructions.
819
820 MachineBasicBlock::iterator I = MBB.end();
821
822 if (I == MBB.begin()) {
823 return 0;
824 }
825 --I;
826 switch (I->getOpcode()) {
827 default:
828 return 0;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000829 case AMDGPU::JUMP_COND: {
830 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000831 clearFlag(*predSet, 0, MO_FLAG_PUSH);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000832 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000833 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
834 if (CfAlu == MBB.end())
835 break;
836 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
837 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000838 break;
839 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000840 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000841 I->eraseFromParent();
842 break;
843 }
844 I = MBB.end();
845
846 if (I == MBB.begin()) {
847 return 1;
848 }
849 --I;
850 switch (I->getOpcode()) {
851 // FIXME: only one case??
852 default:
853 return 1;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000854 case AMDGPU::JUMP_COND: {
855 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000856 clearFlag(*predSet, 0, MO_FLAG_PUSH);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000857 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000858 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
859 if (CfAlu == MBB.end())
860 break;
861 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
862 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000863 break;
864 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000865 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000866 I->eraseFromParent();
867 break;
868 }
869 return 2;
870}
871
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000872bool R600InstrInfo::isPredicated(const MachineInstr &MI) const {
873 int idx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000874 if (idx < 0)
875 return false;
876
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000877 unsigned Reg = MI.getOperand(idx).getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000878 switch (Reg) {
879 default: return false;
880 case AMDGPU::PRED_SEL_ONE:
881 case AMDGPU::PRED_SEL_ZERO:
882 case AMDGPU::PREDICATE_BIT:
883 return true;
884 }
885}
886
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000887bool R600InstrInfo::isPredicable(MachineInstr &MI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000888 // XXX: KILL* instructions can be predicated, but they must be the last
889 // instruction in a clause, so this means any instructions after them cannot
890 // be predicated. Until we have proper support for instruction clauses in the
891 // backend, we will mark KILL* instructions as unpredicable.
892
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000893 if (MI.getOpcode() == AMDGPU::KILLGT) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000894 return false;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000895 } else if (MI.getOpcode() == AMDGPU::CF_ALU) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000896 // If the clause start in the middle of MBB then the MBB has more
897 // than a single clause, unable to predicate several clauses.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000898 if (MI.getParent()->begin() != MachineBasicBlock::iterator(MI))
Vincent Lejeunece499742013-07-09 15:03:33 +0000899 return false;
900 // TODO: We don't support KC merging atm
Matt Arsenault8226fc42016-03-02 23:00:21 +0000901 return MI.getOperand(3).getImm() == 0 && MI.getOperand(4).getImm() == 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000902 } else if (isVector(MI)) {
Vincent Lejeunefe32bd82013-03-05 19:12:06 +0000903 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000904 } else {
905 return AMDGPUInstrInfo::isPredicable(MI);
906 }
907}
908
909
910bool
911R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
912 unsigned NumCyles,
913 unsigned ExtraPredCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000914 BranchProbability Probability) const{
Tom Stellard75aadc22012-12-11 21:25:42 +0000915 return true;
916}
917
918bool
919R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
920 unsigned NumTCycles,
921 unsigned ExtraTCycles,
922 MachineBasicBlock &FMBB,
923 unsigned NumFCycles,
924 unsigned ExtraFCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000925 BranchProbability Probability) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000926 return true;
927}
928
929bool
930R600InstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
931 unsigned NumCyles,
Cong Houc536bd92015-09-10 23:10:42 +0000932 BranchProbability Probability)
Tom Stellard75aadc22012-12-11 21:25:42 +0000933 const {
934 return true;
935}
936
937bool
938R600InstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
939 MachineBasicBlock &FMBB) const {
940 return false;
941}
942
943
944bool
945R600InstrInfo::ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
946 MachineOperand &MO = Cond[1];
947 switch (MO.getImm()) {
948 case OPCODE_IS_ZERO_INT:
949 MO.setImm(OPCODE_IS_NOT_ZERO_INT);
950 break;
951 case OPCODE_IS_NOT_ZERO_INT:
952 MO.setImm(OPCODE_IS_ZERO_INT);
953 break;
954 case OPCODE_IS_ZERO:
955 MO.setImm(OPCODE_IS_NOT_ZERO);
956 break;
957 case OPCODE_IS_NOT_ZERO:
958 MO.setImm(OPCODE_IS_ZERO);
959 break;
960 default:
961 return true;
962 }
963
964 MachineOperand &MO2 = Cond[2];
965 switch (MO2.getReg()) {
966 case AMDGPU::PRED_SEL_ZERO:
967 MO2.setReg(AMDGPU::PRED_SEL_ONE);
968 break;
969 case AMDGPU::PRED_SEL_ONE:
970 MO2.setReg(AMDGPU::PRED_SEL_ZERO);
971 break;
972 default:
973 return true;
974 }
975 return false;
976}
977
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000978bool R600InstrInfo::DefinesPredicate(MachineInstr &MI,
979 std::vector<MachineOperand> &Pred) const {
980 return isPredicateSetter(MI.getOpcode());
Tom Stellard75aadc22012-12-11 21:25:42 +0000981}
982
983
984bool
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000985R600InstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
986 ArrayRef<MachineOperand> Pred2) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000987 return false;
988}
989
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000990bool R600InstrInfo::PredicateInstruction(MachineInstr &MI,
991 ArrayRef<MachineOperand> Pred) const {
992 int PIdx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000993
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000994 if (MI.getOpcode() == AMDGPU::CF_ALU) {
995 MI.getOperand(8).setImm(0);
Vincent Lejeunece499742013-07-09 15:03:33 +0000996 return true;
997 }
998
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000999 if (MI.getOpcode() == AMDGPU::DOT_4) {
1000 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_X))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001001 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001002 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_Y))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001003 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001004 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_Z))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001005 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001006 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_W))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001007 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001008 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
Vincent Lejeune745d4292013-11-16 16:24:41 +00001009 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
1010 return true;
1011 }
1012
Tom Stellard75aadc22012-12-11 21:25:42 +00001013 if (PIdx != -1) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001014 MachineOperand &PMO = MI.getOperand(PIdx);
Tom Stellard75aadc22012-12-11 21:25:42 +00001015 PMO.setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001016 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
NAKAMURA Takumi2a0b40f2012-12-20 00:22:11 +00001017 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +00001018 return true;
1019 }
1020
1021 return false;
1022}
1023
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001024unsigned int R600InstrInfo::getPredicationCost(const MachineInstr &) const {
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +00001025 return 2;
1026}
1027
Tom Stellard75aadc22012-12-11 21:25:42 +00001028unsigned int R600InstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001029 const MachineInstr &,
Tom Stellard75aadc22012-12-11 21:25:42 +00001030 unsigned *PredCost) const {
1031 if (PredCost)
1032 *PredCost = 2;
1033 return 2;
1034}
1035
Tom Stellard1242ce92016-02-05 18:44:57 +00001036unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex,
1037 unsigned Channel) const {
1038 assert(Channel == 0);
1039 return RegIndex;
1040}
1041
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001042bool R600InstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1043 switch (MI.getOpcode()) {
Tom Stellard2ff72622016-01-28 16:04:37 +00001044 default: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001045 MachineBasicBlock *MBB = MI.getParent();
1046 int OffsetOpIdx =
1047 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::addr);
1048 // addr is a custom operand with multiple MI operands, and only the
1049 // first MI operand is given a name.
Tom Stellard2ff72622016-01-28 16:04:37 +00001050 int RegOpIdx = OffsetOpIdx + 1;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001051 int ChanOpIdx =
1052 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::chan);
1053 if (isRegisterLoad(MI)) {
1054 int DstOpIdx =
1055 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dst);
1056 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm();
1057 unsigned Channel = MI.getOperand(ChanOpIdx).getImm();
Tom Stellard2ff72622016-01-28 16:04:37 +00001058 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001059 unsigned OffsetReg = MI.getOperand(OffsetOpIdx).getReg();
Tom Stellard2ff72622016-01-28 16:04:37 +00001060 if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001061 buildMovInstr(MBB, MI, MI.getOperand(DstOpIdx).getReg(),
Tom Stellard2ff72622016-01-28 16:04:37 +00001062 getIndirectAddrRegClass()->getRegister(Address));
1063 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001064 buildIndirectRead(MBB, MI, MI.getOperand(DstOpIdx).getReg(), Address,
1065 OffsetReg);
Tom Stellard2ff72622016-01-28 16:04:37 +00001066 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001067 } else if (isRegisterStore(MI)) {
1068 int ValOpIdx =
1069 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::val);
1070 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm();
1071 unsigned Channel = MI.getOperand(ChanOpIdx).getImm();
Tom Stellard2ff72622016-01-28 16:04:37 +00001072 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001073 unsigned OffsetReg = MI.getOperand(OffsetOpIdx).getReg();
Tom Stellard2ff72622016-01-28 16:04:37 +00001074 if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
1075 buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address),
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001076 MI.getOperand(ValOpIdx).getReg());
Tom Stellard2ff72622016-01-28 16:04:37 +00001077 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001078 buildIndirectWrite(MBB, MI, MI.getOperand(ValOpIdx).getReg(),
Tom Stellard2ff72622016-01-28 16:04:37 +00001079 calculateIndirectAddress(RegIndex, Channel),
1080 OffsetReg);
1081 }
1082 } else {
1083 return false;
1084 }
1085
1086 MBB->erase(MI);
1087 return true;
1088 }
Tom Stellard880a80a2014-06-17 16:53:14 +00001089 case AMDGPU::R600_EXTRACT_ELT_V2:
1090 case AMDGPU::R600_EXTRACT_ELT_V4:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001091 buildIndirectRead(MI.getParent(), MI, MI.getOperand(0).getReg(),
1092 RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address
1093 MI.getOperand(2).getReg(),
1094 RI.getHWRegChan(MI.getOperand(1).getReg()));
Tom Stellard880a80a2014-06-17 16:53:14 +00001095 break;
1096 case AMDGPU::R600_INSERT_ELT_V2:
1097 case AMDGPU::R600_INSERT_ELT_V4:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001098 buildIndirectWrite(MI.getParent(), MI, MI.getOperand(2).getReg(), // Value
1099 RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address
1100 MI.getOperand(3).getReg(), // Offset
1101 RI.getHWRegChan(MI.getOperand(1).getReg())); // Channel
Tom Stellard880a80a2014-06-17 16:53:14 +00001102 break;
1103 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001104 MI.eraseFromParent();
Tom Stellard880a80a2014-06-17 16:53:14 +00001105 return true;
1106}
1107
Tom Stellard81d871d2013-11-13 23:36:50 +00001108void R600InstrInfo::reserveIndirectRegisters(BitVector &Reserved,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001109 const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001110 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
1111 const R600FrameLowering *TFL = ST.getFrameLowering();
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001112
1113 unsigned StackWidth = TFL->getStackWidth(MF);
1114 int End = getIndirectIndexEnd(MF);
1115
Tom Stellard81d871d2013-11-13 23:36:50 +00001116 if (End == -1)
1117 return;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001118
1119 for (int Index = getIndirectIndexBegin(MF); Index <= End; ++Index) {
1120 unsigned SuperReg = AMDGPU::R600_Reg128RegClass.getRegister(Index);
Tom Stellard81d871d2013-11-13 23:36:50 +00001121 Reserved.set(SuperReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001122 for (unsigned Chan = 0; Chan < StackWidth; ++Chan) {
1123 unsigned Reg = AMDGPU::R600_TReg32RegClass.getRegister((4 * Index) + Chan);
Tom Stellard81d871d2013-11-13 23:36:50 +00001124 Reserved.set(Reg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001125 }
1126 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001127}
1128
Tom Stellard26a3b672013-10-22 18:19:10 +00001129const TargetRegisterClass *R600InstrInfo::getIndirectAddrRegClass() const {
1130 return &AMDGPU::R600_TReg32_XRegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001131}
1132
1133MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1134 MachineBasicBlock::iterator I,
1135 unsigned ValueReg, unsigned Address,
1136 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001137 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0);
1138}
1139
1140MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1141 MachineBasicBlock::iterator I,
1142 unsigned ValueReg, unsigned Address,
1143 unsigned OffsetReg,
1144 unsigned AddrChan) const {
1145 unsigned AddrReg;
1146 switch (AddrChan) {
1147 default: llvm_unreachable("Invalid Channel");
1148 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1149 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1150 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1151 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1152 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001153 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1154 AMDGPU::AR_X, OffsetReg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001155 setImmOperand(*MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001156
1157 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1158 AddrReg, ValueReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001159 .addReg(AMDGPU::AR_X,
1160 RegState::Implicit | RegState::Kill);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001161 setImmOperand(*Mov, AMDGPU::OpName::dst_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001162 return Mov;
1163}
1164
1165MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1166 MachineBasicBlock::iterator I,
1167 unsigned ValueReg, unsigned Address,
1168 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001169 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0);
1170}
1171
1172MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1173 MachineBasicBlock::iterator I,
1174 unsigned ValueReg, unsigned Address,
1175 unsigned OffsetReg,
1176 unsigned AddrChan) const {
1177 unsigned AddrReg;
1178 switch (AddrChan) {
1179 default: llvm_unreachable("Invalid Channel");
1180 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1181 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1182 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1183 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1184 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001185 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1186 AMDGPU::AR_X,
1187 OffsetReg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001188 setImmOperand(*MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001189 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1190 ValueReg,
1191 AddrReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001192 .addReg(AMDGPU::AR_X,
1193 RegState::Implicit | RegState::Kill);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001194 setImmOperand(*Mov, AMDGPU::OpName::src0_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001195
1196 return Mov;
1197}
1198
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001199int R600InstrInfo::getIndirectIndexBegin(const MachineFunction &MF) const {
1200 const MachineRegisterInfo &MRI = MF.getRegInfo();
1201 const MachineFrameInfo *MFI = MF.getFrameInfo();
1202 int Offset = -1;
1203
1204 if (MFI->getNumObjects() == 0) {
1205 return -1;
1206 }
1207
1208 if (MRI.livein_empty()) {
1209 return 0;
1210 }
1211
1212 const TargetRegisterClass *IndirectRC = getIndirectAddrRegClass();
1213 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
1214 LE = MRI.livein_end();
1215 LI != LE; ++LI) {
1216 unsigned Reg = LI->first;
1217 if (TargetRegisterInfo::isVirtualRegister(Reg) ||
1218 !IndirectRC->contains(Reg))
1219 continue;
1220
1221 unsigned RegIndex;
1222 unsigned RegEnd;
1223 for (RegIndex = 0, RegEnd = IndirectRC->getNumRegs(); RegIndex != RegEnd;
1224 ++RegIndex) {
1225 if (IndirectRC->getRegister(RegIndex) == Reg)
1226 break;
1227 }
1228 Offset = std::max(Offset, (int)RegIndex);
1229 }
1230
1231 return Offset + 1;
1232}
1233
1234int R600InstrInfo::getIndirectIndexEnd(const MachineFunction &MF) const {
1235 int Offset = 0;
1236 const MachineFrameInfo *MFI = MF.getFrameInfo();
1237
1238 // Variable sized objects are not supported
1239 if (MFI->hasVarSizedObjects()) {
1240 return -1;
1241 }
1242
1243 if (MFI->getNumObjects() == 0) {
1244 return -1;
1245 }
1246
1247 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
1248 const R600FrameLowering *TFL = ST.getFrameLowering();
1249
1250 unsigned IgnoredFrameReg;
1251 Offset = TFL->getFrameIndexReference(MF, -1, IgnoredFrameReg);
1252
1253 return getIndirectIndexBegin(MF) + Offset;
1254}
1255
Vincent Lejeune80031d9f2013-04-03 16:49:34 +00001256unsigned R600InstrInfo::getMaxAlusPerClause() const {
1257 return 115;
1258}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001259
Tom Stellard75aadc22012-12-11 21:25:42 +00001260MachineInstrBuilder R600InstrInfo::buildDefaultInstruction(MachineBasicBlock &MBB,
1261 MachineBasicBlock::iterator I,
1262 unsigned Opcode,
1263 unsigned DstReg,
1264 unsigned Src0Reg,
1265 unsigned Src1Reg) const {
1266 MachineInstrBuilder MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opcode),
1267 DstReg); // $dst
1268
1269 if (Src1Reg) {
1270 MIB.addImm(0) // $update_exec_mask
1271 .addImm(0); // $update_predicate
1272 }
1273 MIB.addImm(1) // $write
1274 .addImm(0) // $omod
1275 .addImm(0) // $dst_rel
1276 .addImm(0) // $dst_clamp
1277 .addReg(Src0Reg) // $src0
1278 .addImm(0) // $src0_neg
1279 .addImm(0) // $src0_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001280 .addImm(0) // $src0_abs
1281 .addImm(-1); // $src0_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001282
1283 if (Src1Reg) {
1284 MIB.addReg(Src1Reg) // $src1
1285 .addImm(0) // $src1_neg
1286 .addImm(0) // $src1_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001287 .addImm(0) // $src1_abs
1288 .addImm(-1); // $src1_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001289 }
1290
1291 //XXX: The r600g finalizer expects this to be 1, once we've moved the
1292 //scheduling to the backend, we can change the default to 0.
1293 MIB.addImm(1) // $last
1294 .addReg(AMDGPU::PRED_SEL_OFF) // $pred_sel
Vincent Lejeune22c42482013-04-30 00:14:08 +00001295 .addImm(0) // $literal
1296 .addImm(0); // $bank_swizzle
Tom Stellard75aadc22012-12-11 21:25:42 +00001297
1298 return MIB;
1299}
1300
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001301#define OPERAND_CASE(Label) \
1302 case Label: { \
Tom Stellard02661d92013-06-25 21:22:18 +00001303 static const unsigned Ops[] = \
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001304 { \
1305 Label##_X, \
1306 Label##_Y, \
1307 Label##_Z, \
1308 Label##_W \
1309 }; \
1310 return Ops[Slot]; \
1311 }
1312
Tom Stellard02661d92013-06-25 21:22:18 +00001313static unsigned getSlotedOps(unsigned Op, unsigned Slot) {
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001314 switch (Op) {
Tom Stellard02661d92013-06-25 21:22:18 +00001315 OPERAND_CASE(AMDGPU::OpName::update_exec_mask)
1316 OPERAND_CASE(AMDGPU::OpName::update_pred)
1317 OPERAND_CASE(AMDGPU::OpName::write)
1318 OPERAND_CASE(AMDGPU::OpName::omod)
1319 OPERAND_CASE(AMDGPU::OpName::dst_rel)
1320 OPERAND_CASE(AMDGPU::OpName::clamp)
1321 OPERAND_CASE(AMDGPU::OpName::src0)
1322 OPERAND_CASE(AMDGPU::OpName::src0_neg)
1323 OPERAND_CASE(AMDGPU::OpName::src0_rel)
1324 OPERAND_CASE(AMDGPU::OpName::src0_abs)
1325 OPERAND_CASE(AMDGPU::OpName::src0_sel)
1326 OPERAND_CASE(AMDGPU::OpName::src1)
1327 OPERAND_CASE(AMDGPU::OpName::src1_neg)
1328 OPERAND_CASE(AMDGPU::OpName::src1_rel)
1329 OPERAND_CASE(AMDGPU::OpName::src1_abs)
1330 OPERAND_CASE(AMDGPU::OpName::src1_sel)
1331 OPERAND_CASE(AMDGPU::OpName::pred_sel)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001332 default:
1333 llvm_unreachable("Wrong Operand");
1334 }
1335}
1336
1337#undef OPERAND_CASE
1338
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001339MachineInstr *R600InstrInfo::buildSlotOfVectorInstruction(
1340 MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg)
1341 const {
1342 assert (MI->getOpcode() == AMDGPU::DOT_4 && "Not Implemented");
1343 unsigned Opcode;
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001344 if (ST.getGeneration() <= R600Subtarget::R700)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001345 Opcode = AMDGPU::DOT4_r600;
1346 else
1347 Opcode = AMDGPU::DOT4_eg;
1348 MachineBasicBlock::iterator I = MI;
1349 MachineOperand &Src0 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001350 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src0, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001351 MachineOperand &Src1 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001352 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src1, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001353 MachineInstr *MIB = buildDefaultInstruction(
1354 MBB, I, Opcode, DstReg, Src0.getReg(), Src1.getReg());
Tom Stellard02661d92013-06-25 21:22:18 +00001355 static const unsigned Operands[14] = {
1356 AMDGPU::OpName::update_exec_mask,
1357 AMDGPU::OpName::update_pred,
1358 AMDGPU::OpName::write,
1359 AMDGPU::OpName::omod,
1360 AMDGPU::OpName::dst_rel,
1361 AMDGPU::OpName::clamp,
1362 AMDGPU::OpName::src0_neg,
1363 AMDGPU::OpName::src0_rel,
1364 AMDGPU::OpName::src0_abs,
1365 AMDGPU::OpName::src0_sel,
1366 AMDGPU::OpName::src1_neg,
1367 AMDGPU::OpName::src1_rel,
1368 AMDGPU::OpName::src1_abs,
1369 AMDGPU::OpName::src1_sel,
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001370 };
1371
Vincent Lejeune745d4292013-11-16 16:24:41 +00001372 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
1373 getSlotedOps(AMDGPU::OpName::pred_sel, Slot)));
1374 MIB->getOperand(getOperandIdx(Opcode, AMDGPU::OpName::pred_sel))
1375 .setReg(MO.getReg());
1376
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001377 for (unsigned i = 0; i < 14; i++) {
1378 MachineOperand &MO = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001379 getOperandIdx(MI->getOpcode(), getSlotedOps(Operands[i], Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001380 assert (MO.isImm());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001381 setImmOperand(*MIB, Operands[i], MO.getImm());
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001382 }
1383 MIB->getOperand(20).setImm(0);
1384 return MIB;
1385}
1386
Tom Stellard75aadc22012-12-11 21:25:42 +00001387MachineInstr *R600InstrInfo::buildMovImm(MachineBasicBlock &BB,
1388 MachineBasicBlock::iterator I,
1389 unsigned DstReg,
1390 uint64_t Imm) const {
1391 MachineInstr *MovImm = buildDefaultInstruction(BB, I, AMDGPU::MOV, DstReg,
1392 AMDGPU::ALU_LITERAL_X);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001393 setImmOperand(*MovImm, AMDGPU::OpName::literal, Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001394 return MovImm;
1395}
1396
Tom Stellard26a3b672013-10-22 18:19:10 +00001397MachineInstr *R600InstrInfo::buildMovInstr(MachineBasicBlock *MBB,
1398 MachineBasicBlock::iterator I,
1399 unsigned DstReg, unsigned SrcReg) const {
1400 return buildDefaultInstruction(*MBB, I, AMDGPU::MOV, DstReg, SrcReg);
1401}
1402
Tom Stellard02661d92013-06-25 21:22:18 +00001403int R600InstrInfo::getOperandIdx(const MachineInstr &MI, unsigned Op) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00001404 return getOperandIdx(MI.getOpcode(), Op);
1405}
1406
Tom Stellard02661d92013-06-25 21:22:18 +00001407int R600InstrInfo::getOperandIdx(unsigned Opcode, unsigned Op) const {
1408 return AMDGPU::getNamedOperandIdx(Opcode, Op);
Vincent Lejeunec6896792013-06-04 23:17:15 +00001409}
1410
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001411void R600InstrInfo::setImmOperand(MachineInstr &MI, unsigned Op,
Tom Stellard75aadc22012-12-11 21:25:42 +00001412 int64_t Imm) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001413 int Idx = getOperandIdx(MI, Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001414 assert(Idx != -1 && "Operand not supported for this instruction.");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001415 assert(MI.getOperand(Idx).isImm());
1416 MI.getOperand(Idx).setImm(Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001417}
1418
1419//===----------------------------------------------------------------------===//
1420// Instruction flag getters/setters
1421//===----------------------------------------------------------------------===//
1422
1423bool R600InstrInfo::hasFlagOperand(const MachineInstr &MI) const {
1424 return GET_FLAG_OPERAND_IDX(get(MI.getOpcode()).TSFlags) != 0;
1425}
1426
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001427MachineOperand &R600InstrInfo::getFlagOp(MachineInstr &MI, unsigned SrcIdx,
Tom Stellard75aadc22012-12-11 21:25:42 +00001428 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001429 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001430 int FlagIndex = 0;
1431 if (Flag != 0) {
1432 // If we pass something other than the default value of Flag to this
1433 // function, it means we are want to set a flag on an instruction
1434 // that uses native encoding.
1435 assert(HAS_NATIVE_OPERANDS(TargetFlags));
1436 bool IsOP3 = (TargetFlags & R600_InstFlag::OP3) == R600_InstFlag::OP3;
1437 switch (Flag) {
1438 case MO_FLAG_CLAMP:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001439 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::clamp);
Tom Stellard75aadc22012-12-11 21:25:42 +00001440 break;
1441 case MO_FLAG_MASK:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001442 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::write);
Tom Stellard75aadc22012-12-11 21:25:42 +00001443 break;
1444 case MO_FLAG_NOT_LAST:
1445 case MO_FLAG_LAST:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001446 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::last);
Tom Stellard75aadc22012-12-11 21:25:42 +00001447 break;
1448 case MO_FLAG_NEG:
1449 switch (SrcIdx) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001450 case 0:
1451 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src0_neg);
1452 break;
1453 case 1:
1454 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src1_neg);
1455 break;
1456 case 2:
1457 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src2_neg);
1458 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001459 }
1460 break;
1461
1462 case MO_FLAG_ABS:
1463 assert(!IsOP3 && "Cannot set absolute value modifier for OP3 "
1464 "instructions.");
Tom Stellard6975d352012-12-13 19:38:52 +00001465 (void)IsOP3;
Tom Stellard75aadc22012-12-11 21:25:42 +00001466 switch (SrcIdx) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001467 case 0:
1468 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src0_abs);
1469 break;
1470 case 1:
1471 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src1_abs);
1472 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001473 }
1474 break;
1475
1476 default:
1477 FlagIndex = -1;
1478 break;
1479 }
1480 assert(FlagIndex != -1 && "Flag not supported for this instruction");
1481 } else {
1482 FlagIndex = GET_FLAG_OPERAND_IDX(TargetFlags);
1483 assert(FlagIndex != 0 &&
1484 "Instruction flags not supported for this instruction");
1485 }
1486
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001487 MachineOperand &FlagOp = MI.getOperand(FlagIndex);
Tom Stellard75aadc22012-12-11 21:25:42 +00001488 assert(FlagOp.isImm());
1489 return FlagOp;
1490}
1491
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001492void R600InstrInfo::addFlag(MachineInstr &MI, unsigned Operand,
Tom Stellard75aadc22012-12-11 21:25:42 +00001493 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001494 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001495 if (Flag == 0) {
1496 return;
1497 }
1498 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1499 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1500 if (Flag == MO_FLAG_NOT_LAST) {
1501 clearFlag(MI, Operand, MO_FLAG_LAST);
1502 } else if (Flag == MO_FLAG_MASK) {
1503 clearFlag(MI, Operand, Flag);
1504 } else {
1505 FlagOp.setImm(1);
1506 }
1507 } else {
1508 MachineOperand &FlagOp = getFlagOp(MI, Operand);
1509 FlagOp.setImm(FlagOp.getImm() | (Flag << (NUM_MO_FLAGS * Operand)));
1510 }
1511}
1512
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001513void R600InstrInfo::clearFlag(MachineInstr &MI, unsigned Operand,
Tom Stellard75aadc22012-12-11 21:25:42 +00001514 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001515 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001516 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1517 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1518 FlagOp.setImm(0);
1519 } else {
1520 MachineOperand &FlagOp = getFlagOp(MI);
1521 unsigned InstFlags = FlagOp.getImm();
1522 InstFlags &= ~(Flag << (NUM_MO_FLAGS * Operand));
1523 FlagOp.setImm(InstFlags);
1524 }
1525}
Tom Stellard2ff72622016-01-28 16:04:37 +00001526
1527bool R600InstrInfo::isRegisterStore(const MachineInstr &MI) const {
1528 return get(MI.getOpcode()).TSFlags & AMDGPU_FLAG_REGISTER_STORE;
1529}
1530
1531bool R600InstrInfo::isRegisterLoad(const MachineInstr &MI) const {
1532 return get(MI.getOpcode()).TSFlags & AMDGPU_FLAG_REGISTER_LOAD;
1533}