blob: 078dab41502ac108090864c33c25cfe97ccf9ba7 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===- X86InstrFPStack.td - FPU Instruction Set ------------*- tablegen -*-===//
Jia Liub22310f2012-02-18 12:03:15 +00002//
Evan Cheng6e595b92006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Evan Cheng6e595b92006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4f674922006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng9bf978d2006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Michael Liao5bf95782014-12-04 05:20:33 +000020def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisVT<0, f80>,
Chris Lattnerd587e582008-03-09 07:05:32 +000021 SDTCisVT<1, f80>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000022def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Michael Liao5bf95782014-12-04 05:20:33 +000023 SDTCisPtrTy<1>,
Dale Johannesen23f631d2007-07-10 20:53:41 +000024 SDTCisVT<2, OtherVT>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000025def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Michael Liao5bf95782014-12-04 05:20:33 +000026 SDTCisPtrTy<1>,
Dale Johannesen23f631d2007-07-10 20:53:41 +000027 SDTCisVT<2, OtherVT>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000028def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +000030def SDTX86Fnstsw : SDTypeProfile<1, 1, [SDTCisVT<0, i16>, SDTCisVT<1, i16>]>;
Dale Johannesenc2a60892007-07-03 17:07:33 +000031def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000032
Anton Korobeynikov91460e42007-11-16 01:31:51 +000033def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
34
Chris Lattner317332f2008-01-10 07:59:24 +000035def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
Chris Lattnera5156c32010-09-22 01:28:21 +000036 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000037def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000038 [SDNPHasChain, SDNPInGlue, SDNPMayStore,
Chris Lattnera5156c32010-09-22 01:28:21 +000039 SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000040def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
Chris Lattnera5156c32010-09-22 01:28:21 +000041 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattner317332f2008-01-10 07:59:24 +000042def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000043 [SDNPHasChain, SDNPOutGlue, SDNPMayLoad,
Chris Lattnera5156c32010-09-22 01:28:21 +000044 SDNPMemOperand]>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +000045def X86fp_stsw : SDNode<"X86ISD::FNSTSW16r", SDTX86Fnstsw>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000046def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000047 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000048def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000049 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000050def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattner78f518b2010-09-22 01:05:16 +000051 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Anton Korobeynikov91460e42007-11-16 01:31:51 +000052def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattner78f518b2010-09-22 01:05:16 +000053 [SDNPHasChain, SDNPMayStore, SDNPSideEffect,
54 SDNPMemOperand]>;
Evan Cheng9bf978d2006-03-18 01:23:20 +000055
56//===----------------------------------------------------------------------===//
Evan Cheng4f674922006-03-17 19:55:52 +000057// FPStack pattern fragments
58//===----------------------------------------------------------------------===//
59
Dale Johannesena2b3c172007-07-03 00:53:03 +000060def fpimm0 : PatLeaf<(fpimm), [{
Evan Cheng4f674922006-03-17 19:55:52 +000061 return N->isExactlyValue(+0.0);
62}]>;
63
Dale Johannesena2b3c172007-07-03 00:53:03 +000064def fpimmneg0 : PatLeaf<(fpimm), [{
Evan Cheng4f674922006-03-17 19:55:52 +000065 return N->isExactlyValue(-0.0);
66}]>;
67
Dale Johannesena2b3c172007-07-03 00:53:03 +000068def fpimm1 : PatLeaf<(fpimm), [{
Evan Cheng4f674922006-03-17 19:55:52 +000069 return N->isExactlyValue(+1.0);
70}]>;
71
Dale Johannesena2b3c172007-07-03 00:53:03 +000072def fpimmneg1 : PatLeaf<(fpimm), [{
Evan Cheng4f674922006-03-17 19:55:52 +000073 return N->isExactlyValue(-1.0);
74}]>;
75
Evan Chengd5847812006-02-21 20:00:20 +000076// Some 'special' instructions
Dan Gohman453d64c2009-10-29 18:10:34 +000077let usesCustomInserter = 1 in { // Expanded after instruction selection.
Eric Christophera964f4d2010-11-30 21:57:32 +000078 def FP32_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000079 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000080 def FP32_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000081 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000082 def FP32_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000083 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000084 def FP64_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000085 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000086 def FP64_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000087 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000088 def FP64_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesenc2a60892007-07-03 17:07:33 +000089 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000090 def FP80_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000091 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000092 def FP80_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000093 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
Eric Christophera964f4d2010-11-30 21:57:32 +000094 def FP80_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP80:$src),
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +000095 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Chengd5847812006-02-21 20:00:20 +000096}
97
Dale Johannesena47f7d72007-08-07 20:29:26 +000098// All FP Stack operations are represented with four instructions here. The
99// first three instructions, generated by the instruction selector, use "RFP32"
100// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
Michael Liao5bf95782014-12-04 05:20:33 +0000101// 64-bit or 80-bit floating point values. These sizes apply to the values,
Dale Johannesena47f7d72007-08-07 20:29:26 +0000102// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
103// copied to each other without losing information. These instructions are all
104// pseudo instructions and use the "_Fp" suffix.
105// In some cases there are additional variants with a mixture of different
106// register sizes.
Evan Cheng6e595b92006-02-21 19:13:53 +0000107// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000108// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesena47f7d72007-08-07 20:29:26 +0000109// the actual register(s) used are implicit. These are always 80 bits.
Michael Liao5bf95782014-12-04 05:20:33 +0000110// The FP stackifier pass converts one to the other after register allocation
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000111// occurs.
Evan Cheng6e595b92006-02-21 19:13:53 +0000112//
113// Note that the FpI instruction should have instruction selection info (e.g.
114// a pattern) and the FPI instruction should have emission info (e.g. opcode
115// encoding and asm printing info).
116
Bob Wilsona967c422010-08-26 18:08:11 +0000117// FpIf32, FpIf64 - Floating Point Pseudo Instruction template.
Dale Johannesene36c4002007-09-23 14:52:20 +0000118// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
119// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
120// f80 instructions cannot use SSE and use neither of these.
121class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
122 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
123class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
124 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000125
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000126// Factoring for arithmetic.
127multiclass FPBinary_rr<SDNode OpNode> {
128// Register op register -> register
129// These are separated out because they have no reversed form.
Dale Johannesene36c4002007-09-23 14:52:20 +0000130def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000131 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000132def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000133 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000134def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000135 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000136}
137// The FopST0 series are not included here because of the irregularities
138// in where the 'r' goes in assembly output.
Dale Johannesenb1888e72007-08-05 18:49:15 +0000139// These instructions cannot address 80-bit memory.
Craig Topperc458c7c62015-12-01 06:13:16 +0000140multiclass FPBinary<SDNode OpNode, Format fp, string asmstring,
141 bit Forward = 1> {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000142// ST(0) = ST(0) + [mem]
Michael Liao5bf95782014-12-04 05:20:33 +0000143def _Fp32m : FpIf32<(outs RFP32:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000144 (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000145 [!if(Forward,
146 (set RFP32:$dst,
147 (OpNode RFP32:$src1, (loadf32 addr:$src2))),
148 (set RFP32:$dst,
149 (OpNode (loadf32 addr:$src2), RFP32:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000150def _Fp64m : FpIf64<(outs RFP64:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000151 (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000152 [!if(Forward,
153 (set RFP64:$dst,
154 (OpNode RFP64:$src1, (loadf64 addr:$src2))),
155 (set RFP64:$dst,
156 (OpNode (loadf64 addr:$src2), RFP64:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000157def _Fp64m32: FpIf64<(outs RFP64:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000158 (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000159 [!if(Forward,
160 (set RFP64:$dst,
161 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2)))),
162 (set RFP64:$dst,
163 (OpNode (f64 (extloadf32 addr:$src2)), RFP64:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000164def _Fp80m32: FpI_<(outs RFP80:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000165 (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000166 [!if(Forward,
167 (set RFP80:$dst,
168 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2)))),
169 (set RFP80:$dst,
170 (OpNode (f80 (extloadf32 addr:$src2)), RFP80:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000171def _Fp80m64: FpI_<(outs RFP80:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000172 (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000173 [!if(Forward,
174 (set RFP80:$dst,
175 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2)))),
176 (set RFP80:$dst,
177 (OpNode (f80 (extloadf64 addr:$src2)), RFP80:$src1)))]>;
178let mayLoad = 1 in
Michael Liao5bf95782014-12-04 05:20:33 +0000179def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Craig Topperc458c7c62015-12-01 06:13:16 +0000180 !strconcat("f", asmstring, "{s}\t$src")>;
181let mayLoad = 1 in
Michael Liao5bf95782014-12-04 05:20:33 +0000182def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Craig Topperc458c7c62015-12-01 06:13:16 +0000183 !strconcat("f", asmstring, "{l}\t$src")>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000184// ST(0) = ST(0) + [memint]
Michael Liao5bf95782014-12-04 05:20:33 +0000185def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000186 OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000187 [!if(Forward,
188 (set RFP32:$dst,
189 (OpNode RFP32:$src1, (X86fild addr:$src2, i16))),
190 (set RFP32:$dst,
191 (OpNode (X86fild addr:$src2, i16), RFP32:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000192def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000193 OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000194 [!if(Forward,
195 (set RFP32:$dst,
196 (OpNode RFP32:$src1, (X86fild addr:$src2, i32))),
197 (set RFP32:$dst,
198 (OpNode (X86fild addr:$src2, i32), RFP32:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000199def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000200 OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000201 [!if(Forward,
202 (set RFP64:$dst,
203 (OpNode RFP64:$src1, (X86fild addr:$src2, i16))),
204 (set RFP64:$dst,
205 (OpNode (X86fild addr:$src2, i16), RFP64:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000206def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000207 OneArgFPRW,
Craig Topperc458c7c62015-12-01 06:13:16 +0000208 [!if(Forward,
209 (set RFP64:$dst,
210 (OpNode RFP64:$src1, (X86fild addr:$src2, i32))),
211 (set RFP64:$dst,
212 (OpNode (X86fild addr:$src2, i32), RFP64:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000213def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2),
Craig Topperc458c7c62015-12-01 06:13:16 +0000214 OneArgFPRW,
215 [!if(Forward,
216 (set RFP80:$dst,
217 (OpNode RFP80:$src1, (X86fild addr:$src2, i16))),
218 (set RFP80:$dst,
219 (OpNode (X86fild addr:$src2, i16), RFP80:$src1)))]>;
Michael Liao5bf95782014-12-04 05:20:33 +0000220def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2),
Craig Topperc458c7c62015-12-01 06:13:16 +0000221 OneArgFPRW,
222 [!if(Forward,
223 (set RFP80:$dst,
224 (OpNode RFP80:$src1, (X86fild addr:$src2, i32))),
225 (set RFP80:$dst,
226 (OpNode (X86fild addr:$src2, i32), RFP80:$src1)))]>;
227let mayLoad = 1 in
Michael Liao5bf95782014-12-04 05:20:33 +0000228def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Craig Topperc458c7c62015-12-01 06:13:16 +0000229 !strconcat("fi", asmstring, "{s}\t$src")>;
230let mayLoad = 1 in
Michael Liao5bf95782014-12-04 05:20:33 +0000231def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Craig Topperc458c7c62015-12-01 06:13:16 +0000232 !strconcat("fi", asmstring, "{l}\t$src")>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000233}
234
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000235let Defs = [FPSW] in {
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000236// FPBinary_rr just defines pseudo-instructions, no need to set a scheduling
237// resources.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000238defm ADD : FPBinary_rr<fadd>;
239defm SUB : FPBinary_rr<fsub>;
240defm MUL : FPBinary_rr<fmul>;
241defm DIV : FPBinary_rr<fdiv>;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000242// Sets the scheduling resources for the actual NAME#_F<size>m defintions.
243let SchedRW = [WriteFAddLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000244defm ADD : FPBinary<fadd, MRM0m, "add">;
245defm SUB : FPBinary<fsub, MRM4m, "sub">;
Craig Topperc458c7c62015-12-01 06:13:16 +0000246defm SUBR: FPBinary<fsub ,MRM5m, "subr", 0>;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000247}
248let SchedRW = [WriteFMulLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000249defm MUL : FPBinary<fmul, MRM1m, "mul">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000250}
251let SchedRW = [WriteFDivLd] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000252defm DIV : FPBinary<fdiv, MRM6m, "div">;
Craig Topperc458c7c62015-12-01 06:13:16 +0000253defm DIVR: FPBinary<fdiv, MRM7m, "divr", 0>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000254}
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000255}
Evan Cheng6e595b92006-02-21 19:13:53 +0000256
Craig Topper623b0d62014-01-01 14:22:37 +0000257class FPST0rInst<Format fp, string asm>
258 : FPI<0xD8, fp, (outs), (ins RST:$op), asm>;
259class FPrST0Inst<Format fp, string asm>
260 : FPI<0xDC, fp, (outs), (ins RST:$op), asm>;
261class FPrST0PInst<Format fp, string asm>
262 : FPI<0xDE, fp, (outs), (ins RST:$op), asm>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000263
Evan Cheng6e595b92006-02-21 19:13:53 +0000264// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
265// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
266// we have to put some 'r's in and take them out of weird places.
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000267let SchedRW = [WriteFAdd] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000268def ADD_FST0r : FPST0rInst <MRM0r, "fadd\t$op">;
269def ADD_FrST0 : FPrST0Inst <MRM0r, "fadd\t{%st(0), $op|$op, st(0)}">;
270def ADD_FPrST0 : FPrST0PInst<MRM0r, "faddp\t$op">;
271def SUBR_FST0r : FPST0rInst <MRM5r, "fsubr\t$op">;
272def SUB_FrST0 : FPrST0Inst <MRM5r, "fsub{r}\t{%st(0), $op|$op, st(0)}">;
273def SUB_FPrST0 : FPrST0PInst<MRM5r, "fsub{r}p\t$op">;
274def SUB_FST0r : FPST0rInst <MRM4r, "fsub\t$op">;
275def SUBR_FrST0 : FPrST0Inst <MRM4r, "fsub{|r}\t{%st(0), $op|$op, st(0)}">;
276def SUBR_FPrST0 : FPrST0PInst<MRM4r, "fsub{|r}p\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000277} // SchedRW
278let SchedRW = [WriteFMul] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000279def MUL_FST0r : FPST0rInst <MRM1r, "fmul\t$op">;
280def MUL_FrST0 : FPrST0Inst <MRM1r, "fmul\t{%st(0), $op|$op, st(0)}">;
281def MUL_FPrST0 : FPrST0PInst<MRM1r, "fmulp\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000282} // SchedRW
283let SchedRW = [WriteFDiv] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000284def DIVR_FST0r : FPST0rInst <MRM7r, "fdivr\t$op">;
285def DIV_FrST0 : FPrST0Inst <MRM7r, "fdiv{r}\t{%st(0), $op|$op, st(0)}">;
286def DIV_FPrST0 : FPrST0PInst<MRM7r, "fdiv{r}p\t$op">;
287def DIV_FST0r : FPST0rInst <MRM6r, "fdiv\t$op">;
288def DIVR_FrST0 : FPrST0Inst <MRM6r, "fdiv{|r}\t{%st(0), $op|$op, st(0)}">;
289def DIVR_FPrST0 : FPrST0PInst<MRM6r, "fdiv{|r}p\t$op">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000290} // SchedRW
Evan Cheng6e595b92006-02-21 19:13:53 +0000291
Craig Topper623b0d62014-01-01 14:22:37 +0000292def COM_FST0r : FPST0rInst <MRM2r, "fcom\t$op">;
293def COMP_FST0r : FPST0rInst <MRM3r, "fcomp\t$op">;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000294
Evan Cheng6e595b92006-02-21 19:13:53 +0000295// Unary operations.
Craig Topper56f0ed812014-02-19 08:25:02 +0000296multiclass FPUnary<SDNode OpNode, Format fp, string asmstring> {
Dale Johannesene36c4002007-09-23 14:52:20 +0000297def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000298 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000299def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000300 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000301def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000302 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Craig Topper56f0ed812014-02-19 08:25:02 +0000303def _F : FPI<0xD9, fp, (outs), (ins), asmstring>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000304}
305
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000306let Defs = [FPSW] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000307defm CHS : FPUnary<fneg, MRM_E0, "fchs">;
308defm ABS : FPUnary<fabs, MRM_E1, "fabs">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000309let SchedRW = [WriteFSqrt] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000310defm SQRT: FPUnary<fsqrt,MRM_FA, "fsqrt">;
Quentin Colombetb5e41ea2014-03-12 17:33:42 +0000311}
Craig Topper56f0ed812014-02-19 08:25:02 +0000312defm SIN : FPUnary<fsin, MRM_FE, "fsin">;
313defm COS : FPUnary<fcos, MRM_FF, "fcos">;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000314
Craig Topperc50d64b2014-11-26 00:46:26 +0000315let hasSideEffects = 0 in {
Chris Lattner92831732008-01-11 07:18:17 +0000316def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
317def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
318def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
319}
Craig Topper56f0ed812014-02-19 08:25:02 +0000320def TST_F : FPI<0xD9, MRM_E4, (outs), (ins), "ftst">;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000321} // Defs = [FPSW]
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000322
Sean Callanane739ac82009-09-16 01:13:52 +0000323// Versions of FP instructions that take a single memory operand. Added for the
324// disassembler; remove as they are included with patterns elsewhere.
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000325def FCOM32m : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom{s}\t$src">;
326def FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp{s}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000327
328def FLDENVm : FPI<0xD9, MRM4m, (outs), (ins f32mem:$src), "fldenv\t$src">;
Craig Topper955308f2016-03-13 02:56:31 +0000329def FSTENVm : FPI<0xD9, MRM6m, (outs), (ins f32mem:$dst), "fnstenv\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000330
331def FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">;
332def FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">;
333
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000334def FCOM64m : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom{l}\t$src">;
335def FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp{l}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000336
Craig Topper955308f2016-03-13 02:56:31 +0000337def FRSTORm : FPI<0xDD, MRM4m, (outs), (ins f32mem:$dst), "frstor\t$dst">;
338def FSAVEm : FPI<0xDD, MRM6m, (outs), (ins f32mem:$dst), "fnsave\t$dst">;
339def FNSTSWm : FPI<0xDD, MRM7m, (outs), (ins i16mem:$dst), "fnstsw\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000340
Kevin Enderby6f2f8d02010-05-03 21:31:40 +0000341def FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{s}\t$src">;
342def FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{s}\t$src">;
Sean Callanane739ac82009-09-16 01:13:52 +0000343
Marina Yatsinabce1ab62015-08-20 11:51:24 +0000344def FBLDm : FPI<0xDF, MRM4m, (outs), (ins f80mem:$src), "fbld\t$src">;
Craig Topper955308f2016-03-13 02:56:31 +0000345def FBSTPm : FPI<0xDF, MRM6m, (outs), (ins f80mem:$dst), "fbstp\t$dst">;
Sean Callanane739ac82009-09-16 01:13:52 +0000346
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000347// Floating point cmovs.
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000348class FpIf32CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
349 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32, HasCMov]>;
350class FpIf64CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
351 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64, HasCMov]>;
352
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000353multiclass FPCMov<PatLeaf cc> {
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000354 def _Fp32 : FpIf32CMov<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000355 CondMovFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000356 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000357 cc, EFLAGS))]>;
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000358 def _Fp64 : FpIf64CMov<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000359 CondMovFP,
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000360 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000361 cc, EFLAGS))]>;
362 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
363 CondMovFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000364 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000365 cc, EFLAGS))]>,
366 Requires<[HasCMov]>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000367}
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000368
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000369let Defs = [FPSW] in {
Eric Christopher6bdbdb52010-06-18 23:56:07 +0000370let Uses = [EFLAGS], Constraints = "$src1 = $dst" in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000371defm CMOVB : FPCMov<X86_COND_B>;
372defm CMOVBE : FPCMov<X86_COND_BE>;
373defm CMOVE : FPCMov<X86_COND_E>;
374defm CMOVP : FPCMov<X86_COND_P>;
375defm CMOVNB : FPCMov<X86_COND_AE>;
376defm CMOVNBE: FPCMov<X86_COND_A>;
377defm CMOVNE : FPCMov<X86_COND_NE>;
378defm CMOVNP : FPCMov<X86_COND_NP>;
Eric Christopher6bdbdb52010-06-18 23:56:07 +0000379} // Uses = [EFLAGS], Constraints = "$src1 = $dst"
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000380
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000381let Predicates = [HasCMov] in {
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000382// These are not factored because there's no clean way to pass DA/DB.
Pete Cooper46361a12015-04-29 23:51:33 +0000383def CMOVB_F : FPI<0xDA, MRM0r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000384 "fcmovb\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000385def CMOVBE_F : FPI<0xDA, MRM2r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000386 "fcmovbe\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000387def CMOVE_F : FPI<0xDA, MRM1r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000388 "fcmove\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000389def CMOVP_F : FPI<0xDA, MRM3r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000390 "fcmovu\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000391def CMOVNB_F : FPI<0xDB, MRM0r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000392 "fcmovnb\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000393def CMOVNBE_F: FPI<0xDB, MRM2r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000394 "fcmovnbe\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000395def CMOVNE_F : FPI<0xDB, MRM1r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000396 "fcmovne\t{$op, %st(0)|st(0), $op}">;
Pete Cooper46361a12015-04-29 23:51:33 +0000397def CMOVNP_F : FPI<0xDB, MRM3r, (outs), (ins RST:$op),
Craig Topper623b0d62014-01-01 14:22:37 +0000398 "fcmovnu\t{$op, %st(0)|st(0), $op}">;
Chris Lattnera30d4ce2010-03-14 18:31:44 +0000399} // Predicates = [HasCMov]
Evan Cheng6e595b92006-02-21 19:13:53 +0000400
401// Floating point loads & stores.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000402let canFoldAsLoad = 1 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000403def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000404 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Dan Gohman8c5d6832010-02-27 23:47:46 +0000405let isReMaterializable = 1 in
Bill Wendlinga2401be2007-12-17 22:17:14 +0000406 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000407 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000408def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000409 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Chengc2081fe2007-08-30 05:49:43 +0000410}
Dale Johannesene36c4002007-09-23 14:52:20 +0000411def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesena47f7d72007-08-07 20:29:26 +0000412 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
413def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
414 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
415def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
416 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000417def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000418 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000419def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000420 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000421def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000422 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000423def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000424 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000425def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000426 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000427def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000428 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000429def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000430 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000431def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000432 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000433def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000434 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000435
Dale Johannesene36c4002007-09-23 14:52:20 +0000436def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000437 [(store RFP32:$src, addr:$op)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000438def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000439 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000440def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesenc2a60892007-07-03 17:07:33 +0000441 [(store RFP64:$src, addr:$op)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000442def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000443 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000444def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000445 [(truncstoref64 RFP80:$src, addr:$op)]>;
446// FST does not support 80-bit memory target; FSTP must be used.
Evan Cheng6e595b92006-02-21 19:13:53 +0000447
Craig Topperc50d64b2014-11-26 00:46:26 +0000448let mayStore = 1, hasSideEffects = 0 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000449def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
450def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
451def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
452def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
453def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattner317332f2008-01-10 07:59:24 +0000454}
Dale Johannesena47f7d72007-08-07 20:29:26 +0000455def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000456 [(store RFP80:$src, addr:$op)]>;
Craig Topperc50d64b2014-11-26 00:46:26 +0000457let mayStore = 1, hasSideEffects = 0 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000458def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
459def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
460def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
461def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
462def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
463def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000464def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
465def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
466def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattner317332f2008-01-10 07:59:24 +0000467}
Evan Cheng6e595b92006-02-21 19:13:53 +0000468
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000469let mayLoad = 1, SchedRW = [WriteLoad] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000470def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src",
471 IIC_FLD>;
472def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src",
473 IIC_FLD>;
474def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src",
475 IIC_FLD80>;
476def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src",
477 IIC_FILD>;
478def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src",
479 IIC_FILD>;
480def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src",
481 IIC_FILD>;
Chris Lattner317332f2008-01-10 07:59:24 +0000482}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000483let mayStore = 1, SchedRW = [WriteStore] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000484def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst",
485 IIC_FST>;
486def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst",
487 IIC_FST>;
488def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst",
489 IIC_FST>;
490def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst",
491 IIC_FST>;
492def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst",
493 IIC_FST80>;
494def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst",
495 IIC_FIST>;
496def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst",
497 IIC_FIST>;
498def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst",
499 IIC_FIST>;
500def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst",
501 IIC_FIST>;
502def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst",
503 IIC_FIST>;
Chris Lattner317332f2008-01-10 07:59:24 +0000504}
Evan Cheng6e595b92006-02-21 19:13:53 +0000505
506// FISTTP requires SSE3 even though it's a FPStack op.
Craig Toppereb8f9e92012-01-10 06:30:56 +0000507let Predicates = [HasSSE3] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000508def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000509 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000510def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000511 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000512def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000513 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000514def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000515 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000516def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000517 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000518def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000519 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000520def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000521 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000522def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000523 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +0000524def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
Craig Toppereb8f9e92012-01-10 06:30:56 +0000525 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>;
526} // Predicates = [HasSSE3]
Evan Cheng6e595b92006-02-21 19:13:53 +0000527
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000528let mayStore = 1, SchedRW = [WriteStore] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000529def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst",
530 IIC_FST>;
531def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst",
532 IIC_FST>;
Michael Liao5bf95782014-12-04 05:20:33 +0000533def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst),
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000534 "fisttp{ll}\t$dst", IIC_FST>;
Chris Lattner317332f2008-01-10 07:59:24 +0000535}
Evan Cheng6e595b92006-02-21 19:13:53 +0000536
537// FP Stack manipulation instructions.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000538let SchedRW = [WriteMove] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000539def LD_Frr : FPI<0xD9, MRM0r, (outs), (ins RST:$op), "fld\t$op", IIC_FLD>;
540def ST_Frr : FPI<0xDD, MRM2r, (outs), (ins RST:$op), "fst\t$op", IIC_FST>;
541def ST_FPrr : FPI<0xDD, MRM3r, (outs), (ins RST:$op), "fstp\t$op", IIC_FST>;
542def XCH_F : FPI<0xD9, MRM1r, (outs), (ins RST:$op), "fxch\t$op", IIC_FXCH>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000543}
Evan Cheng6e595b92006-02-21 19:13:53 +0000544
545// Floating point constant loads.
Chris Lattneraca7ca32008-01-10 05:45:39 +0000546let isReMaterializable = 1 in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000547def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000548 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000549def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000550 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000551def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000552 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000553def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesena2b3c172007-07-03 00:53:03 +0000554 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000555def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000556 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000557def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesenb1888e72007-08-05 18:49:15 +0000558 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmane8c1e422007-06-26 00:48:07 +0000559}
Evan Cheng6e595b92006-02-21 19:13:53 +0000560
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000561let SchedRW = [WriteZero] in {
Craig Topper56f0ed812014-02-19 08:25:02 +0000562def LD_F0 : FPI<0xD9, MRM_EE, (outs), (ins), "fldz", IIC_FLDZ>;
563def LD_F1 : FPI<0xD9, MRM_E8, (outs), (ins), "fld1", IIC_FIST>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000564}
Evan Cheng6e595b92006-02-21 19:13:53 +0000565
566// Floating point compares.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000567let SchedRW = [WriteFAdd] in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000568def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000569 [(set FPSW, (trunc (X86cmp RFP32:$lhs, RFP32:$rhs)))]>;
Chris Lattner92831732008-01-11 07:18:17 +0000570def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000571 [(set FPSW, (trunc (X86cmp RFP64:$lhs, RFP64:$rhs)))]>;
Chris Lattner92831732008-01-11 07:18:17 +0000572def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000573 [(set FPSW, (trunc (X86cmp RFP80:$lhs, RFP80:$rhs)))]>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000574} // SchedRW
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000575} // Defs = [FPSW]
576
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000577let SchedRW = [WriteFAdd] in {
Chris Lattner83facb02010-03-19 00:01:11 +0000578// CC = ST(0) cmp ST(i)
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000579let Defs = [EFLAGS, FPSW] in {
Dale Johannesene36c4002007-09-23 14:52:20 +0000580def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000581 [(set EFLAGS, (X86cmp RFP32:$lhs, RFP32:$rhs))]>;
Dale Johannesene36c4002007-09-23 14:52:20 +0000582def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000583 [(set EFLAGS, (X86cmp RFP64:$lhs, RFP64:$rhs))]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000584def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Chris Lattner83facb02010-03-19 00:01:11 +0000585 [(set EFLAGS, (X86cmp RFP80:$lhs, RFP80:$rhs))]>;
Evan Cheng8ee1ecf2007-09-25 19:08:02 +0000586}
587
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000588let Defs = [FPSW], Uses = [ST0] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000589def UCOM_Fr : FPI<0xDD, MRM4r, // FPSW = cmp ST(0) with ST(i)
590 (outs), (ins RST:$reg), "fucom\t$reg", IIC_FUCOM>;
591def UCOM_FPr : FPI<0xDD, MRM5r, // FPSW = cmp ST(0) with ST(i), pop
592 (outs), (ins RST:$reg), "fucomp\t$reg", IIC_FUCOM>;
Craig Topper56f0ed812014-02-19 08:25:02 +0000593def UCOM_FPPr : FPI<0xDA, MRM_E9, // cmp ST(0) with ST(1), pop, pop
594 (outs), (ins), "fucompp", IIC_FUCOM>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000595}
Evan Cheng6e595b92006-02-21 19:13:53 +0000596
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000597let Defs = [EFLAGS, FPSW], Uses = [ST0] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000598def UCOM_FIr : FPI<0xDB, MRM5r, // CC = cmp ST(0) with ST(i)
599 (outs), (ins RST:$reg), "fucomi\t$reg", IIC_FUCOMI>;
600def UCOM_FIPr : FPI<0xDF, MRM5r, // CC = cmp ST(0) with ST(i), pop
601 (outs), (ins RST:$reg), "fucompi\t$reg", IIC_FUCOMI>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000602}
Evan Cheng6e595b92006-02-21 19:13:53 +0000603
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000604let Defs = [EFLAGS, FPSW] in {
Craig Topper623b0d62014-01-01 14:22:37 +0000605def COM_FIr : FPI<0xDB, MRM6r, (outs), (ins RST:$reg),
606 "fcomi\t$reg", IIC_FCOMI>;
607def COM_FIPr : FPI<0xDF, MRM6r, (outs), (ins RST:$reg),
608 "fcompi\t$reg", IIC_FCOMI>;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000609}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000610} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000611
Evan Cheng6e595b92006-02-21 19:13:53 +0000612// Floating point flag ops.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000613let SchedRW = [WriteALU] in {
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000614let Defs = [AX], Uses = [FPSW] in
Craig Topper56f0ed812014-02-19 08:25:02 +0000615def FNSTSW16r : I<0xDF, MRM_E0, // AX = fp flags
Craig Topperefd67d42013-07-31 02:47:52 +0000616 (outs), (ins), "fnstsw\t{%ax|ax}",
Craig Topper56f0ed812014-02-19 08:25:02 +0000617 [(set AX, (X86fp_stsw FPSW))], IIC_FNSTSW>;
Evan Cheng6e595b92006-02-21 19:13:53 +0000618
619def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Andrew Trickedd006c2010-10-22 03:58:29 +0000620 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000621 [(X86fp_cwd_get16 addr:$dst)], IIC_FNSTCW>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000622} // SchedRW
Chris Lattner317332f2008-01-10 07:59:24 +0000623let mayLoad = 1 in
Evan Cheng6e595b92006-02-21 19:13:53 +0000624def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000625 (outs), (ins i16mem:$dst), "fldcw\t$dst", [], IIC_FLDCW>,
626 Sched<[WriteLoad]>;
Evan Chengd5847812006-02-21 20:00:20 +0000627
Chris Lattnerdec85b82010-10-05 05:32:15 +0000628// FPU control instructions
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000629let SchedRW = [WriteMicrocoded] in {
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000630let Defs = [FPSW] in
Craig Topper56f0ed812014-02-19 08:25:02 +0000631def FNINIT : I<0xDB, MRM_E3, (outs), (ins), "fninit", [], IIC_FNINIT>;
Craig Topper623b0d62014-01-01 14:22:37 +0000632def FFREE : FPI<0xDD, MRM0r, (outs), (ins RST:$reg),
633 "ffree\t$reg", IIC_FFREE>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000634// Clear exceptions
635
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000636let Defs = [FPSW] in
Craig Topper56f0ed812014-02-19 08:25:02 +0000637def FNCLEX : I<0xDB, MRM_E2, (outs), (ins), "fnclex", [], IIC_FNCLEX>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000638} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000639
Chris Lattnerdec85b82010-10-05 05:32:15 +0000640// Operandless floating-point instructions for the disassembler.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000641let SchedRW = [WriteMicrocoded] in {
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000642def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", [], IIC_WAIT>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000643
Craig Topper56f0ed812014-02-19 08:25:02 +0000644def FNOP : I<0xD9, MRM_D0, (outs), (ins), "fnop", [], IIC_FNOP>;
645def FXAM : I<0xD9, MRM_E5, (outs), (ins), "fxam", [], IIC_FXAM>;
646def FLDL2T : I<0xD9, MRM_E9, (outs), (ins), "fldl2t", [], IIC_FLDL>;
647def FLDL2E : I<0xD9, MRM_EA, (outs), (ins), "fldl2e", [], IIC_FLDL>;
648def FLDPI : I<0xD9, MRM_EB, (outs), (ins), "fldpi", [], IIC_FLDL>;
649def FLDLG2 : I<0xD9, MRM_EC, (outs), (ins), "fldlg2", [], IIC_FLDL>;
650def FLDLN2 : I<0xD9, MRM_ED, (outs), (ins), "fldln2", [], IIC_FLDL>;
651def F2XM1 : I<0xD9, MRM_F0, (outs), (ins), "f2xm1", [], IIC_F2XM1>;
652def FYL2X : I<0xD9, MRM_F1, (outs), (ins), "fyl2x", [], IIC_FYL2X>;
653def FPTAN : I<0xD9, MRM_F2, (outs), (ins), "fptan", [], IIC_FPTAN>;
654def FPATAN : I<0xD9, MRM_F3, (outs), (ins), "fpatan", [], IIC_FPATAN>;
655def FXTRACT : I<0xD9, MRM_F4, (outs), (ins), "fxtract", [], IIC_FXTRACT>;
656def FPREM1 : I<0xD9, MRM_F5, (outs), (ins), "fprem1", [], IIC_FPREM1>;
657def FDECSTP : I<0xD9, MRM_F6, (outs), (ins), "fdecstp", [], IIC_FPSTP>;
658def FINCSTP : I<0xD9, MRM_F7, (outs), (ins), "fincstp", [], IIC_FPSTP>;
659def FPREM : I<0xD9, MRM_F8, (outs), (ins), "fprem", [], IIC_FPREM>;
660def FYL2XP1 : I<0xD9, MRM_F9, (outs), (ins), "fyl2xp1", [], IIC_FYL2XP1>;
661def FSINCOS : I<0xD9, MRM_FB, (outs), (ins), "fsincos", [], IIC_FSINCOS>;
662def FRNDINT : I<0xD9, MRM_FC, (outs), (ins), "frndint", [], IIC_FRNDINT>;
663def FSCALE : I<0xD9, MRM_FD, (outs), (ins), "fscale", [], IIC_FSCALE>;
664def FCOMPP : I<0xDE, MRM_D9, (outs), (ins), "fcompp", [], IIC_FCOMPP>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000665
Craig Topper09b65982015-10-16 06:03:09 +0000666let Predicates = [HasFXSR] in {
667 def FXSAVE : I<0xAE, MRM0m, (outs), (ins opaque512mem:$dst),
668 "fxsave\t$dst", [(int_x86_fxsave addr:$dst)], IIC_FXSAVE>, TB;
669 def FXSAVE64 : RI<0xAE, MRM0m, (outs), (ins opaque512mem:$dst),
670 "fxsave64\t$dst", [(int_x86_fxsave64 addr:$dst)],
671 IIC_FXSAVE>, TB, Requires<[In64BitMode]>;
672 def FXRSTOR : I<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
673 "fxrstor\t$src", [(int_x86_fxrstor addr:$src)], IIC_FXRSTOR>, TB;
674 def FXRSTOR64 : RI<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
675 "fxrstor64\t$src", [(int_x86_fxrstor64 addr:$src)],
676 IIC_FXRSTOR>, TB, Requires<[In64BitMode]>;
677} // Predicates = [FeatureFXSR]
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000678} // SchedRW
Sean Callanan04d8cb72009-12-18 00:01:26 +0000679
Evan Chengd5847812006-02-21 20:00:20 +0000680//===----------------------------------------------------------------------===//
681// Non-Instruction Patterns
682//===----------------------------------------------------------------------===//
683
Dale Johannesena47f7d72007-08-07 20:29:26 +0000684// Required for RET of f32 / f64 / f80 values.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000685def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
686def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesenb1888e72007-08-05 18:49:15 +0000687def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Chengd5847812006-02-21 20:00:20 +0000688
Dale Johannesena47f7d72007-08-07 20:29:26 +0000689// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000690def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000691def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000692 RFP64:$src)>;
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000693def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000694def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000695 RFP80:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000696def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000697 RFP80:$src)>;
698def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op,
699 RFP80:$src)>;
Evan Chengd5847812006-02-21 20:00:20 +0000700
701// Floating point constant -0.0 and -1.0
Dale Johannesene36c4002007-09-23 14:52:20 +0000702def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
703def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
704def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
705def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesena47f7d72007-08-07 20:29:26 +0000706def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
707def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Chengd5847812006-02-21 20:00:20 +0000708
709// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesen3d7008c2007-07-04 21:07:47 +0000710def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesena2b3c172007-07-03 00:53:03 +0000711
Chris Lattnerd587e582008-03-09 07:05:32 +0000712// FP extensions map onto simple pseudo-value conversions if they are to/from
713// the FP stack.
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000714def : Pat<(f64 (fextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP64)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000715 Requires<[FPStackf32]>;
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000716def : Pat<(f80 (fextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP80)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000717 Requires<[FPStackf32]>;
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000718def : Pat<(f80 (fextend RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP80)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000719 Requires<[FPStackf64]>;
720
721// FP truncations map onto simple pseudo-value conversions if they are to/from
722// the FP stack. We have validated that only value-preserving truncations make
723// it through isel.
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000724def : Pat<(f32 (fround RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP32)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000725 Requires<[FPStackf32]>;
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000726def : Pat<(f32 (fround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP32)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000727 Requires<[FPStackf32]>;
Jakob Stoklund Olesenf6c7d7f2010-07-11 18:19:39 +0000728def : Pat<(f64 (fround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP64)>,
Chris Lattnerd587e582008-03-09 07:05:32 +0000729 Requires<[FPStackf64]>;