blob: 1b56757c1d6c884e7fe0d1c9502ce004ceca2705 [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000016#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000017#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "SparcTargetMachine.h"
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +000019#include "MCTargetDesc/SparcBaseInfo.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/DerivedTypes.h"
28#include "llvm/IR/Function.h"
29#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000030#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000031using namespace llvm;
32
Chris Lattner49b269d2008-03-17 05:41:48 +000033
34//===----------------------------------------------------------------------===//
35// Calling Convention Implementation
36//===----------------------------------------------------------------------===//
37
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000038static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
39 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
40 ISD::ArgFlagsTy &ArgFlags, CCState &State)
41{
42 assert (ArgFlags.isSRet());
43
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000044 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000045 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
46 0,
47 LocVT, LocInfo));
48 return true;
49}
50
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000051static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
52 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags, CCState &State)
54{
Craig Topperbef78fc2012-03-11 07:57:25 +000055 static const uint16_t RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000056 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
57 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000058 // Try to get first reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000059 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
60 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
61 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000062 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000063 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
64 State.AllocateStack(8,4),
65 LocVT, LocInfo));
66 return true;
67 }
68
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000069 // Try to get second reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000070 if (unsigned Reg = State.AllocateReg(RegList, 6))
71 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
72 else
73 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
74 State.AllocateStack(4,4),
75 LocVT, LocInfo));
76 return true;
77}
78
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000079// Allocate a full-sized argument for the 64-bit ABI.
80static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
81 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
82 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
83 assert((LocVT == MVT::f32 || LocVT.getSizeInBits() == 64) &&
84 "Can't handle non-64 bits locations");
85
86 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
87 unsigned Offset = State.AllocateStack(8, 8);
88 unsigned Reg = 0;
89
90 if (LocVT == MVT::i64 && Offset < 6*8)
91 // Promote integers to %i0-%i5.
92 Reg = SP::I0 + Offset/8;
93 else if (LocVT == MVT::f64 && Offset < 16*8)
94 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
95 Reg = SP::D0 + Offset/8;
96 else if (LocVT == MVT::f32 && Offset < 16*8)
97 // Promote floats to %f1, %f3, ...
98 Reg = SP::F1 + Offset/4;
99
100 // Promote to register when possible, otherwise use the stack slot.
101 if (Reg) {
102 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
103 return true;
104 }
105
106 // This argument goes on the stack in an 8-byte slot.
107 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
108 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
109 if (LocVT == MVT::f32)
110 Offset += 4;
111
112 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
113 return true;
114}
115
116// Allocate a half-sized argument for the 64-bit ABI.
117//
118// This is used when passing { float, int } structs by value in registers.
119static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
120 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
121 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
122 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
123 unsigned Offset = State.AllocateStack(4, 4);
124
125 if (LocVT == MVT::f32 && Offset < 16*8) {
126 // Promote floats to %f0-%f31.
127 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
128 LocVT, LocInfo));
129 return true;
130 }
131
132 if (LocVT == MVT::i32 && Offset < 6*8) {
133 // Promote integers to %i0-%i5, using half the register.
134 unsigned Reg = SP::I0 + Offset/8;
135 LocVT = MVT::i64;
136 LocInfo = CCValAssign::AExt;
137
138 // Set the Custom bit if this i32 goes in the high bits of a register.
139 if (Offset % 8 == 0)
140 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
141 LocVT, LocInfo));
142 else
143 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
144 return true;
145 }
146
147 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
148 return true;
149}
150
Chris Lattner49b269d2008-03-17 05:41:48 +0000151#include "SparcGenCallingConv.inc"
152
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000153// The calling conventions in SparcCallingConv.td are described in terms of the
154// callee's register window. This function translates registers to the
155// corresponding caller window %o register.
156static unsigned toCallerWindow(unsigned Reg) {
157 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
158 if (Reg >= SP::I0 && Reg <= SP::I7)
159 return Reg - SP::I0 + SP::O0;
160 return Reg;
161}
162
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000163SDValue
164SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000165 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000166 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000167 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000168 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000169 if (Subtarget->is64Bit())
170 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
171 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
172}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000173
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000174SDValue
175SparcTargetLowering::LowerReturn_32(SDValue Chain,
176 CallingConv::ID CallConv, bool IsVarArg,
177 const SmallVectorImpl<ISD::OutputArg> &Outs,
178 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000179 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000180 MachineFunction &MF = DAG.getMachineFunction();
181
Chris Lattner49b269d2008-03-17 05:41:48 +0000182 // CCValAssign - represent the assignment of the return value to locations.
183 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000184
Chris Lattner49b269d2008-03-17 05:41:48 +0000185 // CCState - Info about the registers and stack slot.
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000186 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000187 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000188
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000189 // Analyze return values.
190 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000191
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000192 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000193 SmallVector<SDValue, 4> RetOps(1, Chain);
194 // Make room for the return address offset.
195 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000196
197 // Copy the result values into the output registers.
198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
199 CCValAssign &VA = RVLocs[i];
200 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000201
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000202 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000203 OutVals[i], Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000204
Chris Lattner49b269d2008-03-17 05:41:48 +0000205 // Guarantee that all emitted copies are stuck together with flags.
206 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000207 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000208 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000209
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000210 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000211 // If the function returns a struct, copy the SRetReturnReg to I0
212 if (MF.getFunction()->hasStructRetAttr()) {
213 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
214 unsigned Reg = SFI->getSRetReturnReg();
215 if (!Reg)
216 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000217 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
218 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000219 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000220 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000221 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000222 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000223
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000224 RetOps[0] = Chain; // Update chain.
225 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000226
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000227 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000228 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000229 RetOps.push_back(Flag);
230
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000231 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
232 &RetOps[0], RetOps.size());
233}
234
235// Lower return values for the 64-bit ABI.
236// Return values are passed the exactly the same way as function arguments.
237SDValue
238SparcTargetLowering::LowerReturn_64(SDValue Chain,
239 CallingConv::ID CallConv, bool IsVarArg,
240 const SmallVectorImpl<ISD::OutputArg> &Outs,
241 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000242 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000243 // CCValAssign - represent the assignment of the return value to locations.
244 SmallVector<CCValAssign, 16> RVLocs;
245
246 // CCState - Info about the registers and stack slot.
247 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
248 DAG.getTarget(), RVLocs, *DAG.getContext());
249
250 // Analyze return values.
251 CCInfo.AnalyzeReturn(Outs, CC_Sparc64);
252
253 SDValue Flag;
254 SmallVector<SDValue, 4> RetOps(1, Chain);
255
256 // The second operand on the return instruction is the return address offset.
257 // The return address is always %i7+8 with the 64-bit ABI.
258 RetOps.push_back(DAG.getConstant(8, MVT::i32));
259
260 // Copy the result values into the output registers.
261 for (unsigned i = 0; i != RVLocs.size(); ++i) {
262 CCValAssign &VA = RVLocs[i];
263 assert(VA.isRegLoc() && "Can only return in registers!");
264 SDValue OutVal = OutVals[i];
265
266 // Integer return values must be sign or zero extended by the callee.
267 switch (VA.getLocInfo()) {
268 case CCValAssign::SExt:
269 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
270 break;
271 case CCValAssign::ZExt:
272 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
273 break;
274 case CCValAssign::AExt:
275 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
276 default:
277 break;
278 }
279
280 // The custom bit on an i32 return value indicates that it should be passed
281 // in the high bits of the register.
282 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
283 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
284 DAG.getConstant(32, MVT::i32));
285
286 // The next value may go in the low bits of the same register.
287 // Handle both at once.
288 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
289 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
290 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
291 // Skip the next value, it's already done.
292 ++i;
293 }
294 }
295
296 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
297
298 // Guarantee that all emitted copies are stuck together with flags.
299 Flag = Chain.getValue(1);
300 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
301 }
302
303 RetOps[0] = Chain; // Update chain.
304
305 // Add the flag if we have it.
306 if (Flag.getNode())
307 RetOps.push_back(Flag);
308
309 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000310 &RetOps[0], RetOps.size());
Chris Lattner49b269d2008-03-17 05:41:48 +0000311}
312
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000313SDValue SparcTargetLowering::
314LowerFormalArguments(SDValue Chain,
315 CallingConv::ID CallConv,
316 bool IsVarArg,
317 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000318 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000319 SelectionDAG &DAG,
320 SmallVectorImpl<SDValue> &InVals) const {
321 if (Subtarget->is64Bit())
322 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
323 DL, DAG, InVals);
324 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
325 DL, DAG, InVals);
326}
327
328/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000329/// passed in either one or two GPRs, including FP values. TODO: we should
330/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000331SDValue SparcTargetLowering::
332LowerFormalArguments_32(SDValue Chain,
333 CallingConv::ID CallConv,
334 bool isVarArg,
335 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000336 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000337 SelectionDAG &DAG,
338 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000339 MachineFunction &MF = DAG.getMachineFunction();
340 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000341 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000342
343 // Assign locations to all of the incoming arguments.
344 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000345 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000346 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000347 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000348
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000349 const unsigned StackOffset = 92;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000350
Eli Friedmanbe853b72009-07-19 19:53:46 +0000351 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000352 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000353
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000354 if (i == 0 && Ins[i].Flags.isSRet()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000355 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000356 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
357 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
358 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
359 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000360 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000361 InVals.push_back(Arg);
362 continue;
363 }
364
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000365 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000366 if (VA.needsCustom()) {
367 assert(VA.getLocVT() == MVT::f64);
368 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
369 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
370 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000371
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000372 assert(i+1 < e);
373 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000374
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000375 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000376 if (NextVA.isMemLoc()) {
377 int FrameIdx = MF.getFrameInfo()->
378 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000379 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000380 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
381 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000382 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000383 } else {
384 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000385 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000386 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000387 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000388 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000389 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000390 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000391 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000392 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000393 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000394 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
395 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
396 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
397 if (VA.getLocVT() == MVT::f32)
398 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
399 else if (VA.getLocVT() != MVT::i32) {
400 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
401 DAG.getValueType(VA.getLocVT()));
402 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
403 }
404 InVals.push_back(Arg);
405 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000406 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000407
408 assert(VA.isMemLoc());
409
410 unsigned Offset = VA.getLocMemOffset()+StackOffset;
411
412 if (VA.needsCustom()) {
413 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000414 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000415 if (Offset % 8 == 0) {
416 int FI = MF.getFrameInfo()->CreateFixedObject(8,
417 Offset,
418 true);
419 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
420 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
421 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000422 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000423 InVals.push_back(Load);
424 continue;
425 }
426
427 int FI = MF.getFrameInfo()->CreateFixedObject(4,
428 Offset,
429 true);
430 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
431 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
432 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000433 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000434 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
435 Offset+4,
436 true);
437 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
438
439 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
440 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000441 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000442
443 SDValue WholeValue =
444 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
445 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
446 InVals.push_back(WholeValue);
447 continue;
448 }
449
450 int FI = MF.getFrameInfo()->CreateFixedObject(4,
451 Offset,
452 true);
453 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
454 SDValue Load ;
455 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
456 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
457 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000458 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000459 } else {
460 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
461 // Sparc is big endian, so add an offset based on the ObjectVT.
462 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
463 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
464 DAG.getConstant(Offset, MVT::i32));
Stuart Hastings81c43062011-02-16 16:23:55 +0000465 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000466 MachinePointerInfo(),
467 VA.getValVT(), false, false,0);
468 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
469 }
470 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000471 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000472
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000473 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000474 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000475 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
476 unsigned Reg = SFI->getSRetReturnReg();
477 if (!Reg) {
478 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
479 SFI->setSRetReturnReg(Reg);
480 }
481 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
482 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
483 }
484
Chris Lattner49b269d2008-03-17 05:41:48 +0000485 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000486 if (isVarArg) {
Craig Topperbef78fc2012-03-11 07:57:25 +0000487 static const uint16_t ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000488 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
489 };
490 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperbef78fc2012-03-11 07:57:25 +0000491 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000492 unsigned ArgOffset = CCInfo.getNextStackOffset();
493 if (NumAllocated == 6)
494 ArgOffset += StackOffset;
495 else {
496 assert(!ArgOffset);
497 ArgOffset = 68+4*NumAllocated;
498 }
499
Chris Lattner49b269d2008-03-17 05:41:48 +0000500 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000501 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000502
Eli Friedmanbe853b72009-07-19 19:53:46 +0000503 std::vector<SDValue> OutChains;
504
Chris Lattner49b269d2008-03-17 05:41:48 +0000505 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
506 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
507 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000508 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000509
David Greene1fbe0542009-11-12 20:49:22 +0000510 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000511 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000512 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000513
Chris Lattner676c61d2010-09-21 18:41:36 +0000514 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
515 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000516 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000517 ArgOffset += 4;
518 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000519
520 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000521 OutChains.push_back(Chain);
Owen Anderson9f944592009-08-11 20:47:22 +0000522 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000523 &OutChains[0], OutChains.size());
Eli Friedmanbe853b72009-07-19 19:53:46 +0000524 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000525 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000526
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000527 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000528}
529
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000530// Lower formal arguments for the 64 bit ABI.
531SDValue SparcTargetLowering::
532LowerFormalArguments_64(SDValue Chain,
533 CallingConv::ID CallConv,
534 bool IsVarArg,
535 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000536 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000537 SelectionDAG &DAG,
538 SmallVectorImpl<SDValue> &InVals) const {
539 MachineFunction &MF = DAG.getMachineFunction();
540
541 // Analyze arguments according to CC_Sparc64.
542 SmallVector<CCValAssign, 16> ArgLocs;
543 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
544 getTargetMachine(), ArgLocs, *DAG.getContext());
545 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
546
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000547 // The argument array begins at %fp+BIAS+128, after the register save area.
548 const unsigned ArgArea = 128;
549
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
551 CCValAssign &VA = ArgLocs[i];
552 if (VA.isRegLoc()) {
553 // This argument is passed in a register.
554 // All integer register arguments are promoted by the caller to i64.
555
556 // Create a virtual register for the promoted live-in value.
557 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
558 getRegClassFor(VA.getLocVT()));
559 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
560
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000561 // Get the high bits for i32 struct elements.
562 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
563 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
564 DAG.getConstant(32, MVT::i32));
565
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000566 // The caller promoted the argument, so insert an Assert?ext SDNode so we
567 // won't promote the value again in this function.
568 switch (VA.getLocInfo()) {
569 case CCValAssign::SExt:
570 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
571 DAG.getValueType(VA.getValVT()));
572 break;
573 case CCValAssign::ZExt:
574 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
575 DAG.getValueType(VA.getValVT()));
576 break;
577 default:
578 break;
579 }
580
581 // Truncate the register down to the argument type.
582 if (VA.isExtInLoc())
583 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
584
585 InVals.push_back(Arg);
586 continue;
587 }
588
589 // The registers are exhausted. This argument was passed on the stack.
590 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000591 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
592 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000593 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000594 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
595 // Adjust offset for extended arguments, SPARC is big-endian.
596 // The caller will have written the full slot with extended bytes, but we
597 // prefer our own extending loads.
598 if (VA.isExtInLoc())
599 Offset += 8 - ValSize;
600 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
601 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
602 DAG.getFrameIndex(FI, getPointerTy()),
603 MachinePointerInfo::getFixedStack(FI),
604 false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000605 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000606
607 if (!IsVarArg)
608 return Chain;
609
610 // This function takes variable arguments, some of which may have been passed
611 // in registers %i0-%i5. Variable floating point arguments are never passed
612 // in floating point registers. They go on %i0-%i5 or on the stack like
613 // integer arguments.
614 //
615 // The va_start intrinsic needs to know the offset to the first variable
616 // argument.
617 unsigned ArgOffset = CCInfo.getNextStackOffset();
618 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
619 // Skip the 128 bytes of register save area.
620 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
621 Subtarget->getStackPointerBias());
622
623 // Save the variable arguments that were passed in registers.
624 // The caller is required to reserve stack space for 6 arguments regardless
625 // of how many arguments were actually passed.
626 SmallVector<SDValue, 8> OutChains;
627 for (; ArgOffset < 6*8; ArgOffset += 8) {
628 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
629 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
630 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
631 OutChains.push_back(DAG.getStore(Chain, DL, VArg,
632 DAG.getFrameIndex(FI, getPointerTy()),
633 MachinePointerInfo::getFixedStack(FI),
634 false, false, 0));
635 }
636
637 if (!OutChains.empty())
638 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
639 &OutChains[0], OutChains.size());
640
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000641 return Chain;
642}
643
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000644SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000645SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000646 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000647 if (Subtarget->is64Bit())
648 return LowerCall_64(CLI, InVals);
649 return LowerCall_32(CLI, InVals);
650}
651
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000652static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
653 ImmutableCallSite *CS) {
654 if (CS)
655 return CS->hasFnAttr(Attribute::ReturnsTwice);
656
657 const Function *CalleeFn = 0;
658 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
659 CalleeFn = dyn_cast<Function>(G->getGlobal());
660 } else if (ExternalSymbolSDNode *E =
661 dyn_cast<ExternalSymbolSDNode>(Callee)) {
662 const Function *Fn = DAG.getMachineFunction().getFunction();
663 const Module *M = Fn->getParent();
664 const char *CalleeName = E->getSymbol();
665 CalleeFn = M->getFunction(CalleeName);
666 }
667
668 if (!CalleeFn)
669 return false;
670 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
671}
672
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000673// Lower a call for the 32-bit ABI.
674SDValue
675SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
676 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000677 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000678 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000679 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
680 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
681 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000682 SDValue Chain = CLI.Chain;
683 SDValue Callee = CLI.Callee;
684 bool &isTailCall = CLI.IsTailCall;
685 CallingConv::ID CallConv = CLI.CallConv;
686 bool isVarArg = CLI.IsVarArg;
687
Evan Cheng67a69dd2010-01-27 00:07:07 +0000688 // Sparc target does not yet support tail call optimization.
689 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000690
Chris Lattner7d4152b2008-03-17 06:58:37 +0000691 // Analyze operands of the call, assigning locations to each operand.
692 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000693 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000694 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000695 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000696
Chris Lattner7d4152b2008-03-17 06:58:37 +0000697 // Get the size of the outgoing arguments stack space requirement.
698 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000699
Chris Lattner49b269d2008-03-17 05:41:48 +0000700 // Keep stack frames 8-byte aligned.
701 ArgsSize = (ArgsSize+7) & ~7;
702
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000703 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
704
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000705 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000706 SmallVector<SDValue, 8> ByValArgs;
707 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
708 ISD::ArgFlagsTy Flags = Outs[i].Flags;
709 if (!Flags.isByVal())
710 continue;
711
712 SDValue Arg = OutVals[i];
713 unsigned Size = Flags.getByValSize();
714 unsigned Align = Flags.getByValAlign();
715
716 int FI = MFI->CreateStackObject(Size, Align, false);
717 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
718 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
719
720 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000721 false, // isVolatile,
722 (Size <= 32), // AlwaysInline if size <= 32
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000723 MachinePointerInfo(), MachinePointerInfo());
724 ByValArgs.push_back(FIPtr);
725 }
726
Andrew Trickad6d08a2013-05-29 22:03:55 +0000727 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
728 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000729
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
731 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000732
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000733 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000734 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000735 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000736 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000737 i != e;
738 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000739 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000740 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000741
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000742 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
743
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000744 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000745 if (Flags.isByVal())
746 Arg = ByValArgs[byvalArgIdx++];
747
Chris Lattner7d4152b2008-03-17 06:58:37 +0000748 // Promote the value if needed.
749 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000750 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000751 case CCValAssign::Full: break;
752 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000753 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000754 break;
755 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000756 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000757 break;
758 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000759 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
760 break;
761 case CCValAssign::BCvt:
762 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000763 break;
764 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000765
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000766 if (Flags.isSRet()) {
767 assert(VA.needsCustom());
768 // store SRet argument in %sp+64
769 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
770 SDValue PtrOff = DAG.getIntPtrConstant(64);
771 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
772 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
773 MachinePointerInfo(),
774 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000775 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000776 continue;
777 }
778
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000779 if (VA.needsCustom()) {
780 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000781
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000782 if (VA.isMemLoc()) {
783 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000784 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000785 if (Offset % 8 == 0) {
786 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
787 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
788 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
789 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
790 MachinePointerInfo(),
791 false, false, 0));
792 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000793 }
794 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000795
Owen Anderson9f944592009-08-11 20:47:22 +0000796 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +0000797 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000798 Arg, StackPtr, MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000799 false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000800 // Sparc is big-endian, so the high part comes first.
Chris Lattner7727d052010-09-21 06:44:06 +0000801 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000802 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000803 // Increment the pointer to the other half.
Dale Johannesen021052a2009-02-04 20:06:27 +0000804 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000805 DAG.getIntPtrConstant(4));
806 // Load the low part.
Chris Lattner7727d052010-09-21 06:44:06 +0000807 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000808 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000809
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000810 if (VA.isRegLoc()) {
811 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
812 assert(i+1 != e);
813 CCValAssign &NextVA = ArgLocs[++i];
814 if (NextVA.isRegLoc()) {
815 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
816 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000817 // Store the low part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000818 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
819 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
820 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
821 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
822 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
823 MachinePointerInfo(),
824 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000825 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000826 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000827 unsigned Offset = VA.getLocMemOffset() + StackOffset;
828 // Store the high part.
829 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
830 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
831 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
832 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
833 MachinePointerInfo(),
834 false, false, 0));
835 // Store the low part.
836 PtrOff = DAG.getIntPtrConstant(Offset+4);
837 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
838 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
839 MachinePointerInfo(),
840 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000841 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000842 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000843 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000844
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000845 // Arguments that can be passed on register must be kept at
846 // RegsToPass vector
847 if (VA.isRegLoc()) {
848 if (VA.getLocVT() != MVT::f32) {
849 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
850 continue;
851 }
852 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
853 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
854 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000855 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000856
857 assert(VA.isMemLoc());
858
859 // Create a store off the stack pointer for this argument.
860 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
861 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
862 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
863 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
864 MachinePointerInfo(),
865 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000866 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000867
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000868
Chris Lattner49b269d2008-03-17 05:41:48 +0000869 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000870 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +0000871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner7d4152b2008-03-17 06:58:37 +0000872 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000873
874 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000875 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000876 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000877 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000878 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000879 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000880 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000881 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000882 InFlag = Chain.getValue(1);
883 }
884
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000885 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000886 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000887
Chris Lattner49b269d2008-03-17 05:41:48 +0000888 // If the callee is a GlobalAddress node (quite common, every direct call is)
889 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000890 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner49b269d2008-03-17 05:41:48 +0000891 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patela3ca21b2010-07-06 22:08:15 +0000892 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling24c79f22008-09-16 21:48:12 +0000893 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson9f944592009-08-11 20:47:22 +0000894 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000895
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000896 // Returns a chain & a flag for retval copy to use
897 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
898 SmallVector<SDValue, 8> Ops;
899 Ops.push_back(Chain);
900 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000901 if (hasStructRetAttr)
902 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
904 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
905 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000906
907 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000908 const SparcRegisterInfo *TRI =
909 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
910 const uint32_t *Mask = ((hasReturnsTwice)
911 ? TRI->getRTCallPreservedMask(CallConv)
912 : TRI->getCallPreservedMask(CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000913 assert(Mask && "Missing call preserved mask for calling convention");
914 Ops.push_back(DAG.getRegisterMask(Mask));
915
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000916 if (InFlag.getNode())
917 Ops.push_back(InFlag);
918
919 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner49b269d2008-03-17 05:41:48 +0000920 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000921
Chris Lattner27539552008-10-11 22:08:30 +0000922 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000923 DAG.getIntPtrConstant(0, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000924 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000925
Chris Lattnerdb26db22008-03-17 06:01:07 +0000926 // Assign locations to each value returned by this call.
927 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000928 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000929 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000930
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000931 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000932
Chris Lattnerdb26db22008-03-17 06:01:07 +0000933 // Copy all of the result registers out of their specified physreg.
934 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000935 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +0000936 RVLocs[i].getValVT(), InFlag).getValue(1);
937 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000938 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000939 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000940
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000941 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000942}
943
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000944// This functions returns true if CalleeName is a ABI function that returns
945// a long double (fp128).
946static bool isFP128ABICall(const char *CalleeName)
947{
948 static const char *const ABICalls[] =
949 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
950 "_Q_sqrt", "_Q_neg",
951 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000952 "_Q_lltoq", "_Q_ulltoq",
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000953 0
954 };
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000955 for (const char * const *I = ABICalls; *I != 0; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000956 if (strcmp(CalleeName, *I) == 0)
957 return true;
958 return false;
959}
960
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000961unsigned
962SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
963{
964 const Function *CalleeFn = 0;
965 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
966 CalleeFn = dyn_cast<Function>(G->getGlobal());
967 } else if (ExternalSymbolSDNode *E =
968 dyn_cast<ExternalSymbolSDNode>(Callee)) {
969 const Function *Fn = DAG.getMachineFunction().getFunction();
970 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000971 const char *CalleeName = E->getSymbol();
972 CalleeFn = M->getFunction(CalleeName);
973 if (!CalleeFn && isFP128ABICall(CalleeName))
974 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000975 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000976
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000977 if (!CalleeFn)
978 return 0;
979
980 assert(CalleeFn->hasStructRetAttr() &&
981 "Callee does not have the StructRet attribute.");
982
Chris Lattner229907c2011-07-18 04:54:35 +0000983 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
984 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000985 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000986}
Chris Lattner49b269d2008-03-17 05:41:48 +0000987
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +0000988
989// Fixup floating point arguments in the ... part of a varargs call.
990//
991// The SPARC v9 ABI requires that floating point arguments are treated the same
992// as integers when calling a varargs function. This does not apply to the
993// fixed arguments that are part of the function's prototype.
994//
995// This function post-processes a CCValAssign array created by
996// AnalyzeCallOperands().
997static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
998 ArrayRef<ISD::OutputArg> Outs) {
999 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1000 const CCValAssign &VA = ArgLocs[i];
1001 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1002 // varargs functions.
1003 if (!VA.isRegLoc() || VA.getLocVT() != MVT::f64)
1004 continue;
1005 // The fixed arguments to a varargs function still go in FP registers.
1006 if (Outs[VA.getValNo()].IsFixed)
1007 continue;
1008
1009 // This floating point argument should be reassigned.
1010 CCValAssign NewVA;
1011
1012 // Determine the offset into the argument array.
1013 unsigned Offset = 8 * (VA.getLocReg() - SP::D0);
1014 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1015
1016 if (Offset < 6*8) {
1017 // This argument should go in %i0-%i5.
1018 unsigned IReg = SP::I0 + Offset/8;
1019 // Full register, just bitconvert into i64.
1020 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1021 IReg, MVT::i64, CCValAssign::BCvt);
1022 } else {
1023 // This needs to go to memory, we're out of integer registers.
1024 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1025 Offset, VA.getLocVT(), VA.getLocInfo());
1026 }
1027 ArgLocs[i] = NewVA;
1028 }
1029}
1030
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001031// Lower a call for the 64-bit ABI.
1032SDValue
1033SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1034 SmallVectorImpl<SDValue> &InVals) const {
1035 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001036 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001037 SDValue Chain = CLI.Chain;
1038
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001039 // Sparc target does not yet support tail call optimization.
1040 CLI.IsTailCall = false;
1041
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001042 // Analyze operands of the call, assigning locations to each operand.
1043 SmallVector<CCValAssign, 16> ArgLocs;
1044 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1045 DAG.getTarget(), ArgLocs, *DAG.getContext());
1046 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1047
1048 // Get the size of the outgoing arguments stack space requirement.
1049 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001050 // Called functions expect 6 argument words to exist in the stack frame, used
1051 // or not.
1052 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001053
1054 // Keep stack frames 16-byte aligned.
1055 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1056
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001057 // Varargs calls require special treatment.
1058 if (CLI.IsVarArg)
1059 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1060
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001061 // Adjust the stack pointer to make room for the arguments.
1062 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1063 // with more than 6 arguments.
Andrew Trickad6d08a2013-05-29 22:03:55 +00001064 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
1065 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001066
1067 // Collect the set of registers to pass to the function and their values.
1068 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1069 // instruction.
1070 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1071
1072 // Collect chains from all the memory opeations that copy arguments to the
1073 // stack. They must follow the stack pointer adjustment above and precede the
1074 // call instruction itself.
1075 SmallVector<SDValue, 8> MemOpChains;
1076
1077 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1078 const CCValAssign &VA = ArgLocs[i];
1079 SDValue Arg = CLI.OutVals[i];
1080
1081 // Promote the value if needed.
1082 switch (VA.getLocInfo()) {
1083 default:
1084 llvm_unreachable("Unknown location info!");
1085 case CCValAssign::Full:
1086 break;
1087 case CCValAssign::SExt:
1088 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1089 break;
1090 case CCValAssign::ZExt:
1091 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1092 break;
1093 case CCValAssign::AExt:
1094 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1095 break;
1096 case CCValAssign::BCvt:
1097 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
1098 break;
1099 }
1100
1101 if (VA.isRegLoc()) {
1102 // The custom bit on an i32 return value indicates that it should be
1103 // passed in the high bits of the register.
1104 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1105 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
1106 DAG.getConstant(32, MVT::i32));
1107
1108 // The next value may go in the low bits of the same register.
1109 // Handle both at once.
1110 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1111 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1112 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1113 CLI.OutVals[i+1]);
1114 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1115 // Skip the next value, it's already done.
1116 ++i;
1117 }
1118 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001119 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001120 continue;
1121 }
1122
1123 assert(VA.isMemLoc());
1124
1125 // Create a store off the stack pointer for this argument.
1126 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1127 // The argument area starts at %fp+BIAS+128 in the callee frame,
1128 // %sp+BIAS+128 in ours.
1129 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1130 Subtarget->getStackPointerBias() +
1131 128);
1132 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
1133 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1134 MachinePointerInfo(),
1135 false, false, 0));
1136 }
1137
1138 // Emit all stores, make sure they occur before the call.
1139 if (!MemOpChains.empty())
1140 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1141 &MemOpChains[0], MemOpChains.size());
1142
1143 // Build a sequence of CopyToReg nodes glued together with token chain and
1144 // glue operands which copy the outgoing args into registers. The InGlue is
1145 // necessary since all emitted instructions must be stuck together in order
1146 // to pass the live physical registers.
1147 SDValue InGlue;
1148 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1149 Chain = DAG.getCopyToReg(Chain, DL,
1150 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1151 InGlue = Chain.getValue(1);
1152 }
1153
1154 // If the callee is a GlobalAddress node (quite common, every direct call is)
1155 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1156 // Likewise ExternalSymbol -> TargetExternalSymbol.
1157 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001158 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001159 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1160 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy());
1161 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
1162 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy());
1163
1164 // Build the operands for the call instruction itself.
1165 SmallVector<SDValue, 8> Ops;
1166 Ops.push_back(Chain);
1167 Ops.push_back(Callee);
1168 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1169 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1170 RegsToPass[i].second.getValueType()));
1171
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001172 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001173 const SparcRegisterInfo *TRI =
1174 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
1175 const uint32_t *Mask = ((hasReturnsTwice)
1176 ? TRI->getRTCallPreservedMask(CLI.CallConv)
1177 : TRI->getCallPreservedMask(CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001178 assert(Mask && "Missing call preserved mask for calling convention");
1179 Ops.push_back(DAG.getRegisterMask(Mask));
1180
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001181 // Make sure the CopyToReg nodes are glued to the call instruction which
1182 // consumes the registers.
1183 if (InGlue.getNode())
1184 Ops.push_back(InGlue);
1185
1186 // Now the call itself.
1187 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1188 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, &Ops[0], Ops.size());
1189 InGlue = Chain.getValue(1);
1190
1191 // Revert the stack pointer immediately after the call.
1192 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001193 DAG.getIntPtrConstant(0, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001194 InGlue = Chain.getValue(1);
1195
1196 // Now extract the return values. This is more or less the same as
1197 // LowerFormalArguments_64.
1198
1199 // Assign locations to each value returned by this call.
1200 SmallVector<CCValAssign, 16> RVLocs;
1201 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1202 DAG.getTarget(), RVLocs, *DAG.getContext());
1203 RVInfo.AnalyzeCallResult(CLI.Ins, CC_Sparc64);
1204
1205 // Copy all of the result registers out of their specified physreg.
1206 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1207 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001208 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001209
1210 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1211 // reside in the same register in the high and low bits. Reuse the
1212 // CopyFromReg previous node to avoid duplicate copies.
1213 SDValue RV;
1214 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1215 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1216 RV = Chain.getValue(0);
1217
1218 // But usually we'll create a new CopyFromReg for a different register.
1219 if (!RV.getNode()) {
1220 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1221 Chain = RV.getValue(1);
1222 InGlue = Chain.getValue(2);
1223 }
1224
1225 // Get the high bits for i32 struct elements.
1226 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1227 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
1228 DAG.getConstant(32, MVT::i32));
1229
1230 // The callee promoted the return value, so insert an Assert?ext SDNode so
1231 // we won't promote the value again in this function.
1232 switch (VA.getLocInfo()) {
1233 case CCValAssign::SExt:
1234 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1235 DAG.getValueType(VA.getValVT()));
1236 break;
1237 case CCValAssign::ZExt:
1238 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1239 DAG.getValueType(VA.getValVT()));
1240 break;
1241 default:
1242 break;
1243 }
1244
1245 // Truncate the register down to the return value type.
1246 if (VA.isExtInLoc())
1247 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1248
1249 InVals.push_back(RV);
1250 }
1251
1252 return Chain;
1253}
1254
Chris Lattner0a1762e2008-03-17 03:21:36 +00001255//===----------------------------------------------------------------------===//
1256// TargetLowering Implementation
1257//===----------------------------------------------------------------------===//
1258
1259/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1260/// condition.
1261static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1262 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001263 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001264 case ISD::SETEQ: return SPCC::ICC_E;
1265 case ISD::SETNE: return SPCC::ICC_NE;
1266 case ISD::SETLT: return SPCC::ICC_L;
1267 case ISD::SETGT: return SPCC::ICC_G;
1268 case ISD::SETLE: return SPCC::ICC_LE;
1269 case ISD::SETGE: return SPCC::ICC_GE;
1270 case ISD::SETULT: return SPCC::ICC_CS;
1271 case ISD::SETULE: return SPCC::ICC_LEU;
1272 case ISD::SETUGT: return SPCC::ICC_GU;
1273 case ISD::SETUGE: return SPCC::ICC_CC;
1274 }
1275}
1276
1277/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1278/// FCC condition.
1279static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1280 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001281 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001282 case ISD::SETEQ:
1283 case ISD::SETOEQ: return SPCC::FCC_E;
1284 case ISD::SETNE:
1285 case ISD::SETUNE: return SPCC::FCC_NE;
1286 case ISD::SETLT:
1287 case ISD::SETOLT: return SPCC::FCC_L;
1288 case ISD::SETGT:
1289 case ISD::SETOGT: return SPCC::FCC_G;
1290 case ISD::SETLE:
1291 case ISD::SETOLE: return SPCC::FCC_LE;
1292 case ISD::SETGE:
1293 case ISD::SETOGE: return SPCC::FCC_GE;
1294 case ISD::SETULT: return SPCC::FCC_UL;
1295 case ISD::SETULE: return SPCC::FCC_ULE;
1296 case ISD::SETUGT: return SPCC::FCC_UG;
1297 case ISD::SETUGE: return SPCC::FCC_UGE;
1298 case ISD::SETUO: return SPCC::FCC_U;
1299 case ISD::SETO: return SPCC::FCC_O;
1300 case ISD::SETONE: return SPCC::FCC_LG;
1301 case ISD::SETUEQ: return SPCC::FCC_UE;
1302 }
1303}
1304
Chris Lattner0a1762e2008-03-17 03:21:36 +00001305SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattnerc9ea8fd2009-08-08 20:43:12 +00001306 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001307 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001308
Chris Lattner0a1762e2008-03-17 03:21:36 +00001309 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001310 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1311 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1312 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001313 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001314 if (Subtarget->is64Bit())
1315 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001316
1317 // Turn FP extload into load/fextend
Owen Anderson9f944592009-08-11 20:47:22 +00001318 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001319 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
1320
Chris Lattner0a1762e2008-03-17 03:21:36 +00001321 // Sparc doesn't have i1 sign extending load
Owen Anderson9f944592009-08-11 20:47:22 +00001322 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001323
Chris Lattner0a1762e2008-03-17 03:21:36 +00001324 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001325 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001326 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1327 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001328
1329 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +00001330 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1331 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1332 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001333 setOperationAction(ISD::BlockAddress, getPointerTy(), Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001334
Chris Lattner0a1762e2008-03-17 03:21:36 +00001335 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001336 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1337 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1338 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001339
1340 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001341 setOperationAction(ISD::UREM, MVT::i32, Expand);
1342 setOperationAction(ISD::SREM, MVT::i32, Expand);
1343 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1344 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001345
Roman Divacky2262cfa2013-10-31 19:22:33 +00001346 // ... nor does SparcV9.
1347 if (Subtarget->is64Bit()) {
1348 setOperationAction(ISD::UREM, MVT::i64, Expand);
1349 setOperationAction(ISD::SREM, MVT::i64, Expand);
1350 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1351 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1352 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001353
1354 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001355 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1356 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001357 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1358 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001359
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001360 // Custom Expand fp<->uint
1361 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1362 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001363 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1364 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001365
Wesley Peck527da1b2010-11-23 03:31:01 +00001366 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1367 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001368
Chris Lattner0a1762e2008-03-17 03:21:36 +00001369 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001370 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1371 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1372 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001373 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1374
Owen Anderson9f944592009-08-11 20:47:22 +00001375 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1376 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1377 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001378 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001379
Chris Lattner0a1762e2008-03-17 03:21:36 +00001380 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001381 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1382 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1383 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1384 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1385 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1386 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001387 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001388
Owen Anderson9f944592009-08-11 20:47:22 +00001389 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1390 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1391 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001392 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001393
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001394 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001395 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1396 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1397 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1398 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001399 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1400 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001401 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1402 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001403 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001404 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001405
1406 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
1407 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1408 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1409 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1411 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001412 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1413 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001414 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001415 }
1416
Eli Friedman26a48482011-07-27 22:21:52 +00001417 // FIXME: There are instructions available for ATOMIC_FENCE
1418 // on SparcV8 and later.
Eli Friedman26a48482011-07-27 22:21:52 +00001419 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001420
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001421 if (!Subtarget->isV9()) {
1422 // SparcV8 does not have FNEGD and FABSD.
1423 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1424 setOperationAction(ISD::FABS, MVT::f64, Custom);
1425 }
1426
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001427 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1428 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1429 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1430 setOperationAction(ISD::FREM , MVT::f128, Expand);
1431 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001432 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1433 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001434 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001435 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001436 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001437 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1438 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001439 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001440 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001441 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001442 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
1443 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001444 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001445 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001446 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001447 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1448 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1449 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001450 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001451 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1452 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001453 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001454 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1455 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001456
Owen Anderson9f944592009-08-11 20:47:22 +00001457 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1458 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1459 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001460
1461 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001462 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1463 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001464
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001465 if (Subtarget->is64Bit()) {
1466 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1467 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1468 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1469 setOperationAction(ISD::MULHS, MVT::i64, Expand);
1470 }
1471
Chris Lattner0a1762e2008-03-17 03:21:36 +00001472 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001473 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001474 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001475 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001476
Chris Lattner0a1762e2008-03-17 03:21:36 +00001477 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001478 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1479 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1480 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1481 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1482 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001483
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +00001484 setExceptionPointerRegister(SP::I0);
1485 setExceptionSelectorRegister(SP::I1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001486
Chris Lattner0a1762e2008-03-17 03:21:36 +00001487 setStackPointerRegisterToSaveRestore(SP::O6);
1488
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001489 if (Subtarget->isV9())
Owen Anderson9f944592009-08-11 20:47:22 +00001490 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001491
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001492 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1493 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1494 setOperationAction(ISD::STORE, MVT::f128, Legal);
1495 } else {
1496 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1497 setOperationAction(ISD::STORE, MVT::f128, Custom);
1498 }
1499
1500 if (Subtarget->hasHardQuad()) {
1501 setOperationAction(ISD::FADD, MVT::f128, Legal);
1502 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1503 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1504 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1505 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1506 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1507 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1508 if (Subtarget->isV9()) {
1509 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1510 setOperationAction(ISD::FABS, MVT::f128, Legal);
1511 } else {
1512 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1513 setOperationAction(ISD::FABS, MVT::f128, Custom);
1514 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001515
1516 if (!Subtarget->is64Bit()) {
1517 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1518 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1519 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1520 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1521 }
1522
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001523 } else {
1524 // Custom legalize f128 operations.
1525
1526 setOperationAction(ISD::FADD, MVT::f128, Custom);
1527 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1528 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1529 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1530 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1531 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1532 setOperationAction(ISD::FABS, MVT::f128, Custom);
1533
1534 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1535 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1536 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1537
1538 // Setup Runtime library names.
1539 if (Subtarget->is64Bit()) {
1540 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1541 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1542 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1543 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1544 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1545 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001546 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001547 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001548 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001549 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1550 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1551 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1552 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001553 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1554 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1555 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1556 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1557 } else {
1558 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1559 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1560 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1561 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1562 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1563 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001564 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001565 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001566 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001567 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1568 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1569 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1570 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001571 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1572 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1573 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1574 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1575 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001576 }
1577
Eli Friedman2518f832011-05-06 20:34:06 +00001578 setMinFunctionAlignment(2);
1579
Chris Lattner0a1762e2008-03-17 03:21:36 +00001580 computeRegisterProperties();
1581}
1582
1583const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1584 switch (Opcode) {
1585 default: return 0;
1586 case SPISD::CMPICC: return "SPISD::CMPICC";
1587 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1588 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001589 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001590 case SPISD::BRFCC: return "SPISD::BRFCC";
1591 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001592 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001593 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1594 case SPISD::Hi: return "SPISD::Hi";
1595 case SPISD::Lo: return "SPISD::Lo";
1596 case SPISD::FTOI: return "SPISD::FTOI";
1597 case SPISD::ITOF: return "SPISD::ITOF";
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001598 case SPISD::FTOX: return "SPISD::FTOX";
1599 case SPISD::XTOF: return "SPISD::XTOF";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001600 case SPISD::CALL: return "SPISD::CALL";
1601 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001602 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001603 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001604 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1605 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1606 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001607 }
1608}
1609
1610/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1611/// be zero. Op is expected to be a target specific node. Used by DAG
1612/// combiner.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001613void SparcTargetLowering::computeMaskedBitsForTargetNode
1614 (const SDValue Op,
1615 APInt &KnownZero,
1616 APInt &KnownOne,
1617 const SelectionDAG &DAG,
1618 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001619 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001620 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001621
Chris Lattner0a1762e2008-03-17 03:21:36 +00001622 switch (Op.getOpcode()) {
1623 default: break;
1624 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001625 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001626 case SPISD::SELECT_FCC:
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001627 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1628 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001629 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1630 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1631
Chris Lattner0a1762e2008-03-17 03:21:36 +00001632 // Only known if known in both the LHS and RHS.
1633 KnownOne &= KnownOne2;
1634 KnownZero &= KnownZero2;
1635 break;
1636 }
1637}
1638
Chris Lattner0a1762e2008-03-17 03:21:36 +00001639// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1640// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001641static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001642 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001643 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001644 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001645 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001646 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1647 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001648 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1649 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1650 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1651 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1652 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001653 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1654 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001655 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001656 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001657 LHS = CMPCC.getOperand(0);
1658 RHS = CMPCC.getOperand(1);
1659 }
1660}
1661
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001662// Convert to a target node and set target flags.
1663SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1664 SelectionDAG &DAG) const {
1665 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1666 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001667 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001668 GA->getValueType(0),
1669 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001670
1671 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1672 return DAG.getTargetConstantPool(CP->getConstVal(),
1673 CP->getValueType(0),
1674 CP->getAlignment(),
1675 CP->getOffset(), TF);
1676
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001677 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1678 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1679 Op.getValueType(),
1680 0,
1681 TF);
1682
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001683 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1684 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1685 ES->getValueType(0), TF);
1686
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001687 llvm_unreachable("Unhandled address SDNode");
1688}
1689
1690// Split Op into high and low parts according to HiTF and LoTF.
1691// Return an ADD node combining the parts.
1692SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1693 unsigned HiTF, unsigned LoTF,
1694 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001695 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001696 EVT VT = Op.getValueType();
1697 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1698 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1699 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1700}
1701
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001702// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1703// or ExternalSymbol SDNode.
1704SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001705 SDLoc DL(Op);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001706 EVT VT = getPointerTy();
1707
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001708 // Handle PIC mode first.
1709 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1710 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
1711 SDValue HiLo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001712 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1713 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001714 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1715 // function has calls.
1716 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1717 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001718 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1719 MachinePointerInfo::getGOT(), false, false, false, 0);
1720 }
1721
1722 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001723 switch(getTargetMachine().getCodeModel()) {
1724 default:
1725 llvm_unreachable("Unsupported absolute code model");
Venkatraman Govindaraju2ea4c282013-10-08 07:15:22 +00001726 case CodeModel::JITDefault:
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001727 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001728 // abs32.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001729 return makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1730 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001731 // abs44.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001732 SDValue H44 = makeHiLoPair(Op, SPII::MO_H44, SPII::MO_M44, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001733 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, MVT::i32));
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001734 SDValue L44 = withTargetFlags(Op, SPII::MO_L44, DAG);
1735 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1736 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1737 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001738 case CodeModel::Large: {
1739 // abs64.
1740 SDValue Hi = makeHiLoPair(Op, SPII::MO_HH, SPII::MO_HM, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001741 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, MVT::i32));
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001742 SDValue Lo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1743 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1744 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001745 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001746}
1747
Wesley Peck527da1b2010-11-23 03:31:01 +00001748SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001749 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001750 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001751}
1752
Chris Lattner840c7002009-09-15 17:46:24 +00001753SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001754 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001755 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001756}
1757
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001758SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1759 SelectionDAG &DAG) const {
1760 return makeAddress(Op, DAG);
1761}
1762
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001763SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1764 SelectionDAG &DAG) const {
1765
1766 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1767 SDLoc DL(GA);
1768 const GlobalValue *GV = GA->getGlobal();
1769 EVT PtrVT = getPointerTy();
1770
1771 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1772
1773 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
1774 unsigned HiTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_HI22
1775 : SPII::MO_TLS_LDM_HI22);
1776 unsigned LoTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_LO10
1777 : SPII::MO_TLS_LDM_LO10);
1778 unsigned addTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_ADD
1779 : SPII::MO_TLS_LDM_ADD);
1780 unsigned callTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_CALL
1781 : SPII::MO_TLS_LDM_CALL);
1782
1783 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1784 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1785 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1786 withTargetFlags(Op, addTF, DAG));
1787
1788 SDValue Chain = DAG.getEntryNode();
1789 SDValue InFlag;
1790
1791 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, true), DL);
1792 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
1793 InFlag = Chain.getValue(1);
1794 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
1795 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
1796
1797 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1798 SmallVector<SDValue, 4> Ops;
1799 Ops.push_back(Chain);
1800 Ops.push_back(Callee);
1801 Ops.push_back(Symbol);
1802 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
1803 const uint32_t *Mask = getTargetMachine()
1804 .getRegisterInfo()->getCallPreservedMask(CallingConv::C);
1805 assert(Mask && "Missing call preserved mask for calling convention");
1806 Ops.push_back(DAG.getRegisterMask(Mask));
1807 Ops.push_back(InFlag);
1808 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, &Ops[0], Ops.size());
1809 InFlag = Chain.getValue(1);
1810 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, true),
1811 DAG.getIntPtrConstant(0, true), InFlag, DL);
1812 InFlag = Chain.getValue(1);
1813 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
1814
1815 if (model != TLSModel::LocalDynamic)
1816 return Ret;
1817
1818 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
1819 withTargetFlags(Op, SPII::MO_TLS_LDO_HIX22, DAG));
1820 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
1821 withTargetFlags(Op, SPII::MO_TLS_LDO_LOX10, DAG));
1822 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1823 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
1824 withTargetFlags(Op, SPII::MO_TLS_LDO_ADD, DAG));
1825 }
1826
1827 if (model == TLSModel::InitialExec) {
1828 unsigned ldTF = ((PtrVT == MVT::i64)? SPII::MO_TLS_IE_LDX
1829 : SPII::MO_TLS_IE_LD);
1830
1831 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1832
1833 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1834 // function has calls.
1835 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1836 MFI->setHasCalls(true);
1837
1838 SDValue TGA = makeHiLoPair(Op,
1839 SPII::MO_TLS_IE_HI22, SPII::MO_TLS_IE_LO10, DAG);
1840 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
1841 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
1842 DL, PtrVT, Ptr,
1843 withTargetFlags(Op, ldTF, DAG));
1844 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
1845 DAG.getRegister(SP::G7, PtrVT), Offset,
1846 withTargetFlags(Op, SPII::MO_TLS_IE_ADD, DAG));
1847 }
1848
1849 assert(model == TLSModel::LocalExec);
1850 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
1851 withTargetFlags(Op, SPII::MO_TLS_LE_HIX22, DAG));
1852 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
1853 withTargetFlags(Op, SPII::MO_TLS_LE_LOX10, DAG));
1854 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1855
1856 return DAG.getNode(ISD::ADD, DL, PtrVT,
1857 DAG.getRegister(SP::G7, PtrVT), Offset);
1858}
1859
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001860SDValue
1861SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1862 SDValue Arg, SDLoc DL,
1863 SelectionDAG &DAG) const {
1864 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1865 EVT ArgVT = Arg.getValueType();
1866 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1867
1868 ArgListEntry Entry;
1869 Entry.Node = Arg;
1870 Entry.Ty = ArgTy;
1871
1872 if (ArgTy->isFP128Ty()) {
1873 // Create a stack object and pass the pointer to the library function.
1874 int FI = MFI->CreateStackObject(16, 8, false);
1875 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
1876 Chain = DAG.getStore(Chain,
1877 DL,
1878 Entry.Node,
1879 FIPtr,
1880 MachinePointerInfo(),
1881 false,
1882 false,
1883 8);
1884
1885 Entry.Node = FIPtr;
1886 Entry.Ty = PointerType::getUnqual(ArgTy);
1887 }
1888 Args.push_back(Entry);
1889 return Chain;
1890}
1891
1892SDValue
1893SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
1894 const char *LibFuncName,
1895 unsigned numArgs) const {
1896
1897 ArgListTy Args;
1898
1899 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1900
1901 SDValue Callee = DAG.getExternalSymbol(LibFuncName, getPointerTy());
1902 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
1903 Type *RetTyABI = RetTy;
1904 SDValue Chain = DAG.getEntryNode();
1905 SDValue RetPtr;
1906
1907 if (RetTy->isFP128Ty()) {
1908 // Create a Stack Object to receive the return value of type f128.
1909 ArgListEntry Entry;
1910 int RetFI = MFI->CreateStackObject(16, 8, false);
1911 RetPtr = DAG.getFrameIndex(RetFI, getPointerTy());
1912 Entry.Node = RetPtr;
1913 Entry.Ty = PointerType::getUnqual(RetTy);
1914 if (!Subtarget->is64Bit())
1915 Entry.isSRet = true;
1916 Entry.isReturned = false;
1917 Args.push_back(Entry);
1918 RetTyABI = Type::getVoidTy(*DAG.getContext());
1919 }
1920
1921 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
1922 for (unsigned i = 0, e = numArgs; i != e; ++i) {
1923 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
1924 }
1925 TargetLowering::
1926 CallLoweringInfo CLI(Chain,
1927 RetTyABI,
1928 false, false, false, false,
1929 0, CallingConv::C,
1930 false, false, true,
1931 Callee, Args, DAG, SDLoc(Op));
1932 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
1933
1934 // chain is in second result.
1935 if (RetTyABI == RetTy)
1936 return CallInfo.first;
1937
1938 assert (RetTy->isFP128Ty() && "Unexpected return type!");
1939
1940 Chain = CallInfo.second;
1941
1942 // Load RetPtr to get the return value.
1943 return DAG.getLoad(Op.getValueType(),
1944 SDLoc(Op),
1945 Chain,
1946 RetPtr,
1947 MachinePointerInfo(),
1948 false, false, false, 8);
1949}
1950
1951SDValue
1952SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
1953 unsigned &SPCC,
1954 SDLoc DL,
1955 SelectionDAG &DAG) const {
1956
1957 const char *LibCall = 0;
1958 bool is64Bit = Subtarget->is64Bit();
1959 switch(SPCC) {
1960 default: llvm_unreachable("Unhandled conditional code!");
1961 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
1962 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
1963 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
1964 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
1965 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
1966 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
1967 case SPCC::FCC_UL :
1968 case SPCC::FCC_ULE:
1969 case SPCC::FCC_UG :
1970 case SPCC::FCC_UGE:
1971 case SPCC::FCC_U :
1972 case SPCC::FCC_O :
1973 case SPCC::FCC_LG :
1974 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
1975 }
1976
1977 SDValue Callee = DAG.getExternalSymbol(LibCall, getPointerTy());
1978 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
1979 ArgListTy Args;
1980 SDValue Chain = DAG.getEntryNode();
1981 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
1982 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
1983
1984 TargetLowering::
1985 CallLoweringInfo CLI(Chain,
1986 RetTy,
1987 false, false, false, false,
1988 0, CallingConv::C,
1989 false, false, true,
1990 Callee, Args, DAG, DL);
1991
1992 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
1993
1994 // result is in first, and chain is in second result.
1995 SDValue Result = CallInfo.first;
1996
1997 switch(SPCC) {
1998 default: {
1999 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2000 SPCC = SPCC::ICC_NE;
2001 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2002 }
2003 case SPCC::FCC_UL : {
2004 SDValue Mask = DAG.getTargetConstant(1, Result.getValueType());
2005 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2006 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2007 SPCC = SPCC::ICC_NE;
2008 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2009 }
2010 case SPCC::FCC_ULE: {
Venkatraman Govindarajub803cec2013-09-04 15:15:20 +00002011 SDValue RHS = DAG.getTargetConstant(2, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002012 SPCC = SPCC::ICC_NE;
2013 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2014 }
2015 case SPCC::FCC_UG : {
2016 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2017 SPCC = SPCC::ICC_G;
2018 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2019 }
2020 case SPCC::FCC_UGE: {
2021 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2022 SPCC = SPCC::ICC_NE;
2023 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2024 }
2025
2026 case SPCC::FCC_U : {
2027 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2028 SPCC = SPCC::ICC_E;
2029 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2030 }
2031 case SPCC::FCC_O : {
2032 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2033 SPCC = SPCC::ICC_NE;
2034 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2035 }
2036 case SPCC::FCC_LG : {
2037 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2038 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2039 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2040 SPCC = SPCC::ICC_NE;
2041 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2042 }
2043 case SPCC::FCC_UE : {
2044 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2045 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2046 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2047 SPCC = SPCC::ICC_E;
2048 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2049 }
2050 }
2051}
2052
2053static SDValue
2054LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2055 const SparcTargetLowering &TLI) {
2056
2057 if (Op.getOperand(0).getValueType() == MVT::f64)
2058 return TLI.LowerF128Op(Op, DAG,
2059 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2060
2061 if (Op.getOperand(0).getValueType() == MVT::f32)
2062 return TLI.LowerF128Op(Op, DAG,
2063 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2064
2065 llvm_unreachable("fpextend with non-float operand!");
2066 return SDValue(0, 0);
2067}
2068
2069static SDValue
2070LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2071 const SparcTargetLowering &TLI) {
2072 // FP_ROUND on f64 and f32 are legal.
2073 if (Op.getOperand(0).getValueType() != MVT::f128)
2074 return Op;
2075
2076 if (Op.getValueType() == MVT::f64)
2077 return TLI.LowerF128Op(Op, DAG,
2078 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2079 if (Op.getValueType() == MVT::f32)
2080 return TLI.LowerF128Op(Op, DAG,
2081 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2082
2083 llvm_unreachable("fpround to non-float!");
2084 return SDValue(0, 0);
2085}
2086
2087static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2088 const SparcTargetLowering &TLI,
2089 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002090 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002091 EVT VT = Op.getValueType();
2092 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002093
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002094 // Expand f128 operations to fp128 abi calls.
2095 if (Op.getOperand(0).getValueType() == MVT::f128
2096 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2097 const char *libName = TLI.getLibcallName(VT == MVT::i32
2098 ? RTLIB::FPTOSINT_F128_I32
2099 : RTLIB::FPTOSINT_F128_I64);
2100 return TLI.LowerF128Op(Op, DAG, libName, 1);
2101 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002102
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002103 // Expand if the resulting type is illegal.
2104 if (!TLI.isTypeLegal(VT))
2105 return SDValue(0, 0);
2106
2107 // Otherwise, Convert the fp value to integer in an FP register.
2108 if (VT == MVT::i32)
2109 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2110 else
2111 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2112
2113 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002114}
2115
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002116static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2117 const SparcTargetLowering &TLI,
2118 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002119 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002120 EVT OpVT = Op.getOperand(0).getValueType();
2121 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2122
2123 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2124
2125 // Expand f128 operations to fp128 ABI calls.
2126 if (Op.getValueType() == MVT::f128
2127 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2128 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2129 ? RTLIB::SINTTOFP_I32_F128
2130 : RTLIB::SINTTOFP_I64_F128);
2131 return TLI.LowerF128Op(Op, DAG, libName, 1);
2132 }
2133
2134 // Expand if the operand type is illegal.
2135 if (!TLI.isTypeLegal(OpVT))
2136 return SDValue(0, 0);
2137
2138 // Otherwise, Convert the int value to FP in an FP register.
2139 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2140 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2141 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002142}
2143
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002144static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2145 const SparcTargetLowering &TLI,
2146 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002147 SDLoc dl(Op);
2148 EVT VT = Op.getValueType();
2149
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002150 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002151 // quad floating point instructions and the resulting type is legal.
2152 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2153 (hasHardQuad && TLI.isTypeLegal(VT)))
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002154 return SDValue(0, 0);
2155
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002156 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002157
2158 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002159 TLI.getLibcallName(VT == MVT::i32
2160 ? RTLIB::FPTOUINT_F128_I32
2161 : RTLIB::FPTOUINT_F128_I64),
2162 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002163}
2164
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002165static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2166 const SparcTargetLowering &TLI,
2167 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002168 SDLoc dl(Op);
2169 EVT OpVT = Op.getOperand(0).getValueType();
2170 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2171
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002172 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002173 // quad floating point instructions and the operand type is legal.
2174 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002175 return SDValue(0, 0);
2176
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002177 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002178 TLI.getLibcallName(OpVT == MVT::i32
2179 ? RTLIB::UINTTOFP_I32_F128
2180 : RTLIB::UINTTOFP_I64_F128),
2181 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002182}
2183
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002184static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2185 const SparcTargetLowering &TLI,
2186 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002187 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002188 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002189 SDValue LHS = Op.getOperand(2);
2190 SDValue RHS = Op.getOperand(3);
2191 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002192 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002193 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002194
Chris Lattner0a1762e2008-03-17 03:21:36 +00002195 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2196 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2197 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002198
Chris Lattner0a1762e2008-03-17 03:21:36 +00002199 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002200 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002201 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002202 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002203 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002204 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2205 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002206 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002207 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2208 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2209 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2210 Opc = SPISD::BRICC;
2211 } else {
2212 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2213 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2214 Opc = SPISD::BRFCC;
2215 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002216 }
Owen Anderson9f944592009-08-11 20:47:22 +00002217 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
2218 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002219}
2220
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002221static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2222 const SparcTargetLowering &TLI,
2223 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002224 SDValue LHS = Op.getOperand(0);
2225 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002226 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002227 SDValue TrueVal = Op.getOperand(2);
2228 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002229 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002230 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002231
Chris Lattner0a1762e2008-03-17 03:21:36 +00002232 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2233 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2234 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002235
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002236 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002237 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002238 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002239 Opc = LHS.getValueType() == MVT::i32 ?
2240 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002241 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2242 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002243 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2244 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2245 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2246 Opc = SPISD::SELECT_ICC;
2247 } else {
2248 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2249 Opc = SPISD::SELECT_FCC;
2250 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2251 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002252 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002253 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson9f944592009-08-11 20:47:22 +00002254 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002255}
2256
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002257static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002258 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002259 MachineFunction &MF = DAG.getMachineFunction();
2260 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
2261
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002262 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002263 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2264
Chris Lattner0a1762e2008-03-17 03:21:36 +00002265 // vastart just stores the address of the VarArgsFrameIndex slot into the
2266 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002267 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002268 SDValue Offset =
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002269 DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(),
2270 DAG.getRegister(SP::I6, TLI.getPointerTy()),
2271 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset()));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002272 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002273 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002274 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002275}
2276
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002277static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002278 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002279 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002280 SDValue InChain = Node->getOperand(0);
2281 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002282 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002283 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002284 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002285 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002286 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002287 // Increment the pointer, VAList, to the next vaarg.
2288 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
2289 DAG.getIntPtrConstant(VT.getSizeInBits()/8));
2290 // Store the incremented VAList to the legalized pointer.
2291 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002292 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002293 // Load the actual argument out of the pointer VAList.
2294 // We can't count on greater alignment than the word size.
2295 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2296 false, false, false,
2297 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002298}
2299
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002300static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
2301 bool is64Bit) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002302 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2303 SDValue Size = Op.getOperand(1); // Legalize the size.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002304 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002305 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002306
Chris Lattner0a1762e2008-03-17 03:21:36 +00002307 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002308 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2309 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002310 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002311
Chris Lattner0a1762e2008-03-17 03:21:36 +00002312 // The resultant pointer is actually 16 words from the bottom of the stack,
2313 // to provide a register spill area.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002314 unsigned regSpillArea = (is64Bit) ? 128 : 96;
2315 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
2316 DAG.getConstant(regSpillArea, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002317 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002318 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002319}
2320
Chris Lattner0a1762e2008-03-17 03:21:36 +00002321
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002322static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002323 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002324 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002325 dl, MVT::Other, DAG.getEntryNode());
2326 return Chain;
2327}
2328
2329static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2330 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2331 MFI->setFrameAddressIsTaken(true);
2332
2333 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002334 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002335 unsigned FrameReg = SP::I6;
2336
2337 uint64_t depth = Op.getConstantOperandVal(0);
2338
2339 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002340 if (depth == 0)
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002341 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2342 else {
2343 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002344 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002345 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002346
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002347 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002348 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002349 dl, MVT::i32,
2350 FrameAddr, DAG.getIntPtrConstant(56));
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002351 FrameAddr = DAG.getLoad(MVT::i32, dl,
2352 Chain,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002353 Ptr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002354 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002355 }
2356 }
2357 return FrameAddr;
2358}
2359
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002360static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
2361 const SparcTargetLowering &TLI) {
2362 MachineFunction &MF = DAG.getMachineFunction();
2363 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002364 MFI->setReturnAddressIsTaken(true);
2365
2366 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002367 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002368 uint64_t depth = Op.getConstantOperandVal(0);
2369
2370 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002371 if (depth == 0) {
2372 unsigned RetReg = MF.addLiveIn(SP::I7,
2373 TLI.getRegClassFor(TLI.getPointerTy()));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002374 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002375 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002376 // Need frame address to find return address of the caller.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002377 MFI->setFrameAddressIsTaken(true);
2378
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002379 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002380 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002381 RetAddr = DAG.getCopyFromReg(Chain, dl, SP::I6, VT);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002382
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002383 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002384 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002385 dl, MVT::i32,
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002386 RetAddr,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002387 DAG.getIntPtrConstant((i == depth-1)?60:56));
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002388 RetAddr = DAG.getLoad(MVT::i32, dl,
2389 Chain,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002390 Ptr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002391 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002392 }
2393 }
2394 return RetAddr;
2395}
2396
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002397static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002398{
2399 SDLoc dl(Op);
2400
2401 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002402 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002403
2404 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2405 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2406 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2407
2408 SDValue SrcReg64 = Op.getOperand(0);
2409 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2410 SrcReg64);
2411 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2412 SrcReg64);
2413
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002414 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002415
2416 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2417 dl, MVT::f64), 0);
2418 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2419 DstReg64, Hi32);
2420 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2421 DstReg64, Lo32);
2422 return DstReg64;
2423}
2424
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002425// Lower a f128 load into two f64 loads.
2426static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2427{
2428 SDLoc dl(Op);
2429 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2430 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2431 && "Unexpected node type");
2432
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002433 unsigned alignment = LdNode->getAlignment();
2434 if (alignment > 8)
2435 alignment = 8;
2436
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002437 SDValue Hi64 = DAG.getLoad(MVT::f64,
2438 dl,
2439 LdNode->getChain(),
2440 LdNode->getBasePtr(),
2441 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002442 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002443 EVT addrVT = LdNode->getBasePtr().getValueType();
2444 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2445 LdNode->getBasePtr(),
2446 DAG.getConstant(8, addrVT));
2447 SDValue Lo64 = DAG.getLoad(MVT::f64,
2448 dl,
2449 LdNode->getChain(),
2450 LoPtr,
2451 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002452 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002453
2454 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2455 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2456
2457 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2458 dl, MVT::f128);
2459 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2460 MVT::f128,
2461 SDValue(InFP128, 0),
2462 Hi64,
2463 SubRegEven);
2464 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2465 MVT::f128,
2466 SDValue(InFP128, 0),
2467 Lo64,
2468 SubRegOdd);
2469 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2470 SDValue(Lo64.getNode(), 1) };
2471 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2472 &OutChains[0], 2);
2473 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
2474 return DAG.getMergeValues(Ops, 2, dl);
2475}
2476
2477// Lower a f128 store into two f64 stores.
2478static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2479 SDLoc dl(Op);
2480 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2481 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2482 && "Unexpected node type");
2483 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2484 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2485
2486 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2487 dl,
2488 MVT::f64,
2489 StNode->getValue(),
2490 SubRegEven);
2491 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2492 dl,
2493 MVT::f64,
2494 StNode->getValue(),
2495 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002496
2497 unsigned alignment = StNode->getAlignment();
2498 if (alignment > 8)
2499 alignment = 8;
2500
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002501 SDValue OutChains[2];
2502 OutChains[0] = DAG.getStore(StNode->getChain(),
2503 dl,
2504 SDValue(Hi64, 0),
2505 StNode->getBasePtr(),
2506 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002507 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002508 EVT addrVT = StNode->getBasePtr().getValueType();
2509 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2510 StNode->getBasePtr(),
2511 DAG.getConstant(8, addrVT));
2512 OutChains[1] = DAG.getStore(StNode->getChain(),
2513 dl,
2514 SDValue(Lo64, 0),
2515 LoPtr,
2516 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002517 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002518 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2519 &OutChains[0], 2);
2520}
2521
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002522static SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG,
2523 const SparcTargetLowering &TLI,
2524 bool is64Bit) {
2525 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002526 return LowerF64Op(Op, DAG, ISD::FNEG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002527 if (Op.getValueType() == MVT::f128)
2528 return TLI.LowerF128Op(Op, DAG, ((is64Bit) ? "_Qp_neg" : "_Q_neg"), 1);
2529 return Op;
2530}
2531
2532static SDValue LowerFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
2533 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002534 return LowerF64Op(Op, DAG, ISD::FABS);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002535 if (Op.getValueType() != MVT::f128)
2536 return Op;
2537
2538 // Lower fabs on f128 to fabs on f64
2539 // fabs f128 => fabs f64:sub_even64, fmov f64:sub_odd64
2540
2541 SDLoc dl(Op);
2542 SDValue SrcReg128 = Op.getOperand(0);
2543 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2544 SrcReg128);
2545 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2546 SrcReg128);
2547 if (isV9)
2548 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2549 else
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002550 Hi64 = LowerF64Op(Hi64, DAG, ISD::FABS);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002551
2552 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2553 dl, MVT::f128), 0);
2554 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2555 DstReg128, Hi64);
2556 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2557 DstReg128, Lo64);
2558 return DstReg128;
2559}
2560
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002561static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002562
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002563 if (Op.getValueType() != MVT::i64)
2564 return Op;
2565
2566 SDLoc dl(Op);
2567 SDValue Src1 = Op.getOperand(0);
2568 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2569 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
2570 DAG.getConstant(32, MVT::i64));
2571 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2572
2573 SDValue Src2 = Op.getOperand(1);
2574 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2575 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
2576 DAG.getConstant(32, MVT::i64));
2577 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2578
2579
2580 bool hasChain = false;
2581 unsigned hiOpc = Op.getOpcode();
2582 switch (Op.getOpcode()) {
2583 default: llvm_unreachable("Invalid opcode");
2584 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2585 case ISD::ADDE: hasChain = true; break;
2586 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2587 case ISD::SUBE: hasChain = true; break;
2588 }
2589 SDValue Lo;
2590 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2591 if (hasChain) {
2592 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2593 Op.getOperand(2));
2594 } else {
2595 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2596 }
2597 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2598 SDValue Carry = Hi.getValue(1);
2599
2600 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2601 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2602 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
2603 DAG.getConstant(32, MVT::i64));
2604
2605 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2606 SDValue Ops[2] = { Dst, Carry };
2607 return DAG.getMergeValues(Ops, 2, dl);
2608}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002609
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002610SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002611LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002612
2613 bool hasHardQuad = Subtarget->hasHardQuad();
2614 bool is64Bit = Subtarget->is64Bit();
2615 bool isV9 = Subtarget->isV9();
2616
Chris Lattner0a1762e2008-03-17 03:21:36 +00002617 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002618 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002619
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002620 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002621 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002622 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002623 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002624 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002625 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002626 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2627 hasHardQuad);
2628 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2629 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002630 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2631 hasHardQuad);
2632 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2633 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002634 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2635 hasHardQuad);
2636 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2637 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002638 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2639 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002640 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
2641 is64Bit);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002642
2643 case ISD::LOAD: return LowerF128Load(Op, DAG);
2644 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002645 case ISD::FADD: return LowerF128Op(Op, DAG,
2646 getLibcallName(RTLIB::ADD_F128), 2);
2647 case ISD::FSUB: return LowerF128Op(Op, DAG,
2648 getLibcallName(RTLIB::SUB_F128), 2);
2649 case ISD::FMUL: return LowerF128Op(Op, DAG,
2650 getLibcallName(RTLIB::MUL_F128), 2);
2651 case ISD::FDIV: return LowerF128Op(Op, DAG,
2652 getLibcallName(RTLIB::DIV_F128), 2);
2653 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2654 getLibcallName(RTLIB::SQRT_F128),1);
2655 case ISD::FNEG: return LowerFNEG(Op, DAG, *this, is64Bit);
2656 case ISD::FABS: return LowerFABS(Op, DAG, isV9);
2657 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2658 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002659 case ISD::ADDC:
2660 case ISD::ADDE:
2661 case ISD::SUBC:
2662 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002663 }
2664}
2665
2666MachineBasicBlock *
2667SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002668 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002669 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
2670 unsigned BROpcode;
2671 unsigned CC;
Dale Johannesen215a9252009-02-13 02:31:35 +00002672 DebugLoc dl = MI->getDebugLoc();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002673 // Figure out the conditional branch opcode to use for this select_cc.
2674 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002675 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002676 case SP::SELECT_CC_Int_ICC:
2677 case SP::SELECT_CC_FP_ICC:
2678 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002679 case SP::SELECT_CC_QFP_ICC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00002680 BROpcode = SP::BCOND;
2681 break;
2682 case SP::SELECT_CC_Int_FCC:
2683 case SP::SELECT_CC_FP_FCC:
2684 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002685 case SP::SELECT_CC_QFP_FCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00002686 BROpcode = SP::FBCOND;
2687 break;
2688 }
2689
2690 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002691
Chris Lattner0a1762e2008-03-17 03:21:36 +00002692 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2693 // control-flow pattern. The incoming instruction knows the destination vreg
2694 // to set, the condition code register to branch on, the true/false values to
2695 // select between, and a branch opcode to use.
2696 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00002697 MachineFunction::iterator It = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002698 ++It;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002699
Chris Lattner0a1762e2008-03-17 03:21:36 +00002700 // thisMBB:
2701 // ...
2702 // TrueVal = ...
2703 // [f]bCC copy1MBB
2704 // fallthrough --> copy0MBB
2705 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002706 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00002707 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2708 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00002709 F->insert(It, copy0MBB);
2710 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00002711
2712 // Transfer the remainder of BB and its successor edges to sinkMBB.
2713 sinkMBB->splice(sinkMBB->begin(), BB,
2714 llvm::next(MachineBasicBlock::iterator(MI)),
2715 BB->end());
2716 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2717
2718 // Add the true and fallthrough blocks as its successors.
2719 BB->addSuccessor(copy0MBB);
2720 BB->addSuccessor(sinkMBB);
2721
Dale Johannesen215a9252009-02-13 02:31:35 +00002722 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002723
Chris Lattner0a1762e2008-03-17 03:21:36 +00002724 // copy0MBB:
2725 // %FalseValue = ...
2726 // # fallthrough to sinkMBB
2727 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002728
Chris Lattner0a1762e2008-03-17 03:21:36 +00002729 // Update machine-CFG edges
2730 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002731
Chris Lattner0a1762e2008-03-17 03:21:36 +00002732 // sinkMBB:
2733 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2734 // ...
2735 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00002736 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00002737 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2738 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002739
Dan Gohman34396292010-07-06 20:24:04 +00002740 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00002741 return BB;
2742}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002743
2744//===----------------------------------------------------------------------===//
2745// Sparc Inline Assembly Support
2746//===----------------------------------------------------------------------===//
2747
2748/// getConstraintType - Given a constraint letter, return the type of
2749/// constraint it is for this target.
2750SparcTargetLowering::ConstraintType
2751SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
2752 if (Constraint.size() == 1) {
2753 switch (Constraint[0]) {
2754 default: break;
2755 case 'r': return C_RegisterClass;
2756 }
2757 }
2758
2759 return TargetLowering::getConstraintType(Constraint);
2760}
2761
2762std::pair<unsigned, const TargetRegisterClass*>
2763SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00002764 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002765 if (Constraint.size() == 1) {
2766 switch (Constraint[0]) {
2767 case 'r':
Craig Topperabadc662012-04-20 06:31:50 +00002768 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002769 }
2770 }
2771
2772 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2773}
2774
Dan Gohman2fe6bee2008-10-18 02:06:02 +00002775bool
2776SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2777 // The Sparc target isn't yet aware of offsets.
2778 return false;
2779}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002780
2781void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
2782 SmallVectorImpl<SDValue>& Results,
2783 SelectionDAG &DAG) const {
2784
2785 SDLoc dl(N);
2786
2787 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
2788
2789 switch (N->getOpcode()) {
2790 default:
2791 llvm_unreachable("Do not know how to custom type legalize this operation!");
2792
2793 case ISD::FP_TO_SINT:
2794 case ISD::FP_TO_UINT:
2795 // Custom lower only if it involves f128 or i64.
2796 if (N->getOperand(0).getValueType() != MVT::f128
2797 || N->getValueType(0) != MVT::i64)
2798 return;
2799 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
2800 ? RTLIB::FPTOSINT_F128_I64
2801 : RTLIB::FPTOUINT_F128_I64);
2802
2803 Results.push_back(LowerF128Op(SDValue(N, 0),
2804 DAG,
2805 getLibcallName(libCall),
2806 1));
2807 return;
2808
2809 case ISD::SINT_TO_FP:
2810 case ISD::UINT_TO_FP:
2811 // Custom lower only if it involves f128 or i64.
2812 if (N->getValueType(0) != MVT::f128
2813 || N->getOperand(0).getValueType() != MVT::i64)
2814 return;
2815
2816 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
2817 ? RTLIB::SINTTOFP_I64_F128
2818 : RTLIB::UINTTOFP_I64_F128);
2819
2820 Results.push_back(LowerF128Op(SDValue(N, 0),
2821 DAG,
2822 getLibcallName(libCall),
2823 1));
2824 return;
2825 }
2826}