blob: 6b62795a6e14b7ee8c5a069830e143b086bb2eca [file] [log] [blame]
Arnold Schwaighofer1f0da1f2007-10-12 21:30:57 +00001//===- X86.td - Target definition file for the Intel X86 ---*- tablegen -*-===//
John Criswell29265fe2003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
John Criswell29265fe2003-10-21 15:17:13 +00007//
8//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
10// This is a target description file for the Intel i386 architecture, refered to
11// here as the "X86" architecture.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Evan Chengff1beda2006-10-06 09:17:41 +000020// X86 Subtarget features.
Bill Wendlinge6182262007-05-04 20:38:40 +000021//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000022
23def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
24 "Enable conditional move instructions">;
25
David Greene206351a2010-01-11 16:29:42 +000026
Bill Wendlinge6182262007-05-04 20:38:40 +000027def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
28 "Enable MMX instructions">;
29def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
30 "Enable SSE instructions",
Chris Lattnercc8c5812009-09-02 05:53:04 +000031 // SSE codegen depends on cmovs, and all
32 // SSE1+ processors support them.
33 [FeatureMMX, FeatureCMOV]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000034def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
35 "Enable SSE2 instructions",
36 [FeatureSSE1]>;
37def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
38 "Enable SSE3 instructions",
39 [FeatureSSE2]>;
40def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
41 "Enable SSSE3 instructions",
42 [FeatureSSE3]>;
Nate Begemane14fdfa2008-02-03 07:18:54 +000043def FeatureSSE41 : SubtargetFeature<"sse41", "X86SSELevel", "SSE41",
44 "Enable SSE 4.1 instructions",
45 [FeatureSSSE3]>;
46def FeatureSSE42 : SubtargetFeature<"sse42", "X86SSELevel", "SSE42",
47 "Enable SSE 4.2 instructions",
48 [FeatureSSE41]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000049def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
50 "Enable 3DNow! instructions">;
51def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000052 "Enable 3DNow! Athlon instructions",
53 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000054// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
55// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
56// without disabling 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000057def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Chris Lattner77f7dba2010-03-14 22:24:34 +000058 "Support 64-bit instructions",
59 [FeatureCMOV]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +000060def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true",
61 "Bit testing of memory is slow">;
Evan Cheng738b0f92010-04-01 05:58:17 +000062def FeatureFastUAMem : SubtargetFeature<"fast-unaligned-mem",
63 "IsUAMemFast", "true",
64 "Fast unaligned memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +000065def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
66 "Support SSE 4a instructions">;
Evan Chengff1beda2006-10-06 09:17:41 +000067
David Greene8f6f72c2009-06-26 22:46:54 +000068def FeatureAVX : SubtargetFeature<"avx", "HasAVX", "true",
69 "Enable AVX instructions">;
70def FeatureFMA3 : SubtargetFeature<"fma3", "HasFMA3", "true",
Sean Callanan04d8cb72009-12-18 00:01:26 +000071 "Enable three-operand fused multiple-add">;
David Greene8f6f72c2009-06-26 22:46:54 +000072def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
73 "Enable four-operand fused multiple-add">;
David Greene206351a2010-01-11 16:29:42 +000074def FeatureVectorUAMem : SubtargetFeature<"vector-unaligned-mem",
75 "HasVectorUAMem", "true",
76 "Allow unaligned memory operands on vector/SIMD instructions">;
David Greene8f6f72c2009-06-26 22:46:54 +000077
Evan Chengff1beda2006-10-06 09:17:41 +000078//===----------------------------------------------------------------------===//
79// X86 processors supported.
80//===----------------------------------------------------------------------===//
81
82class Proc<string Name, list<SubtargetFeature> Features>
83 : Processor<Name, NoItineraries, Features>;
84
85def : Proc<"generic", []>;
86def : Proc<"i386", []>;
87def : Proc<"i486", []>;
Dale Johannesen28106752008-10-14 22:06:33 +000088def : Proc<"i586", []>;
Evan Chengff1beda2006-10-06 09:17:41 +000089def : Proc<"pentium", []>;
90def : Proc<"pentium-mmx", [FeatureMMX]>;
91def : Proc<"i686", []>;
Chris Lattnercc8c5812009-09-02 05:53:04 +000092def : Proc<"pentiumpro", [FeatureCMOV]>;
93def : Proc<"pentium2", [FeatureMMX, FeatureCMOV]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +000094def : Proc<"pentium3", [FeatureSSE1]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +000095def : Proc<"pentium-m", [FeatureSSE2, FeatureSlowBTMem]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +000096def : Proc<"pentium4", [FeatureSSE2]>;
Evan Cheng71d7eaa2009-12-22 17:47:23 +000097def : Proc<"x86-64", [FeatureSSE2, Feature64Bit, FeatureSlowBTMem]>;
98def : Proc<"yonah", [FeatureSSE3, FeatureSlowBTMem]>;
99def : Proc<"prescott", [FeatureSSE3, FeatureSlowBTMem]>;
100def : Proc<"nocona", [FeatureSSE3, Feature64Bit, FeatureSlowBTMem]>;
101def : Proc<"core2", [FeatureSSSE3, Feature64Bit, FeatureSlowBTMem]>;
102def : Proc<"penryn", [FeatureSSE41, Feature64Bit, FeatureSlowBTMem]>;
103def : Proc<"atom", [FeatureSSE3, Feature64Bit, FeatureSlowBTMem]>;
Evan Cheng738b0f92010-04-01 05:58:17 +0000104def : Proc<"corei7", [FeatureSSE42, Feature64Bit, FeatureSlowBTMem,
105 FeatureFastUAMem]>;
106def : Proc<"nehalem", [FeatureSSE42, Feature64Bit, FeatureSlowBTMem,
107 FeatureFastUAMem]>;
David Greene8f6f72c2009-06-26 22:46:54 +0000108// Sandy Bridge does not have FMA
Evan Cheng71d7eaa2009-12-22 17:47:23 +0000109def : Proc<"sandybridge", [FeatureSSE42, FeatureAVX, Feature64Bit]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000110
111def : Proc<"k6", [FeatureMMX]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +0000112def : Proc<"k6-2", [FeatureMMX, Feature3DNow]>;
113def : Proc<"k6-3", [FeatureMMX, Feature3DNow]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +0000114def : Proc<"athlon", [FeatureMMX, Feature3DNowA, FeatureSlowBTMem]>;
115def : Proc<"athlon-tbird", [FeatureMMX, Feature3DNowA, FeatureSlowBTMem]>;
116def : Proc<"athlon-4", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
117def : Proc<"athlon-xp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
118def : Proc<"athlon-mp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
Dan Gohman74037512009-02-03 00:04:43 +0000119def : Proc<"k8", [FeatureSSE2, Feature3DNowA, Feature64Bit,
120 FeatureSlowBTMem]>;
121def : Proc<"opteron", [FeatureSSE2, Feature3DNowA, Feature64Bit,
122 FeatureSlowBTMem]>;
123def : Proc<"athlon64", [FeatureSSE2, Feature3DNowA, Feature64Bit,
124 FeatureSlowBTMem]>;
125def : Proc<"athlon-fx", [FeatureSSE2, Feature3DNowA, Feature64Bit,
126 FeatureSlowBTMem]>;
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000127def : Proc<"k8-sse3", [FeatureSSE3, Feature3DNowA, Feature64Bit,
128 FeatureSlowBTMem]>;
129def : Proc<"opteron-sse3", [FeatureSSE3, Feature3DNowA, Feature64Bit,
130 FeatureSlowBTMem]>;
131def : Proc<"athlon64-sse3", [FeatureSSE3, Feature3DNowA, Feature64Bit,
132 FeatureSlowBTMem]>;
133def : Proc<"amdfam10", [FeatureSSE3, FeatureSSE4A,
134 Feature3DNowA, Feature64Bit, FeatureSlowBTMem]>;
135def : Proc<"barcelona", [FeatureSSE3, FeatureSSE4A,
136 Feature3DNowA, Feature64Bit, FeatureSlowBTMem]>;
David Greene46b56ff2009-06-29 16:54:06 +0000137def : Proc<"istanbul", [Feature3DNowA, Feature64Bit, FeatureSSE4A,
138 Feature3DNowA]>;
139def : Proc<"shanghai", [Feature3DNowA, Feature64Bit, FeatureSSE4A,
140 Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000141
142def : Proc<"winchip-c6", [FeatureMMX]>;
143def : Proc<"winchip2", [FeatureMMX, Feature3DNow]>;
144def : Proc<"c3", [FeatureMMX, Feature3DNow]>;
Bill Wendling3fb7fdf2007-05-22 05:15:37 +0000145def : Proc<"c3-2", [FeatureSSE1]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000146
147//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +0000148// Register File Description
149//===----------------------------------------------------------------------===//
150
151include "X86RegisterInfo.td"
152
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000153//===----------------------------------------------------------------------===//
154// Instruction Descriptions
155//===----------------------------------------------------------------------===//
156
Chris Lattner59a4a912003-08-03 21:54:21 +0000157include "X86InstrInfo.td"
158
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000159def X86InstrInfo : InstrInfo {
Chris Lattner59a4a912003-08-03 21:54:21 +0000160
161 // Define how we want to layout our TargetSpecific information field... This
162 // should be kept up-to-date with the fields in the X86InstrInfo.h file.
John Criswell10db0622004-04-08 20:31:47 +0000163 let TSFlagsFields = ["FormBits",
164 "hasOpSizePrefix",
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000165 "hasAdSizePrefix",
John Criswell10db0622004-04-08 20:31:47 +0000166 "Prefix",
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 "hasREX_WPrefix",
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000168 "ImmT.Value",
169 "FPForm.Value",
Andrew Lenharth0070dd12008-03-01 13:37:02 +0000170 "hasLockPrefix",
Anton Korobeynikov25897772008-10-11 19:09:15 +0000171 "SegOvrBits",
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000172 "ExeDomain.Value",
John Criswell10db0622004-04-08 20:31:47 +0000173 "Opcode"];
174 let TSFlagsShifts = [0,
John Criswell10db0622004-04-08 20:31:47 +0000175 6,
Evan Cheng9e350cd2006-02-01 06:13:50 +0000176 7,
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000177 8,
Chris Lattner44ac89f2010-02-12 01:55:31 +0000178 12,
Evan Cheng9e350cd2006-02-01 06:13:50 +0000179 13,
Chris Lattner44ac89f2010-02-12 01:55:31 +0000180 16,
181 19,
Anton Korobeynikov25897772008-10-11 19:09:15 +0000182 20,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000183 22,
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 24];
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000185}
186
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000187//===----------------------------------------------------------------------===//
188// Calling Conventions
189//===----------------------------------------------------------------------===//
190
191include "X86CallingConv.td"
192
193
194//===----------------------------------------------------------------------===//
195// Assembly Printers
196//===----------------------------------------------------------------------===//
197
Daniel Dunbar00331992009-07-29 00:02:19 +0000198// Currently the X86 assembly parser only supports ATT syntax.
199def ATTAsmParser : AsmParser {
200 string AsmParserClassName = "ATTAsmParser";
Daniel Dunbar63ec0932010-03-18 20:06:02 +0000201 string AsmParserInstCleanup = "InstructionCleanup";
Daniel Dunbar00331992009-07-29 00:02:19 +0000202 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +0000203
204 // Discard comments in assembly strings.
205 string CommentDelimiter = "#";
206
207 // Recognize hard coded registers.
208 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +0000209}
210
Chris Lattner56832602004-10-03 20:36:57 +0000211// The X86 target supports two different syntaxes for emitting machine code.
212// This is controlled by the -x86-asm-syntax={att|intel}
213def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +0000214 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000215 int Variant = 0;
216}
217def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +0000218 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000219 int Variant = 1;
220}
221
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000222def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000223 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +0000224 let InstructionSet = X86InstrInfo;
Chris Lattner56832602004-10-03 20:36:57 +0000225
Daniel Dunbar00331992009-07-29 00:02:19 +0000226 let AssemblyParsers = [ATTAsmParser];
227
Chris Lattner56832602004-10-03 20:36:57 +0000228 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000229}